# E·XFL



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | 6144                                                                       |
| Total RAM Bits                 | 36864                                                                      |
| Number of I/O                  | 68                                                                         |
| Number of Gates                | 250000                                                                     |
| Voltage - Supply               | 1.14V ~ 1.575V                                                             |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                         |
| Package / Case                 | 100-TQFP                                                                   |
| Supplier Device Package        | 100-VQFP (14x14)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/agln250v2-vq100i |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| IGLOO nano Devices                | AGLN010 | AGLN015 <sup>1</sup> | AGLN020      |                       | AGLN060               | AGLN125               | AGLN250               |
|-----------------------------------|---------|----------------------|--------------|-----------------------|-----------------------|-----------------------|-----------------------|
| IGLOO nano-Z Devices <sup>1</sup> |         |                      |              | AGLN030Z <sup>1</sup> | AGLN060Z <sup>1</sup> | AGLN125Z <sup>1</sup> | AGLN250Z <sup>1</sup> |
| Package Pins<br>UC/CS             | UC36    | 01/00                | UC81,        | UC81, CS81            | CS81                  | CS81                  | CS81                  |
| QFN<br>VQFP                       | QN48    | QN68                 | CS81<br>QN68 | QN48, QN68<br>VQ100   | VQ100                 | VQ100                 | VQ100                 |

Notes:

Not recommended for new designs. Few devices/packages are obsoleted. For more information on obsoleted devices/packages, refer to the PDN 1503 - IGLOO nano Z and ProASIC3 nano Z Families.

AGLN030 and smaller devices do not support this feature.

3.

AGLN060, AGLN125, and AGLN250 in the CS81 package do not support PLLs. For higher densities and support of additional features, refer to the DS0095: IGLOO Low Power Flash FPGAs Datasheet and IGLOOe 4. Low-Power Flash FPGAs Datasheet .

# I/Os Per Package

| IGLOO nano Devices                | AGLN010 | AGLN015 <sup>1</sup> | AGLN020 |                       | AGLN060               | AGLN125               | AGLN250               |
|-----------------------------------|---------|----------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------|
| IGLOO nano-Z Devices <sup>1</sup> |         |                      |         | AGLN030Z <sup>1</sup> | AGLN060Z <sup>1</sup> | AGLN125Z <sup>1</sup> | AGLN250Z <sup>1</sup> |
| Known Good Die                    | 34      | -                    | 52      | 83                    | 71                    | 71                    | 68                    |
| UC36                              | 23      | -                    | -       | -                     | -                     | -                     | -                     |
| QN48                              | 34      | -                    | -       | 34                    | -                     | -                     | -                     |
| QN68                              | -       | 49                   | 49      | 49                    | -                     | -                     | -                     |
| UC81                              | -       | -                    | 52      | 66                    | -                     | -                     | -                     |
| CS81                              | -       | -                    | 52      | 66                    | 60                    | 60                    | 60                    |
| VQ100                             | _       | _                    | _       | 77                    | 71                    | 71                    | 68                    |

Notes:

Not recommended for new designs.

2. When considering migrating your design to a lower- or higher-density device, refer to the DS0095: IGLOO Low Power Flash FPGAs Datasheet and IGLOO FPGA Fabric User's Guide to ensure compliance with design and board migration requirements.

3. When the Flash\*Freeze pin is used to directly enable Flash\*Freeze mode and not used as a regular I/O, the number of singleended user I/Os available is reduced by one.

4. "G" indicates RoHS-compliant packages. Refer to "IGLOO nano Ordering Information" on page IV for the location of the "G" in the part number. For nano devices, the VQ100 package is offered in both leaded and RoHS-compliant versions. All other packages are RoHS-compliant only.

Table 1 • IGLOO nano FPGAs Package Sizes Dimensions

| Packages                        | UC36  | UC81  | CS81  | QN48  | QN68  | VQ100   |
|---------------------------------|-------|-------|-------|-------|-------|---------|
| Length × Width (mm\mm)          | 3 x 3 | 4 x 4 | 5 x 5 | 6 x 6 | 8 x 8 | 14 x 14 |
| Nominal Area (mm <sup>2</sup> ) | 9     | 16    | 25    | 36    | 64    | 196     |
| Pitch (mm)                      | 0.4   | 0.4   | 0.5   | 0.4   | 0.4   | 0.5     |
| Height (mm)                     | 0.80  | 0.80  | 0.80  | 0.90  | 0.90  | 1.20    |





#### Notes:

- Z-feature grade devices AGLN060Z, AGLN125Z, and AGLN250Z do not support the enhanced nano features of Schmitt Trigger input, bus hold (hold previous I/O state in Flash\*Freeze mode), cold-sparing, hot-swap I/O capability and 1.2 V programming. The AGLN030 Z feature grade does not support Schmitt trigger input, bus hold and 1.2 V programming. For the VQ100, CS81, UC81, QN68, and QN48 packages, the Z feature grade and the N part number are not marked on the device. Z feature grade devices are not recommended for new designs.
- 2. AGLN030 is available in the Z feature grade only.
- 3. Marking Information: IGLOO nano V2 devices do not have a V2 marking, but IGLOO nano V5 devices are marked with a V5 designator.

## **Devices Not Recommended For New Designs**

AGLN015, AGLN030Z, AGLN060Z, AGLN125Z, and AGLN250Z are not recommended for new designs. For more information on obsoleted devices/packages, refer to the *PDN1503 - IGLOO nano Z and ProASIC3 nano Z Families*.





Note: \*Bank 0 for the AGLN030 device

Figure 1-1 • IGLOO Device Architecture Overview with Two I/O Banks and No RAM (AGLN010 and AGLN030)



*Figure 1-2* • IGLOO Device Architecture Overview with Three I/O Banks and No RAM (AGLN015 and AGLN020)

## Specifying I/O States During Programming

You can modify the I/O states during programming in FlashPro. In FlashPro, this feature is supported for PDB files generated from Designer v8.5 or greater. See the *FlashPro User's Guide* for more information.

- Note: PDB files generated from Designer v8.1 to Designer v8.4 (including all service packs) have limited display of Pin Numbers only.
  - 1. Load a PDB from the FlashPro GUI. You must have a PDB loaded to modify the I/O states during programming.
  - 2. From the FlashPro GUI, click PDB Configuration. A FlashPoint Programming File Generator window appears.
  - 3. Click the Specify I/O States During Programming button to display the Specify I/O States During Programming dialog box.
  - 4. Sort the pins as desired by clicking any of the column headers to sort the entries by that header. Select the I/Os you wish to modify (Figure 1-7 on page 1-9).
  - Set the I/O Output State. You can set Basic I/O settings if you want to use the default I/O settings for your pins, or use Custom I/O settings to customize the settings for each pin. Basic I/O state settings:

1 - I/O is set to drive out logic High

0 - I/O is set to drive out logic Low

Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming

Z -Tri-State: I/O is tristated

*Figure 1-7* • I/O States During Programming Window

| VCCI          | Average VCCI–GND Overshoot or<br>Undershoot Duration<br>as a Percentage of Clock Cycle <sup>2</sup> | Maximum Overshoot/<br>Undershoot <sup>2</sup> |
|---------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 2.7 V or less | 10%                                                                                                 | 1.4 V                                         |
|               | 5%                                                                                                  | 1.49 V                                        |
| 3 V           | 10%                                                                                                 | 1.1 V                                         |
|               | 5%                                                                                                  | 1.19 V                                        |
| 3.3 V         | 10%                                                                                                 | 0.79 V                                        |
|               | 5%                                                                                                  | 0.88 V                                        |
| 3.6 V         | 10%                                                                                                 | 0.45 V                                        |
|               | 5%                                                                                                  | 0.54 V                                        |

#### Table 2-4 • Overshoot and Undershoot Limits <sup>1</sup>

Notes:

1. Based on reliability requirements at 85°C.

 The duration is allowed at one out of six clock cycles. If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V.

# I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial)

Sophisticated power-up management circuitry is designed into every IGLOO nano device. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-1 on page 2-4.

There are five regions to consider during power-up.

IGLOO nano I/Os are activated only if ALL of the following three conditions are met:

- 1. VCC and VCCI are above the minimum specified trip points (Figure 2-1 and Figure 2-2 on page 2-5).
- 2. VCCI > VCC 0.75 V (typical)
- 3. Chip is in the operating mode.

### VCCI Trip Point:

Ramping up (V5 devices): 0.6 V < trip\_point\_up < 1.2 V Ramping down (V5 devices): 0.5 V < trip\_point\_down < 1.1 V Ramping up (V2 devices): 0.75 V < trip\_point\_up < 1.05 V Ramping down (V2 devices): 0.65 V < trip\_point\_down < 0.95 V

## VCC Trip Point:

Ramping up (V5 devices): 0.6 V < trip\_point\_up < 1.1 V Ramping down (V5 devices): 0.5 V < trip\_point\_down < 1.0 V Ramping up (V2 devices): 0.65 V < trip\_point\_up < 1.05 V Ramping down (V2 devices): 0.55 V < trip\_point\_down < 0.95 V

VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following:

- During programming, I/Os become tristated and weakly pulled up to VCCI.
- JTAG supply, PLL power supplies, and charge pump VPUMP supply have no influence on I/O behavior.

IGLOO nano DC and Switching Characteristics

|                                           | Core<br>Voltage  | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units |
|-------------------------------------------|------------------|---------|---------|---------|---------|---------|---------|-------|
| VCCI= 1.2 V (per bank)<br>Typical (25°C)  | 1.2 V            | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | μA    |
| VCCI = 1.5 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | μA    |
| VCCI = 1.8 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | μA    |
| VCCI = 2.5 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | μA    |
| VCCI = 3.3 V (per bank)<br>Typical (25°C) | 1.2 V /<br>1.5 V | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | μA    |

## Table 2-10 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Sleep Mode\*

Note: \*I<sub>DD</sub> = N<sub>BANKS</sub> \* I<sub>CCI</sub>.

#### Table 2-11 • Quiescent Supply Current (IDD) Characteristics, IGLOO nano Shutdown Mode

|                   | Core Voltage  | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units |
|-------------------|---------------|---------|---------|---------|---------|---------|---------|-------|
| Typical<br>(25°C) | 1.2 V / 1.5 V | 0       | 0       | 0       | 0       | 0       | 0       | μA    |

#### Table 2-12 • Quiescent Supply Current (IDD), No IGLOO nano Flash\*Freeze Mode<sup>1</sup>

|                                                   | Core<br>Voltage | AGLN010 | AGLN015 | AGLN020 | AGLN060 | AGLN125 | AGLN250 | Units |
|---------------------------------------------------|-----------------|---------|---------|---------|---------|---------|---------|-------|
| ICCA Current <sup>2</sup>                         |                 | •       |         |         |         |         |         |       |
| Typical (25°C)                                    | 1.2 V           | 3.7     | 5       | 5       | 10      | 13      | 18      | μA    |
|                                                   | 1.5 V           | 8       | 14      | 14      | 20      | 28      | 44      | μA    |
| ICCI or IJTAG Current                             |                 | -       |         |         |         |         |         |       |
| VCCI / VJTAG = 1.2 V (per<br>bank) Typical (25°C) | 1.2 V           | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | 1.7     | μA    |
| VCCI / VJTAG = 1.5 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V   | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | 1.8     | μA    |
| VCCI / VJTAG = 1.8 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V   | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | 1.9     | μA    |
| VCCI / VJTAG = 2.5 V (per<br>bank) Typical (25°C) | 1.2 V / 1.5 V   | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | 2.2     | μA    |
| VCCI / VJTAG = 3.3 V(per<br>bank) Typical (25°C)  | 1.2 V / 1.5 V   | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | 2.5     | μA    |

Notes:

IDD = N<sub>BANKS</sub> \* ICCI + ICCA. JTAG counts as one bank when powered.
 Includes VCC, VCCPLL, and VPUMP currents.

### Combinatorial Cells Contribution—P<sub>C-CELL</sub>

 $P_{C-CELL} = N_{C-CELL} * \alpha_1 / 2 * PAC7 * F_{CLK}$ 

N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_{\text{1}}$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14.

 $\mathsf{F}_{\mathsf{CLK}}$  is the global clock signal frequency.

## Routing Net Contribution—P<sub>NET</sub>

 $P_{NET} = (N_{S-CELL} + N_{C-CELL}) * \alpha_1 / 2 * PAC8 * F_{CLK}$ 

 $N_{S\text{-}CELL}$  is the number of VersaTiles used as sequential modules in the design.

N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_{\text{1}}$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14.

F<sub>CLK</sub> is the global clock signal frequency.

### I/O Input Buffer Contribution—PINPUTS

 $P_{INPUTS} = N_{INPUTS} * \alpha_2 / 2 * PAC9 * F_{CLK}$ 

N<sub>INPUTS</sub> is the number of I/O input buffers used in the design.

 $\alpha_2$  is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14.

F<sub>CLK</sub> is the global clock signal frequency.

#### I/O Output Buffer Contribution—POUTPUTS

 $P_{OUTPUTS} = N_{OUTPUTS} * \alpha_2 / 2 * \beta_1 * PAC10 * F_{CLK}$ 

N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design.

 $\alpha_2$  is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14.

 $\beta_1$  is the I/O buffer enable rate—guidelines are provided in Table 2-20 on page 2-14.

F<sub>CLK</sub> is the global clock signal frequency.

#### RAM Contribution—P<sub>MEMORY</sub>

 $\mathsf{P}_{\mathsf{MEMORY}} = \mathsf{PAC11} * \mathsf{N}_{\mathsf{BLOCKS}} * \mathsf{F}_{\mathsf{READ-CLOCK}} * \beta_2 + \mathsf{PAC12} * \mathsf{N}_{\mathsf{BLOCK}} * \mathsf{F}_{\mathsf{WRITE-CLOCK}} * \beta_3$ 

 $N_{\mbox{\scriptsize BLOCKS}}$  is the number of RAM blocks used in the design.

 $\mathsf{F}_{\mathsf{READ-CLOCK}}$  is the memory read clock frequency.

 $\beta_2$  is the RAM enable rate for read operations.

F<sub>WRITE-CLOCK</sub> is the memory write clock frequency.

 $\beta_3$  is the RAM enable rate for write operations—guidelines are provided in Table 2-20 on page 2-14.

### PLL Contribution—P<sub>PLL</sub>

P<sub>PLL</sub> = PDC4 + PAC13 \*F<sub>CLKOUT</sub>

F<sub>CLKOUT</sub> is the output clock frequency.<sup>1</sup>

1. If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its corresponding contribution (PAC13\* FCLKOUT product) to the total PLL contribution.

## **Overview of I/O Performance**

# Summary of I/O DC Input and Output Levels – Default I/O Software Settings

| Table 2-21 • | Summary of Maximum and Minimum DC Input and Output Levels                    |
|--------------|------------------------------------------------------------------------------|
|              | Applicable to Commercial and Industrial Conditions—Software Default Settings |

|                                           |                   | Equivalent                                            |              |           | VIL         | VIH         |           | VOL         | VOH         | IOL <sup>1</sup> | IOH <sup>1</sup> |
|-------------------------------------------|-------------------|-------------------------------------------------------|--------------|-----------|-------------|-------------|-----------|-------------|-------------|------------------|------------------|
| I/O Standard                              | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength <sup>2</sup> | Slew<br>Rate | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA               | mA               |
| 3.3 V LVTTL /<br>3.3 V LVCMOS             | 8 mA              | 8 mA                                                  | High         | -0.3      | 0.8         | 2           | 3.6       | 0.4         | 2.4         | 8                | 8                |
| 3.3 V LVCMOS<br>Wide Range <sup>3</sup>   | 100 µA            | 8 mA                                                  | High         | -0.3      | 0.8         | 2           | 3.6       | 0.2         | VCCI – 0.2  | 100<br>μΑ        | 100<br>μΑ        |
| 2.5 V LVCMOS                              | 8 mA              | 8 mA                                                  | High         | -0.3      | 0.7         | 1.7         | 3.6       | 0.7         | 1.7         | 8                | 8                |
| 1.8 V LVCMOS                              | 4 mA              | 4 mA                                                  | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.45        | VCCI - 0.45 | 4                | 4                |
| 1.5 V LVCMOS                              | 2 mA              | 2 mA                                                  | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2                | 2                |
| 1.2 V LVCMOS <sup>4</sup>                 | 1 mA              | 1 mA                                                  | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 1                | 1                |
| 1.2 V LVCMOS<br>Wide Range <sup>4,5</sup> | 100 µA            | 1 mA                                                  | High         | -0.3      | 0.3 * VCCI  | 0.7 * VCCI  | 3.6       | 0.1         | VCCI – 0.1  | 100<br>μΑ        | 100<br>μΑ        |

Notes:

1. Currents are measured at 85°C junction temperature.

 The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification.

4. Applicable to IGLOO nano V2 devices operating at VCCI  $\geq$  VCC.

5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range, as specified in the JESD8-12 specification.

# Table 2-22 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions

|                                      | Comr             | nercial <sup>1</sup> | Indu             | strial <sup>2</sup> |
|--------------------------------------|------------------|----------------------|------------------|---------------------|
|                                      | IIL <sup>3</sup> | IIH <sup>4</sup>     | IIL <sup>3</sup> | IIH <sup>4</sup>    |
| DC I/O Standards                     | μΑ               | μΑ                   | μA               | μA                  |
| 3.3 V LVTTL / 3.3 V LVCMOS           | 10               | 10                   | 15               | 15                  |
| 3.3 V LVCOMS Wide Range              | 10               | 10                   | 15               | 15                  |
| 2.5 V LVCMOS                         | 10               | 10                   | 15               | 15                  |
| 1.8 V LVCMOS                         | 10               | 10                   | 15               | 15                  |
| 1.5 V LVCMOS                         | 10               | 10                   | 15               | 15                  |
| 1.2 V LVCMOS <sup>5</sup>            | 10               | 10                   | 15               | 15                  |
| 1.2 V LVCMOS Wide Range <sup>5</sup> | 10               | 10                   | 15               | 15                  |

Notes:

1. Commercial range ( $-20^{\circ}C < T_A < 70^{\circ}C$ )

2. Industrial range ( $-40^{\circ}C < T_A < 85^{\circ}C$ )

3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions, where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

4.  $I_{IL}$  is the input leakage current per I/O pin over recommended operating conditions, where –0.3 V < VIN < VIL.

5. Applicable to IGLOO nano V2 devices operating at VCCI  $\geq$  VCC.

IGLOO nano DC and Switching Characteristics

## Summary of I/O Timing Characteristics – Default I/O Software Settings

## Table 2-23 • Summary of AC Measuring Points

| Standard                   | Measuring Trip Point (Vtrip) |
|----------------------------|------------------------------|
| 3.3 V LVTTL / 3.3 V LVCMOS | 1.4 V                        |
| 3.3 V LVCMOS Wide Range    | 1.4 V                        |
| 2.5 V LVCMOS               | 1.2 V                        |
| 1.8 V LVCMOS               | 0.90 V                       |
| 1.5 V LVCMOS               | 0.75 V                       |
| 1.2 V LVCMOS               | 0.60 V                       |
| 1.2 V LVCMOS Wide Range    | 0.60 V                       |

### Table 2-24 • I/O AC Parameter Definitions

| Parameter         | Parameter Definition                                                        |
|-------------------|-----------------------------------------------------------------------------|
| t <sub>DP</sub>   | Data to Pad delay through the Output Buffer                                 |
| t <sub>PY</sub>   | Pad to Data delay through the Input Buffer                                  |
| t <sub>DOUT</sub> | Data to Output Buffer delay through the I/O interface                       |
| t <sub>EOUT</sub> | Enable to Output Buffer Tristate Control delay through the I/O interface    |
| t <sub>DIN</sub>  | Input Buffer to Data delay through the I/O interface                        |
| t <sub>HZ</sub>   | Enable to Pad delay through the Output Buffer—HIGH to Z                     |
| t <sub>ZH</sub>   | Enable to Pad delay through the Output Buffer—Z to HIGH                     |
| t <sub>LZ</sub>   | Enable to Pad delay through the Output Buffer—LOW to Z                      |
| t <sub>ZL</sub>   | Enable to Pad delay through the Output Buffer—Z to LOW                      |
| t <sub>ZHS</sub>  | Enable to Pad delay through the Output Buffer with delayed enable—Z to HIGH |
| t <sub>ZLS</sub>  | Enable to Pad delay through the Output Buffer with delayed enable—Z to LOW  |

## Input Register



### Figure 2-14 • Input Register Timing Diagram

### **Timing Characteristics**

1.5 V DC Core Voltage

# Table 2-72 • Input Data Register Propagation DelaysCommercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V

| Parameter            | Description                                                         | Std. | Units |
|----------------------|---------------------------------------------------------------------|------|-------|
| t <sub>ICLKQ</sub>   | Clock-to-Q of the Input Data Register                               | 0.42 | ns    |
| t <sub>ISUD</sub>    | Data Setup Time for the Input Data Register                         |      | ns    |
| t <sub>IHD</sub>     | Data Hold Time for the Input Data Register                          | 0.00 | ns    |
| t <sub>ICLR2Q</sub>  | Asynchronous Clear-to-Q of the Input Data Register                  | 0.79 | ns    |
| t <sub>IPRE2Q</sub>  | Asynchronous Preset-to-Q of the Input Data Register                 | 0.79 | ns    |
| t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register         | 0.00 | ns    |
| t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register        | 0.24 | ns    |
| t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register        | 0.00 | ns    |
| t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register       | 0.24 | ns    |
| t <sub>IWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Input Data Register  | 0.19 | ns    |
| t <sub>IWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.19 | ns    |
| t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Input Data Register          | 0.31 | ns    |
| t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width LOW for the Input Data Register           | 0.28 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## Timing Characteristics

1.5 V DC Core Voltage

# Table 2-84 • Combinatorial Cell Propagation DelaysCommercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V

| Combinatorial Cell | Equation                  | Parameter       | Std. | Units |
|--------------------|---------------------------|-----------------|------|-------|
| INV                | Y = !A                    | t <sub>PD</sub> | 0.76 | ns    |
| AND2               | $Y = A \cdot B$           | t <sub>PD</sub> | 0.87 | ns    |
| NAND2              | Y = !(A · B)              | t <sub>PD</sub> | 0.91 | ns    |
| OR2                | Y = A + B                 | t <sub>PD</sub> | 0.90 | ns    |
| NOR2               | Y = !(A + B)              | t <sub>PD</sub> | 0.94 | ns    |
| XOR2               | Y = A 🕀 B                 | t <sub>PD</sub> | 1.39 | ns    |
| MAJ3               | Y = MAJ(A, B, C)          | t <sub>PD</sub> | 1.44 | ns    |
| XOR3               | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 1.60 | ns    |
| MUX2               | Y = A !S + B S            | t <sub>PD</sub> | 1.17 | ns    |
| AND3               | $Y = A \cdot B \cdot C$   | t <sub>PD</sub> | 1.18 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## 1.2 V DC Core Voltage

# Table 2-85 •Combinatorial Cell Propagation Delays<br/>Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Combinatorial Cell | Equation                  | Parameter       | Std. | Units |
|--------------------|---------------------------|-----------------|------|-------|
| INV                | Y = !A                    | t <sub>PD</sub> | 1.33 | ns    |
| AND2               | $Y = A \cdot B$           | t <sub>PD</sub> | 1.48 | ns    |
| NAND2              | Y = !(A · B)              | t <sub>PD</sub> | 1.58 | ns    |
| OR2                | Y = A + B                 | t <sub>PD</sub> | 1.53 | ns    |
| NOR2               | Y = !(A + B)              | t <sub>PD</sub> | 1.63 | ns    |
| XOR2               | Y = A 🕀 B                 | t <sub>PD</sub> | 2.34 | ns    |
| MAJ3               | Y = MAJ(A, B, C)          | t <sub>PD</sub> | 2.59 | ns    |
| XOR3               | $Y = A \oplus B \oplus C$ | t <sub>PD</sub> | 2.74 | ns    |
| MUX2               | Y = A !S + B S            | t <sub>PD</sub> | 2.03 | ns    |
| AND3               | $Y = A \cdot B \cdot C$   | t <sub>PD</sub> | 2.11 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.



IGLOO nano DC and Switching Characteristics

## VersaTile Specifications as a Sequential Module

The IGLOO nano library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *IGLOO*, *ProASIC3*, *SmartFusion and Fusion Macro Library Guide for Software v10.1*.



Figure 2-23 • Sample of Sequential Cells

IGLOO nano DC and Switching Characteristics

## 1.2 V DC Core Voltage

## Table 2-87 • Register Delays

## Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Parameter           | Description                                                   | Std. | Units |
|---------------------|---------------------------------------------------------------|------|-------|
| t <sub>CLKQ</sub>   | Clock-to-Q of the Core Register                               | 1.61 | ns    |
| t <sub>SUD</sub>    | Data Setup Time for the Core Register                         |      | ns    |
| t <sub>HD</sub>     | Data Hold Time for the Core Register                          | 0.00 | ns    |
| t <sub>SUE</sub>    | Enable Setup Time for the Core Register                       | 1.29 | ns    |
| t <sub>HE</sub>     | Enable Hold Time for the Core Register                        | 0.00 | ns    |
| t <sub>CLR2Q</sub>  | Asynchronous Clear-to-Q of the Core Register                  | 0.87 | ns    |
| t <sub>PRE2Q</sub>  | Asynchronous Preset-to-Q of the Core Register                 | 0.89 | ns    |
| t <sub>REMCLR</sub> |                                                               |      | ns    |
| t <sub>RECCLR</sub> | LR Asynchronous Clear Recovery Time for the Core Register     |      | ns    |
| t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register        | 0.00 | ns    |
| t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register       | 0.24 | ns    |
| t <sub>WCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Core Register  | 0.46 | ns    |
| t <sub>WPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.46 | ns    |
| t <sub>CKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Core Register          | 0.95 | ns    |
| t <sub>CKMPWL</sub> | Clock Minimum Pulse Width LOW for the Core Register           | 0.95 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

#### 1.2 V DC Core Voltage

# Table 2-94 •AGLN010 Global ResourceCommercial-Case Conditions: TJ = 70°C, VCC = 1.14 V

|                      |                                           | 5                 | Std.              |       |  |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|--|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |  |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.71              | 2.09              | ns    |  |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.78              | 2.31              | ns    |  |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |  |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |  |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.53              | ns    |  |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

# Table 2-95 • AGLN015 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V

|                      |                                           | Std.              |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.81              | 2.26              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.90              | 2.51              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.61              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

should be treated as a sensitive asynchronous signal. When defining pin placement and board layout, simultaneously switching outputs (SSOs) and their effects on sensitive asynchronous pins must be considered.

Unused FF or I/O pins are tristated with weak pull-up. This default configuration applies to both Flash\*Freeze mode and normal operation mode. No user intervention is required.

Table 3-1 shows the Flash\*Freeze pin location on the available packages for IGLOO nano devices. The Flash\*Freeze pin location is independent of device (except for a PQ208 package), allowing migration to larger or smaller IGLOO nano devices while maintaining the same pin location on the board. Refer to the "Flash\*Freeze Technology and Low Power Modes" chapter of the *IGLOO nano FPGA Fabric User's Guide* for more information on I/O states during Flash\*Freeze mode.

Table 3-1 • Flash\*Freeze Pin Locations for IGLOO nano Devices

| Package   | Flash*Freeze Pin |
|-----------|------------------|
| CS81/UC81 | H2               |
| QN48      | 14               |
| QN68      | 18               |
| VQ100     | 27               |
| UC36      | E2               |

## **JTAG Pins**

Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the part must be supplied to allow JTAG signals to transition the device. Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND.

#### TCK Test Clock

Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/-down resistor. If JTAG is not used, Microsemi recommends tying off TCK to GND through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state.

Note that to operate at all VJTAG voltages, 500  $\Omega$  to 1 k $\Omega$  will satisfy the requirements. Refer to Table 3-2 for more information.

| VJTAG          | Tie-Off Resistance <sup>1,2</sup> |
|----------------|-----------------------------------|
| VJTAG at 3.3 V | 200 Ω to 1 kΩ                     |
| VJTAG at 2.5 V | 200 Ω to 1 kΩ                     |
| VJTAG at 1.8 V | 500 Ω to 1 kΩ                     |
| VJTAG at 1.5 V | 500 Ω to 1 kΩ                     |

Table 3-2 • Recommended Tie-Off Values for the TCK and TRST Pins

Notes:

1. The TCK pin can be pulled-up or pulled-down.

2. The TRST pin is pulled-down.

3. Equivalent parallel resistance if more than one device is on the JTAG chain



Package Pin Assignments

# **CS81**



Note: This is the bottom view of the package.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

Package Pin Assignments

| CS81       |                   | CS81       |                   |  |
|------------|-------------------|------------|-------------------|--|
| Pin Number | AGLN125Z Function | Pin Number | AGLN125Z Function |  |
| A1         | GAA0/IO00RSB0     | E1         | GFB0/IO120RSB1    |  |
| A2         | GAA1/IO01RSB0     | E2         | GFB1/IO121RSB1    |  |
| A3         | GAC0/IO04RSB0     | E3         | GFA1/IO118RSB1    |  |
| A4         | IO13RSB0          | E4         | VCCIB1            |  |
| A5         | IO22RSB0          | E5         | VCC               |  |
| A6         | IO32RSB0          | E6         | VCCIB0            |  |
| A7         | GBB0/IO37RSB0     | E7         | GCA0/IO56RSB0     |  |
| A8         | GBA1/IO40RSB0     | E8         | GCA1/IO55RSB0     |  |
| A9         | GBA2/IO41RSB0     | E9         | GCB2/IO58RSB0     |  |
| B1         | GAA2/IO132RSB1    | F1*        | VCCPLF            |  |
| B2         | GAB0/IO02RSB0     | F2*        | VCOMPLF           |  |
| B3         | GAC1/IO05RSB0     | F3         | GND               |  |
| B4         | IO11RSB0          | F4         | GND               |  |
| B5         | IO25RSB0          | F5         | VCCIB1            |  |
| B6         | GBC0/IO35RSB0     | F6         | GND               |  |
| B7         | GBB1/IO38RSB0     | F7         | GDA1/IO65RSB0     |  |
| B8         | IO42RSB0          | F8         | GDC1/IO61RSB0     |  |
| B9         | GBB2/IO43RSB0     | F9         | GDC0/IO62RSB0     |  |
| C1         | GAB2/IO130RSB1    | G1         | GEA0/IO104RSB1    |  |
| C2         | IO131RSB1         | G2         | GEC0/IO108RSB1    |  |
| C3         | GND               | G3         | GEB1/IO107RSB1    |  |
| C4         | IO15RSB0          | G4         | IO96RSB1          |  |
| C5         | IO28RSB0          | G5         | IO92RSB1          |  |
| C6         | GND               | G6         | IO72RSB1          |  |
| C7         | GBA0/IO39RSB0     | G7         | GDB2/IO68RSB1     |  |
| C8         | GBC2/IO45RSB0     | G8         | VJTAG             |  |
| C9         | IO47RSB0          | G9         | TRST              |  |
| D1         | GAC2/IO128RSB1    | H1         | GEA1/IO105RSB1    |  |
| D2         | IO129RSB1         | H2         | FF/GEB2/IO102RSB1 |  |
| D3         | GFA2/IO117RSB1    | H3         | IO99RSB1          |  |
| D4         | VCC               | H4         | IO94RSB1          |  |
| D5         | VCCIB0            | H5         | IO91RSB1          |  |
| D6         | GND               | H6         | IO81RSB1          |  |
| D7         | GCC2/IO59RSB0     | H7         | GDA2/IO67RSB1     |  |
| D8         | GCC1/IO51RSB0     | H8         | TDI               |  |
| D9         | GCC0/IO52RSB0     | H9         | TDO               |  |

| CS81                         |                |  |  |  |
|------------------------------|----------------|--|--|--|
| Pin Number AGLN125Z Function |                |  |  |  |
| J1                           | GEA2/IO103RSB1 |  |  |  |
| J2                           | GEC2/IO101RSB1 |  |  |  |
| J3                           | IO97RSB1       |  |  |  |
| J4                           | IO93RSB1       |  |  |  |
| J5                           | IO90RSB1       |  |  |  |
| J6                           | IO78RSB1       |  |  |  |
| J7                           | ТСК            |  |  |  |
| J8                           | TMS            |  |  |  |
| J9                           | VPUMP          |  |  |  |

Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN125Z-CS81.



Package Pin Assignments

# VQ100



Note: This is the top view of the package.

## Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

IGLOO nano Low Power Flash FPGAs

| VQ100      |                      |            | VQ100                | V          | /Q100                |
|------------|----------------------|------------|----------------------|------------|----------------------|
| Pin Number | AGLN030Z<br>Function | Pin Number | AGLN030Z<br>Function | Pin Number | AGLN030Z<br>Function |
| 1          | GND                  | 36         | IO51RSB1             | 71         | IO29RSB0             |
| 2          | IO82RSB1             | 37         | VCC                  | 72         | IO28RSB0             |
| 3          | IO81RSB1             | 38         | GND                  | 73         | IO27RSB0             |
| 4          | IO80RSB1             | 39         | VCCIB1               | 74         | IO26RSB0             |
| 5          | IO79RSB1             | 40         | IO49RSB1             | 75         | IO25RSB0             |
| 6          | IO78RSB1             | 41         | IO47RSB1             | 76         | IO24RSB0             |
| 7          | IO77RSB1             | 42         | IO46RSB1             | 77         | IO23RSB0             |
| 8          | IO76RSB1             | 43         | IO45RSB1             | 78         | IO22RSB0             |
| 9          | GND                  | 44         | IO44RSB1             | 79         | IO21RSB0             |
| 10         | IO75RSB1             | 45         | IO43RSB1             | 80         | IO20RSB0             |
| 11         | IO74RSB1             | 46         | IO42RSB1             | 81         | IO19RSB0             |
| 12         | GEC0/IO73RSB1        | 47         | ТСК                  | 82         | IO18RSB0             |
| 13         | GEA0/IO72RSB1        | 48         | TDI                  | 83         | IO17RSB0             |
| 14         | GEB0/IO71RSB1        | 49         | TMS                  | 84         | IO16RSB0             |
| 15         | IO70RSB1             | 50         | NC                   | 85         | IO15RSB0             |
| 16         | IO69RSB1             | 51         | GND                  | 86         | IO14RSB0             |
| 17         | VCC                  | 52         | VPUMP                | 87         | VCCIB0               |
| 18         | VCCIB1               | 53         | NC                   | 88         | GND                  |
| 19         | IO68RSB1             | 54         | TDO                  | 89         | VCC                  |
| 20         | IO67RSB1             | 55         | TRST                 | 90         | IO12RSB0             |
| 21         | IO66RSB1             | 56         | VJTAG                | 91         | IO10RSB0             |
| 22         | IO65RSB1             | 57         | IO41RSB0             | 92         | IO08RSB0             |
| 23         | IO64RSB1             | 58         | IO40RSB0             | 93         | IO07RSB0             |
| 24         | IO63RSB1             | 59         | IO39RSB0             | 94         | IO06RSB0             |
| 25         | IO62RSB1             | 60         | IO38RSB0             | 95         | IO05RSB0             |
| 26         | IO61RSB1             | 61         | IO37RSB0             | 96         | IO04RSB0             |
| 27         | FF/IO60RSB1          | 62         | IO36RSB0             | 97         | IO03RSB0             |
| 28         | IO59RSB1             | 63         | GDB0/IO34RSB0        | 98         | IO02RSB0             |
| 29         | IO58RSB1             | 64         | GDA0/IO33RSB0        | 99         | IO01RSB0             |
| 30         | IO57RSB1             | 65         | GDC0/IO32RSB0        | 100        | IO00RSB0             |
| 31         | IO56RSB1             | 66         | VCCIB0               |            |                      |
| 32         | IO55RSB1             | 67         | GND                  |            |                      |
| 33         | IO54RSB1             | 68         | VCC                  |            |                      |
| 34         | IO53RSB1             | 69         | IO31RSB0             |            |                      |
| 35         | IO52RSB1             | 70         | IO30RSB0             |            |                      |

Package Pin Assignments

| VQ100      |                   | VQ100      |                  | VQ100      |                  |
|------------|-------------------|------------|------------------|------------|------------------|
| Pin Number | AGLN125 Function  | Pin Number | AGLN125 Function | Pin Number | AGLN125 Function |
| 1          | GND               | 37         | VCC              | 73         | GBA2/IO41RSB0    |
| 2          | GAA2/IO67RSB1     | 38         | GND              | 74         | VMV0             |
| 3          | IO68RSB1          | 39         | VCCIB1           | 75         | GNDQ             |
| 4          | GAB2/IO69RSB1     | 40         | IO87RSB1         | 76         | GBA1/IO40RSB0    |
| 5          | IO132RSB1         | 41         | IO84RSB1         | 77         | GBA0/IO39RSB0    |
| 6          | GAC2/IO131RSB1    | 42         | IO81RSB1         | 78         | GBB1/IO38RSB0    |
| 7          | IO130RSB1         | 43         | IO75RSB1         | 79         | GBB0/IO37RSB0    |
| 8          | IO129RSB1         | 44         | GDC2/IO72RSB1    | 80         | GBC1/IO36RSB0    |
| 9          | GND               | 45         | GDB2/IO71RSB1    | 81         | GBC0/IO35RSB0    |
| 10         | GFB1/IO124RSB1    | 46         | GDA2/IO70RSB1    | 82         | IO32RSB0         |
| 11         | GFB0/IO123RSB1    | 47         | TCK              | 83         | IO28RSB0         |
| 12         | VCOMPLF           | 48         | TDI              | 84         | IO25RSB0         |
| 13         | GFA0/IO122RSB1    | 49         | TMS              | 85         | IO22RSB0         |
| 14         | VCCPLF            | 50         | VMV1             | 86         | IO19RSB0         |
| 15         | GFA1/IO121RSB1    | 51         | GND              | 87         | VCCIB0           |
| 16         | GFA2/IO120RSB1    | 52         | VPUMP            | 88         | GND              |
| 17         | VCC               | 53         | NC               | 89         | VCC              |
| 18         | VCCIB1            | 54         | TDO              | 90         | IO15RSB0         |
| 19         | GEC0/IO111RSB1    | 55         | TRST             | 91         | IO13RSB0         |
| 20         | GEB1/IO110RSB1    | 56         | VJTAG            | 92         | IO11RSB0         |
| 21         | GEB0/IO109RSB1    | 57         | GDA1/IO65RSB0    | 93         | IO09RSB0         |
| 22         | GEA1/IO108RSB1    | 58         | GDC0/IO62RSB0    | 94         | IO07RSB0         |
| 23         | GEA0/IO107RSB1    | 59         | GDC1/IO61RSB0    | 95         | GAC1/IO05RSB0    |
| 24         | VMV1              | 60         | GCC2/IO59RSB0    | 96         | GAC0/IO04RSB0    |
| 25         | GNDQ              | 61         | GCB2/IO58RSB0    | 97         | GAB1/IO03RSB0    |
| 26         | GEA2/IO106RSB1    | 62         | GCA0/IO56RSB0    | 98         | GAB0/IO02RSB0    |
| 27         | FF/GEB2/IO105RSB1 | 63         | GCA1/IO55RSB0    | 99         | GAA1/IO01RSB0    |
| 28         | GEC2/IO104RSB1    | 64         | GCC0/IO52RSB0    | 100        | GAA0/IO00RSB0    |
| 29         | IO102RSB1         | 65         | GCC1/IO51RSB0    |            |                  |
| 30         | IO100RSB1         | 66         | VCCIB0           |            |                  |
| 31         | IO99RSB1          | 67         | GND              |            |                  |
| 32         | IO97RSB1          | 68         | VCC              |            |                  |
| 33         | IO96RSB1          | 69         | IO47RSB0         |            |                  |
| 34         | IO95RSB1          | 70         | GBC2/IO45RSB0    |            |                  |
| 35         | IO94RSB1          | 71         | GBB2/IO43RSB0    |            |                  |
| 36         | IO93RSB1          | 72         | IO42RSB0         |            |                  |