Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 6144 | | Total RAM Bits | 36864 | | Number of I/O | 60 | | Number of Gates | 250000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 81-WFBGA, CSBGA | | Supplier Device Package | 81-CSP (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/agln250v2-zcsg81i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **IGLOO** nano Device Status | IGLOO nano Devices | Status | IGLOO nano-Z Devices | Status | |--------------------|----------------------------------|----------------------|----------------------------------| | AGLN010 | Production | | | | AGLN015 | Not recommended for new designs. | | | | AGLN020 | Production | | | | | | AGLN030Z | Not recommended for new designs. | | AGLN060 | Production | AGLN060Z | Not recommended for new designs. | | AGLN125 | Production | AGLN125Z | Not recommended for new designs. | | AGLN250 | Production | AGLN250Z | Not recommended for new designs. | Revision 19 # IGLOO nano Products Available in the Z Feature Grade | IGLOO nano-Z Devices | AGLN030Z* | AGLN060Z* | AGLN125Z* | AGLN250Z* | |----------------------|-----------|-----------|-----------|-----------| | | QN48 | - | - | _ | | | QN68 | ı | - | _ | | | UC81 | - | - | - | | | CS81 | CS81 | CS81 | CS81 | | Packages | VQ100 | VQ100 | VQ100 | VQ100 | Note: \*Not recommended for new designs. # **Temperature Grade Offerings** | | AGLN010 | AGLN015 <sup>*</sup> | AGLN020 | | AGLN060 | AGLN125 | AGLN250 | |---------|---------|----------------------|---------|-----------|-----------|-----------|-----------------------| | Package | | | | AGLN030Z* | AGLN060Z* | AGLN125Z* | AGLN250Z <sup>*</sup> | | UC36 | C, I | - | _ | _ | - | - | - | | QN48 | C, I | - | - | C, I | - | - | - | | QN68 | - | C, I | C, I | C, I | - | - | - | | UC81 | _ | - | C, I | C, I | - | _ | - | | CS81 | _ | - | C, I | C, I | C, I | C, I | C, I | | VQ100 | _ | - | - | C, I | C, I | C, I | C, I | Note: \* Not recommended for new designs. C = Enhanced Commercial temperature range: -20°C to +85°C junction temperature I = Industrial temperature range: -40°C to +100°C junction temperature Contact your local Microsemi representative for device availability: http://www.microsemi.com/soc/contact/default.aspx. VI Revision 19 # **General Specifications** The Z feature grade does not support the enhanced nano features of Schmitt trigger input, Flash\*Freeze bus hold (hold previous I/O state in Flash\*Freeze mode), cold-sparing, and hot-swap I/O capability. Refer to "IGLOO nano Ordering Information" on page IV for more information. # **Operating Conditions** Stresses beyond those listed in Table 2-1 may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute Maximum Ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the Recommended Operating Conditions specified in Table 2-2 on page 2-2 is not implied. Table 2-1 • Absolute Maximum Ratings | Symbol | Parameter | Limits | Units | |-------------------------------|------------------------------|-----------------|-------| | VCC | DC core supply voltage | -0.3 to 1.65 | V | | VJTAG | JTAG DC voltage | -0.3 to 3.75 | V | | VPUMP | Programming voltage | -0.3 to 3.75 | V | | VCCPLL | Analog power supply (PLL) | -0.3 to 1.65 | V | | VCCI | DC I/O buffer supply voltage | -0.3 to 3.75 | V | | VI <sup>1</sup> | I/O input voltage | –0.3 V to 3.6 V | V | | T <sub>STG</sub> <sup>2</sup> | Storage temperature | -65 to +150 | °C | | $T_J^2$ | Junction temperature | +125 | °C | #### Notes: Revision 19 2-1 <sup>1.</sup> The device should be operated within the limits specified by the datasheet. During transitions, the input signal may undershoot or overshoot according to the limits shown in Table 2-4 on page 2-3. <sup>2.</sup> For flash programming and retention maximum limits, refer to Table 2-3 on page 2-2, and for recommended operating limits, refer to Table 2-2 on page 2-2. Figure 2-6 • Tristate Output Buffer Timing Model and Delays (example) 2-18 Revision 19 # Summary of I/O Timing Characteristics – Default I/O Software Settings Table 2-23 • Summary of AC Measuring Points | Standard | Measuring Trip Point (Vtrip) | |----------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 1.4 V | | 3.3 V LVCMOS Wide Range | 1.4 V | | 2.5 V LVCMOS | 1.2 V | | 1.8 V LVCMOS | 0.90 V | | 1.5 V LVCMOS | 0.75 V | | 1.2 V LVCMOS | 0.60 V | | 1.2 V LVCMOS Wide Range | 0.60 V | #### Table 2-24 • I/O AC Parameter Definitions | Parameter | Parameter Definition | |-------------------|-----------------------------------------------------------------------------| | t <sub>DP</sub> | Data to Pad delay through the Output Buffer | | t <sub>PY</sub> | Pad to Data delay through the Input Buffer | | $t_{DOUT}$ | Data to Output Buffer delay through the I/O interface | | t <sub>EOUT</sub> | Enable to Output Buffer Tristate Control delay through the I/O interface | | t <sub>DIN</sub> | Input Buffer to Data delay through the I/O interface | | $t_{HZ}$ | Enable to Pad delay through the Output Buffer—HIGH to Z | | $t_{ZH}$ | Enable to Pad delay through the Output Buffer—Z to HIGH | | $t_{LZ}$ | Enable to Pad delay through the Output Buffer—LOW to Z | | t <sub>ZL</sub> | Enable to Pad delay through the Output Buffer—Z to LOW | | t <sub>ZHS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to HIGH | | t <sub>ZLS</sub> | Enable to Pad delay through the Output Buffer with delayed enable—Z to LOW | 2-20 Revision 19 IGLOO nano Low Power Flash FPGAs The length of time an I/O can withstand IOSH/IOSL events depends on the junction temperature. The reliability data below is based on a 3.3 V, 8 mA I/O setting, which is the worst case for this type of analysis. For example, at 100°C, the short current condition would have to be sustained for more than six months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. Table 2-31 • Duration of Short Circuit Event before Failure | Temperature | Time before Failure | | |-------------|---------------------|--| | -40°C | > 20 years | | | -20°C | > 20 years | | | 0°C | > 20 years | | | 25°C | > 20 years | | | 70°C | 5 years | | | 85°C | 2 years | | | 100°C | 6 months | | Table 2-32 • Schmitt Trigger Input Hysteresis Hysteresis Voltage Value (Typ.) for Schmitt Mode Input Buffers | Input Buffer Configuration | Hysteresis Value (typ.) | |---------------------------------------------|-------------------------| | 3.3 V LVTTL / LVCMOS (Schmitt trigger mode) | 240 mV | | 2.5 V LVCMOS (Schmitt trigger mode) | 140 mV | | 1.8 V LVCMOS (Schmitt trigger mode) | 80 mV | | 1.5 V LVCMOS (Schmitt trigger mode) | 60 mV | | 1.2 V LVCMOS (Schmitt trigger mode) | 40 mV | Table 2-33 • I/O Input Rise Time, Fall Time, and Related I/O Reliability | Input Buffer | Input Rise/Fall<br>Time (min.) | Input Rise/Fall Time (max.) | Reliability | |-----------------------------------------|--------------------------------|---------------------------------------------------------------------------|------------------| | LVTTL/LVCMOS (Schmitt trigger disabled) | No requirement | 10 ns * | 20 years (100°C) | | LVTTL/LVCMOS (Schmitt trigger enabled) | No requirement | No requirement, but input noise voltage cannot exceed Schmitt hysteresis. | 20 years (100°C) | Note: \*The maximum input rise/fall time is related to the noise induced into the input buffer trace. If the noise is low, then the rise time and fall time of input buffers can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure that there is no excessive noise coupling into input signals. Revision 19 2-25 #### 1.2 V DC Core Voltage Table 2-73 • Input Data Register Propagation Delays Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------------------------|------|-------| | t <sub>ICLKQ</sub> | Clock-to-Q of the Input Data Register | 0.68 | ns | | t <sub>ISUD</sub> | Data Setup Time for the Input Data Register | 0.97 | ns | | t <sub>IHD</sub> | Data Hold Time for the Input Data Register | 0.00 | ns | | t <sub>ICLR2Q</sub> | Asynchronous Clear-to-Q of the Input Data Register | 1.19 | ns | | t <sub>IPRE2Q</sub> | Asynchronous Preset-to-Q of the Input Data Register | 1.19 | ns | | t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register | 0.00 | ns | | t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register | 0.24 | ns | | t <sub>IWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>IWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.19 | ns | | t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Input Data Register | 0.31 | ns | | t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width LOW for the Input Data Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-46 Revision 19 IGLOO nano Low Power Flash FPGAs # 1.2 V DC Core Voltage Table 2-80 • Input DDR Propagation Delays Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-------------------------|------------------------------------------------------|--------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.76 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.94 | ns | | t <sub>DDRISUD1</sub> | Data Setup for Input DDR (negedge) | 0.93 | ns | | t <sub>DDRISUD2</sub> | Data Setup for Input DDR (posedge) | 0.84 | ns | | t <sub>DDRIHD1</sub> | Data Hold for Input DDR (negedge) | 0.00 | ns | | t <sub>DDRIHD2</sub> | Data Hold for Input DDR (posedge) | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 1.23 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 1.42 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR | 0.24 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.19 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width HIGH for Input DDR | 0.31 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width LOW for Input DDR | 0.28 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 160.00 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Revision 19 2-53 VersaTile Specifications as a Sequential Module # The IGLOO nano library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the IGLOO, ProASIC3, SmartFusion and Fusion Macro Library Guide for Software v10.1. Figure 2-23 • Sample of Sequential Cells 2-60 Revision 19 Note: Peak-to-peak jitter measurements are defined by $T_{peak-to-peak} = T_{period\_max} - T_{period\_min}$ Figure 2-26 • Peak-to-Peak Jitter Definition 2-72 Revision 19 Table 2-103 • RAM512X18 # Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address setup time | 0.69 | ns | | t <sub>AH</sub> | Address hold time | 0.13 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.61 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.07 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 0.59 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.30 | ns | | t <sub>CKQ1</sub> | Clock HIGH to new data valid on RD (output retained) | 3.51 | ns | | t <sub>CKQ2</sub> | Clock HIGH to new data valid on RD (pipelined) | 1.43 | ns | | t <sub>C2CRWH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.35 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 0.42 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow-through) | 1.72 | ns | | | RESET Low to data out Low on RD (pipelined) | 1.72 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.51 | 0.51 | | t <sub>RECRSTB</sub> | RESET recovery | 2.68 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.68 | ns | | t <sub>CYC</sub> | Clock cycle time | 6.24 | ns | | F <sub>MAX</sub> | Maximum frequency | 160 | MHz | #### Notes: 2-78 Revision 19 <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. IGLOO nano Low Power Flash FPGAs # 1.2 V DC Core Voltage Table 2-104 • RAM4K9 Commercial-Case Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.28 | ns | | t <sub>AH</sub> | Address hold time | 0.25 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 1.25 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.25 | ns | | t <sub>BKS</sub> | BLK setup time | 2.54 | ns | | t <sub>BKH</sub> | BLK hold time | 0.25 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 1.10 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.55 | ns | | t <sub>CKQ1</sub> | Clock HIGH to new data valid on DOUT (output retained, WMODE = 0) | 5.51 | ns | | | Clock HIGH to new data valid on DOUT (flow-through, WMODE = 1) | 4.77 | ns | | t <sub>CKQ2</sub> | Clock HIGH to new data valid on DOUT (pipelined) | 2.82 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address; applicable to closing edge | 0.30 | ns | | t <sub>C2CRWH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.89 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 1.01 | ns | | t <sub>RSTBQ</sub> | RESET LOW to data out LOW on DOUT (flow-through) | 3.21 | ns | | | RESET LOW to data out LOW on DO (pipelined) | 3.21 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.93 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 4.94 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: Revision 19 2-79 <sup>1.</sup> For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. # Timing Waveforms Figure 2-34 • FIFO Read Figure 2-35 • FIFO Write 2-82 Revision 19 # 1.2 V DC Core Voltage Table 2-107 • FIFO Worst Commercial-Case Conditions: $T_J = 70^{\circ}C$ , VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|---------------------------------------------------|-------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 3.44 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.26 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.30 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | ns | | t <sub>DS</sub> | Input Data (DI) Setup Time | 1.30 | ns | | t <sub>DH</sub> | Input Data (DI) Hold Time | 0.41 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 5.67 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 3.02 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 6.02 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 5.71 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 22.17 | ns | | t <sub>RSTFG</sub> | RESET LOW to Empty/Full Flag Valid | 5.93 | ns | | t <sub>RSTAF</sub> | RESET LOW to Almost Empty/Full Flag Valid | 21.94 | ns | | t <sub>RSTBQ</sub> | RESET LOW to Data Out Low on RD (flow-through) | 3.41 | ns | | | RESET LOW to Data Out Low on RD (pipelined) | 4.09 | 3.41 | | t <sub>REMRSTB</sub> | RESET Removal | 1.02 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 5.48 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 1.18 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 10.90 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 92 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-86 Revision 19 # **JTAG 1532 Characteristics** JTAG timing delays do not include JTAG I/Os. To obtain complete JTAG timing, add I/O buffer delays to the corresponding standard selected; refer to the I/O timing characteristics in the "User I/O Characteristics" section on page 2-15 for more details. # **Timing Characteristics** 1.5 V DC Core Voltage Table 2-110 • JTAG 1532 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------|-----------------------------|-------|-------| | t <sub>DISU</sub> | Test Data Input Setup Time | 1.00 | ns | | t <sub>DIHD</sub> | Test Data Input Hold Time | 2.00 | ns | | t <sub>TMSSU</sub> | Test Mode Select Setup Time | 1.00 | ns | | t <sub>TMDHD</sub> | Test Mode Select Hold Time | 2.00 | ns | | t <sub>TCK2Q</sub> | Clock to Q (data out) | 8.00 | ns | | t <sub>RSTB2Q</sub> | Reset to Q (data out) | 25.00 | ns | | F <sub>TCKMAX</sub> | TCK Maximum Frequency | 15 | MHz | | t <sub>TRSTREM</sub> | ResetB Removal Time | 0.58 | ns | | t <sub>TRSTREC</sub> | ResetB Recovery Time | 0.00 | ns | | t <sub>TRSTMPW</sub> | ResetB Minimum Pulse | TBD | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. #### 1.2 V DC Core Voltage Table 2-111 • JTAG 1532 Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |----------------------|-----------------------------|-------|-------| | t <sub>DISU</sub> | Test Data Input Setup Time | 1.50 | ns | | t <sub>DIHD</sub> | Test Data Input Hold Time | 3.00 | ns | | t <sub>TMSSU</sub> | Test Mode Select Setup Time | 1.50 | ns | | t <sub>TMDHD</sub> | Test Mode Select Hold Time | 3.00 | ns | | t <sub>TCK2Q</sub> | Clock to Q (data out) | 11.00 | ns | | t <sub>RSTB2Q</sub> | Reset to Q (data out) | 30.00 | ns | | F <sub>TCKMAX</sub> | TCK Maximum Frequency | 9.00 | MHz | | t <sub>TRSTREM</sub> | ResetB Removal Time | 1.18 | ns | | t <sub>TRSTREC</sub> | ResetB Recovery Time | 0.00 | ns | | t <sub>TRSTMPW</sub> | ResetB Minimum Pulse | TBD | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-88 Revision 19 # **Related Documents** #### **User Guides** IGLOO nano FPGA Fabric User's Guide # **Packaging Documents** The following documents provide packaging information and device selection for low power flash devices. # **Product Catalog** FPGA and SoC Product Catalog Lists devices currently recommended for new designs and the packages available for each member of the family. Use this document or the datasheet tables to determine the best package for your design, and which package drawing to use. ## Package Mechanical Drawings This document contains the package mechanical drawings for all packages currently or previously supplied by Microsemi. Use the bookmarks to navigate to the package mechanical drawings. Additional packaging materials are on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/products/solutions/package/docs.aspx. Revision 19 3-5 IGLOO nano Low Power Flash FPGAs | | CS81 | |------------|------------------| | Pin Number | AGLN125 Function | | A1 | GAA0/IO00RSB0 | | A2 | GAA1/IO01RSB0 | | A3 | GAC0/IO04RSB0 | | A4 | IO13RSB0 | | A5 | IO22RSB0 | | A6 | IO32RSB0 | | A7 | GBB0/IO37RSB0 | | A8 | GBA1/IO40RSB0 | | A9 | GBA2/IO41RSB0 | | B1 | GAA2/IO132RSB1 | | B2 | GAB0/IO02RSB0 | | В3 | GAC1/IO05RSB0 | | B4 | IO11RSB0 | | B5 | IO25RSB0 | | B6 | GBC0/IO35RSB0 | | В7 | GBB1/IO38RSB0 | | В8 | IO42RSB0 | | В9 | GBB2/IO43RSB0 | | C1 | GAB2/IO130RSB1 | | C2 | IO131RSB1 | | C3 | GND | | C4 | IO15RSB0 | | C5 | IO28RSB0 | | C6 | GND | | C7 | GBA0/IO39RSB0 | | C8 | GBC2/IO45RSB0 | | C9 | IO47RSB0 | | D1 | GAC2/IO128RSB1 | | D2 | IO129RSB1 | | D3 | GFA2/IO117RSB1 | | D4 | VCC | | D5 | VCCIB0 | | D6 | GND | | D7 | GCC2/IO59RSB0 | | D8 | GCC1/IO51RSB0 | | D9 | GCC0/IO52RSB0 | | | CS81 | | | | |------------|-------------------|--|--|--| | Pin Number | AGLN125 Function | | | | | E1 | GFB0/IO120RSB1 | | | | | E2 | GFB1/IO121RSB1 | | | | | E3 | GFA1/IO118RSB1 | | | | | E4 | VCCIB1 | | | | | E5 | VCC | | | | | E6 | VCCIB0 | | | | | E7 | GCA0/IO56RSB0 | | | | | E8 | GCA1/IO55RSB0 | | | | | E9 | GCB2/IO58RSB0 | | | | | F1* | VCCPLF | | | | | F2* | VCOMPLF | | | | | F3 | GND | | | | | F4 | GND | | | | | F5 | VCCIB1 | | | | | F6 | GND | | | | | F7 | GDA1/IO65RSB0 | | | | | F8 | GDC1/IO61RSB0 | | | | | F9 | GDC0/IO62RSB0 | | | | | G1 | GEA0/IO104RSB1 | | | | | G2 | GEC0/IO108RSB1 | | | | | G3 | GEB1/IO107RSB1 | | | | | G4 | IO96RSB1 | | | | | G5 | IO92RSB1 | | | | | G6 | IO72RSB1 | | | | | G7 | GDB2/IO68RSB1 | | | | | G8 | VJTAG | | | | | G9 | TRST | | | | | H1 | GEA1/IO105RSB1 | | | | | H2 | FF/GEB2/IO102RSB1 | | | | | НЗ | IO99RSB1 | | | | | H4 | IO94RSB1 | | | | | H5 | IO91RSB1 | | | | | H6 | IO81RSB1 | | | | | H7 | GDA2/IO67RSB1 | | | | | H8 | TDI | | | | | H9 | TDO | | | | | CS81 | | | | |------------|------------------|--|--| | Pin Number | AGLN125 Function | | | | J1 | GEA2/IO103RSB1 | | | | J2 | GEC2/IO101RSB1 | | | | J3 | IO97RSB1 | | | | J4 | IO93RSB1 | | | | J5 | IO90RSB1 | | | | J6 | IO78RSB1 | | | | J7 | TCK | | | | J8 | TMS | | | | J9 | VPUMP | | | Note: \* Pin numbers F1 and F2 must be connected to ground because a PLL is not supported for AGLN125-CS81. Revision 19 4-11 # Package Pin Assignments | QN68 | | | | |------------|---------------|--|--| | AGLN020 | | | | | Pin Number | Function | | | | 1 | IO60RSB2 | | | | 2 | IO54RSB2 | | | | 3 | IO52RSB2 | | | | 4 | IO50RSB2 | | | | 5 | IO49RSB2 | | | | 6 | GEC0/IO48RSB2 | | | | 7 | GEA0/IO47RSB2 | | | | 8 | VCC | | | | 9 | GND | | | | 10 | VCCIB2 | | | | 11 | IO46RSB2 | | | | 12 | IO45RSB2 | | | | 13 | IO44RSB2 | | | | 14 | IO43RSB2 | | | | 15 | IO42RSB2 | | | | 16 | IO41RSB2 | | | | 17 | IO40RSB2 | | | | 18 | FF/IO39RSB1 | | | | 19 | IO37RSB1 | | | | 20 | IO35RSB1 | | | | 21 | IO33RSB1 | | | | 22 | IO31RSB1 | | | | 23 | IO30RSB1 | | | | 24 | VCC | | | | 25 | GND | | | | 26 | VCCIB1 | | | | 27 | IO27RSB1 | | | | 28 | IO25RSB1 | | | | 29 | IO23RSB1 | | | | 30 | IO21RSB1 | | | | 31 | IO19RSB1 | | | | 32 | TCK | | | | 33 | TDI | | | | 34 | TMS | | | | 35 | VPUMP | | | | QN68 | | | | |------------|---------------------|--|--| | Pin Number | AGLN020<br>Function | | | | 36 | TDO | | | | 37 | TRST | | | | 38 | VJTAG | | | | 39 | IO17RSB0 | | | | 40 | IO16RSB0 | | | | 41 | GDA0/IO15RSB0 | | | | 42 | GDC0/IO14RSB0 | | | | 43 | IO13RSB0 | | | | 44 | VCCIB0 | | | | 45 | GND | | | | 46 | VCC | | | | 47 | IO12RSB0 | | | | 48 | IO11RSB0 | | | | 49 | IO09RSB0 | | | | 50 | IO05RSB0 | | | | 51 | IO00RSB0 | | | | 52 | IO07RSB0 | | | | 53 | IO03RSB0 | | | | 54 | IO18RSB1 | | | | 55 | IO20RSB1 | | | | 56 | IO22RSB1 | | | | 57 | IO24RSB1 | | | | 58 | IO28RSB1 | | | | 59 | NC | | | | 60 | GND | | | | 61 | NC | | | | 62 | IO32RSB1 | | | | 63 | IO34RSB1 | | | | 64 | IO36RSB1 | | | | 65 | IO61RSB2 | | | | 66 | IO58RSB2 | | | | 67 | IO56RSB2 | | | | 68 | IO63RSB2 | | | 4-20 Revision 19 # Datasheet Information | Revision | Changes | Page | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Revision 12<br>(March 2012) | The "In-System Programming (ISP) and Security" section and "Security" section were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34663). | l, 1-2 | | | Notes indicating that AGLN015 is not recommended for new designs have been added (SAR 35759). | III, IV | | | Notes indicating that nano-Z devices are not recommended for new designs have been added. The "Devices Not Recommended For New Designs" section is new (SAR 36759). | | | Revision 12 (continued) | The Y security option and Licensed DPA Logo were added to the "IGLOO nano Ordering Information" section. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 34722). | IV | | | The following sentence was removed from the "Advanced Architecture" section: "In addition, extensive on-chip programming circuitry enables rapid, single-voltage (3.3 V) programming of IGLOO nano devices via an IEEE 1532 JTAG interface" (SAR 34683). | 1-3 | | | The "Specifying I/O States During Programming" section is new (SAR 34694). | 1-9 | | | The reference to guidelines for global spines and VersaTile rows, given in the "Global Clock Contribution—P <sub>CLOCK</sub> " section, was corrected to the "Spine Architecture" section of the Global Resources chapter in the <i>IGLOO nano FPGA Fabric User's Guide</i> (SAR 34732). | 2-12 | | | Figure 2-4 has been modified for DIN waveform; the Rise and Fall time label has been changed to tDIN (37106). | 2-16 | | | The AC Loading figures in the "Single-Ended I/O Characteristics" section were updated to match tables in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section (SAR 34885). | 2-26,<br>2-20 | | | The notes regarding drive strength in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section, "3.3 V LVCMOS Wide Range" section and "1.2 V LVCMOS Wide Range" section tables were revised for clarification. They now state that the minimum drive strength for the default software configuration when run in wide range is $\pm 100~\mu A$ . The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 34765). | 2-20,<br>2-29,<br>2-40 | | | Added values for minimum pulse width and removed the FRMAX row from Table 2-88 through Table 2-99 in the "Global Tree Timing Characteristics" section. Use the software to determine the FRMAX for the device you are using (SAR 36953). | 2-64 to<br>2-69 | | | Table 2-100 • IGLOO nano CCC/PLL Specification and Table 2-101 • IGLOO nano CCC/PLL Specification were updated. A note was added indicating that when the CCC/PLL core is generated by Mircosemi core generator software, not all delay values of the specified delay increments are available (SAR 34817). | 2-70<br>and<br>2-71 | | | The port names in the SRAM "Timing Waveforms", SRAM "Timing Characteristics" tables, Figure 2-36 • FIFO Reset, and the FIFO "Timing Characteristics" tables were revised to ensure consistency with the software names (SAR 35754). | 2-74,<br>2-77,<br>2-85 | | | Reference was made to a new application note, Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs, which covers these cases in detail (SAR 34865). | | | | The "Pin Descriptions" chapter has been added (SAR 34770). | 3-1 | | | Package names used in the "Package Pin Assignments" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 34770). | 4-1 | 5-2 Revision 19 Datasheet Information # **Datasheet Categories** ## Categories In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "IGLOO nano Device Status" table on page III, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. ### **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. ### Unmarked (production) This version contains information that is considered to be final. # **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The Microsemi products described in this advance status document may not have completed Microsemi's qualification process. Microsemi may amend or enhance products during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any Microsemi product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult Microsemi's Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the Microsemi SoC Products Group's products is at http://www.microsemi.com/socdocuments/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local Microsemi sales office for additional reliability information. 5-8 Revision 19