

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

ĿXFl

| Product Status                 | Active                                                                    |
|--------------------------------|---------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                         |
| Number of Logic Elements/Cells | 6144                                                                      |
| Total RAM Bits                 | 36864                                                                     |
| Number of I/O                  | 60                                                                        |
| Number of Gates                | 250000                                                                    |
| Voltage - Supply               | 1.425V ~ 1.575V                                                           |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | -20°C ~ 85°C (TJ)                                                         |
| Package / Case                 | 81-WFBGA, CSBGA                                                           |
| Supplier Device Package        | 81-CSP (5x5)                                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/agln250v5-csg81 |
|                                |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 – IGLOO nano Device Overview

## **General Description**

The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features.

The Flash\*Freeze technology used in IGLOO nano devices enables entering and exiting an ultra-low power mode that consumes nanoPower while retaining SRAM and register data. Flash\*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode.

The Low Power Active capability (static idle) allows for ultra-low power consumption while the IGLOO nano device is completely functional in the system. This allows the IGLOO nano device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power.

Nonvolatile flash technology gives IGLOO nano devices the advantage of being a secure, low power, single-chip solution that is Instant On. The IGLOO nano device is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost.

These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.

IGLOO nano devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGLN030 and smaller devices have no PLL or RAM support. IGLOO nano devices have up to 250 k system gates, supported with up to 36 kbits of true dual-port SRAM and up to 71 user I/Os.

IGLOO nano devices increase the breadth of the IGLOO product line by adding new features and packages for greater customer value in high volume consumer, portable, and battery-backed markets. Features such as smaller footprint packages designed with two-layer PCBs in mind, power consumption measured in nanoPower, Schmitt trigger, and bus hold (hold previous I/O state in Flash\*Freeze mode) functionality make these devices ideal for deployment in applications that require high levels of flexibility and low cost.

## Flash\*Freeze Technology

The IGLOO nano device offers unique Flash\*Freeze technology, allowing the device to enter and exit ultra-low power Flash\*Freeze mode. IGLOO nano devices do not need additional components to turn off I/Os or clocks while retaining the design information, SRAM content, and registers. Flash\*Freeze technology is combined with in-system programmability, which enables users to quickly and easily upgrade and update their designs in the final stages of manufacturing or in the field. The ability of IGLOO nano V2 devices to support a wide range of core voltage (1.2 V to 1.5 V) allows further reduction in power consumption, thus achieving the lowest total system power.

During Flash\*Freeze mode, each I/O can be set to the following configurations: hold previous state, tristate, HIGH, or LOW.

The availability of low power modes, combined with reprogrammability, a single-chip and single-voltage solution, and small-footprint packages make IGLOO nano devices the best fit for portable electronics.

| Table 2-17 • | Different Components Contributing to Dynamic Power Consumption in IGLOO nano Devices |
|--------------|--------------------------------------------------------------------------------------|
|              | For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage                                 |

|           |                                                                   | [            | Device-Spe | cific Dyna   | mic Power   | r (µW/MHz) |         |  |
|-----------|-------------------------------------------------------------------|--------------|------------|--------------|-------------|------------|---------|--|
| Parameter | Definition                                                        | AGLN250      | AGLN125    | AGLN060      | AGLN020     | AGLN015    | AGLN010 |  |
| PAC1      | Clock contribution of a Global Rib                                | 2.829        | 2.875      | 1.728        | 0           | 0          | 0       |  |
| PAC2      | Clock contribution of a Global Spine                              | 1.731        | 1.265      | 1.268        | 2.562       | 2.562      | 1.685   |  |
| PAC3      | Clock contribution of a VersaTile row                             | 0.957        | 0.963      | 0.967        | 0.862       | 0.862      | 0.858   |  |
| PAC4      | Clock contribution of a VersaTile used<br>as a sequential module  | 0.098        | 0.098      | 0.098        | 0.094       | 0.094      | 0.091   |  |
| PAC5      | First contribution of a VersaTile used<br>as a sequential module  | 0.045        |            |              |             |            |         |  |
| PAC6      | Second contribution of a VersaTile<br>used as a sequential module | 0.186        |            |              |             |            |         |  |
| PAC7      | Contribution of a VersaTile used as a combinatorial module        |              |            | 0.1          | 11          |            |         |  |
| PAC8      | Average contribution of a routing net                             |              |            | 0.4          | 15          |            |         |  |
| PAC9      | Contribution of an I/O input pin (standard-dependent)             |              | See        | e Table 2-13 | 3 on page 2 | 2-9        |         |  |
| PAC10     | Contribution of an I/O output pin<br>(standard-dependent)         |              | See        | e Table 2-14 | 4 on page 2 | 2-9        |         |  |
| PAC11     | Average contribution of a RAM block<br>during a read operation    | ck 25.00 N/A |            |              |             |            |         |  |
| PAC12     | Average contribution of a RAM block<br>during a write operation   | < 30.00 N    |            |              |             | N/A        |         |  |
| PAC13     | Dynamic contribution for PLL                                      | 2.10 N/A     |            |              |             |            |         |  |

# Table 2-18 • Different Components Contributing to the Static Power Consumption in IGLOO nano Devices For IGLOO nano V2 Devices, 1.2 V Core Supply Voltage

|                   |                                                       |                           | Device                     | -Specific S | Static Powe | er (mW) |         |  |  |  |
|-------------------|-------------------------------------------------------|---------------------------|----------------------------|-------------|-------------|---------|---------|--|--|--|
| Parameter         | Definition                                            | AGLN250                   | AGLN125                    | AGLN060     | AGLN020     | AGLN015 | AGLN010 |  |  |  |
| PDC1              | Array static power in Active mode                     |                           | See Table 2-12 on page 2-8 |             |             |         |         |  |  |  |
| PDC2              | Array static power in Static (Idle)<br>mode           |                           | See Table 2-12 on page 2-8 |             |             |         |         |  |  |  |
| PDC3              | Array static power in Flash*Freeze<br>mode            | See Table 2-9 on page 2-7 |                            |             |             |         |         |  |  |  |
| PDC4 <sup>1</sup> | Static PLL contribution                               | 0.90 N/A                  |                            |             |             | N/A     |         |  |  |  |
| PDC5              | Bank quiescent power<br>(VCCI-dependent) <sup>2</sup> |                           | See Table 2-12 on page 2-8 |             |             |         |         |  |  |  |

Notes:

1. Minimum contribution of the PLL when running at lowest frequency.

2. For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or the SmartPower tool in Libero SoC.

# **User I/O Characteristics**

## **Timing Model**



Figure 2-3 • Timing Model

Operating Conditions: STD Speed, Commercial Temperature Range ( $T_J = 70^{\circ}C$ ), Worst-Case VCC = 1.425 V, for DC 1.5 V Core Voltage, Applicable to V2 and V5 Devices

## **Overview of I/O Performance**

# Summary of I/O DC Input and Output Levels – Default I/O Software Settings

| Table 2-21 • | Summary of Maximum and Minimum DC Input and Output Levels                    |
|--------------|------------------------------------------------------------------------------|
|              | Applicable to Commercial and Industrial Conditions—Software Default Settings |

|                                           |                   | Equivalent                                            |              |           | VIL         | VIH         |           | VOL         | VOH         | IOL <sup>1</sup> | IOH <sup>1</sup> |
|-------------------------------------------|-------------------|-------------------------------------------------------|--------------|-----------|-------------|-------------|-----------|-------------|-------------|------------------|------------------|
| I/O Standard                              | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength <sup>2</sup> | Slew<br>Rate | Min.<br>V | Max.<br>V   | Min.<br>V   | Max.<br>V | Max.<br>V   | Min.<br>V   | mA               | mA               |
| 3.3 V LVTTL /<br>3.3 V LVCMOS             | 8 mA              | 8 mA                                                  | High         | -0.3      | 0.8         | 2           | 3.6       | 0.4         | 2.4         | 8                | 8                |
| 3.3 V LVCMOS<br>Wide Range <sup>3</sup>   | 100 µA            | 8 mA                                                  | High         | -0.3      | 0.8         | 2           | 3.6       | 0.2         | VCCI – 0.2  | 100<br>μΑ        | 100<br>μΑ        |
| 2.5 V LVCMOS                              | 8 mA              | 8 mA                                                  | High         | -0.3      | 0.7         | 1.7         | 3.6       | 0.7         | 1.7         | 8                | 8                |
| 1.8 V LVCMOS                              | 4 mA              | 4 mA                                                  | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.45        | VCCI - 0.45 | 4                | 4                |
| 1.5 V LVCMOS                              | 2 mA              | 2 mA                                                  | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 2                | 2                |
| 1.2 V LVCMOS <sup>4</sup>                 | 1 mA              | 1 mA                                                  | High         | -0.3      | 0.35 * VCCI | 0.65 * VCCI | 3.6       | 0.25 * VCCI | 0.75 * VCCI | 1                | 1                |
| 1.2 V LVCMOS<br>Wide Range <sup>4,5</sup> | 100 µA            | 1 mA                                                  | High         | -0.3      | 0.3 * VCCI  | 0.7 * VCCI  | 3.6       | 0.1         | VCCI – 0.1  | 100<br>μΑ        | 100<br>μΑ        |

Notes:

1. Currents are measured at 85°C junction temperature.

 The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range, as specified in the JESD8-B specification.

4. Applicable to IGLOO nano V2 devices operating at VCCI  $\geq$  VCC.

5. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range, as specified in the JESD8-12 specification.

# Table 2-22 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions

|                                      | Comr             | nercial <sup>1</sup> | Indu             | strial <sup>2</sup> |
|--------------------------------------|------------------|----------------------|------------------|---------------------|
|                                      | IIL <sup>3</sup> | IIH <sup>4</sup>     | IIL <sup>3</sup> | IIH <sup>4</sup>    |
| DC I/O Standards                     | μΑ               | μΑ                   | μA               | μA                  |
| 3.3 V LVTTL / 3.3 V LVCMOS           | 10               | 10                   | 15               | 15                  |
| 3.3 V LVCOMS Wide Range              | 10               | 10                   | 15               | 15                  |
| 2.5 V LVCMOS                         | 10               | 10                   | 15               | 15                  |
| 1.8 V LVCMOS                         | 10               | 10                   | 15               | 15                  |
| 1.5 V LVCMOS                         | 10               | 10                   | 15               | 15                  |
| 1.2 V LVCMOS <sup>5</sup>            | 10               | 10                   | 15               | 15                  |
| 1.2 V LVCMOS Wide Range <sup>5</sup> | 10               | 10                   | 15               | 15                  |

Notes:

1. Commercial range ( $-20^{\circ}C < T_A < 70^{\circ}C$ )

2. Industrial range ( $-40^{\circ}C < T_A < 85^{\circ}C$ )

3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions, where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

4.  $I_{IL}$  is the input leakage current per I/O pin over recommended operating conditions, where –0.3 V < VIN < VIL.

5. Applicable to IGLOO nano V2 devices operating at VCCI  $\geq$  VCC.

### Timing Characteristics

### Applies to 1.5 V DC Core Voltage

#### Table 2-36 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | STD         | 0.97              | 3.52            | 0.19             | 0.86            | 1.16             | 0.66              | 3.59            | 3.42            | 1.75            | 1.90            | ns    |
| 4 mA           | STD         | 0.97              | 3.52            | 0.19             | 0.86            | 1.16             | 0.66              | 3.59            | 3.42            | 1.75            | 1.90            | ns    |
| 6 mA           | STD         | 0.97              | 2.90            | 0.19             | 0.86            | 1.16             | 0.66              | 2.96            | 2.83            | 1.98            | 2.29            | ns    |
| 8 mA           | STD         | 0.97              | 2.90            | 0.19             | 0.86            | 1.16             | 0.66              | 2.96            | 2.83            | 1.98            | 2.29            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### Table 2-37 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>1</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | STD         | 0.97              | 2.16            | 0.19             | 0.86            | 1.16             | 0.66              | 2.20            | 1.80            | 1.75            | 1.99            | ns    |
| 4 mA           | STD         | 0.97              | 2.16            | 0.19             | 0.86            | 1.16             | 0.66              | 2.20            | 1.80            | 1.75            | 1.99            | ns    |
| 6 mA           | STD         | 0.97              | 1.79            | 0.19             | 0.86            | 1.16             | 0.66              | 1.83            | 1.45            | 1.98            | 2.38            | ns    |
| 8 mA           | STD         | 0.97              | 1.79            | 0.19             | 0.86            | 1.16             | 0.66              | 1.83            | 1.45            | 1.98            | 2.38            | ns    |

Notes:

1. Software default selection highlighted in gray.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## 3.3 V LVCMOS Wide Range

| 3.3 V LVCMOS<br>Wide Range <sup>1</sup> | Software                                            | re VIL    |           | ,         | VIH       | VOL       | VOH        | IOL | I <sub>OH</sub> | IIL <sup>2</sup> | IIH <sup>3</sup> |
|-----------------------------------------|-----------------------------------------------------|-----------|-----------|-----------|-----------|-----------|------------|-----|-----------------|------------------|------------------|
| Drive<br>Strength                       | Default<br>Drive<br>Strength<br>Option <sup>4</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V  | μA  | μA              | μA <sup>5</sup>  | μA <sup>5</sup>  |
| 100 µA                                  | 2 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI - 0.2 | 100 | 100             | 10               | 10               |
| 100 µA                                  | 4 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI – 0.2 | 100 | 100             | 10               | 10               |
| 100 µA                                  | 6 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI – 0.2 | 100 | 100             | 10               | 10               |
| 100 µA                                  | 8 mA                                                | -0.3      | 0.8       | 2         | 3.6       | 0.2       | VCCI – 0.2 | 100 | 100             | 10               | 10               |

Table 2-40 • Minimum and Maximum DC Input and Output Levels for LVCMOS 3.3 V Wide Range

Notes:

1. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V Wide Range, as specified in the JEDEC JESD8-B specification.

2.  $I_{IL}$  is the input leakage current per I/O pin over recommended operating conditions where -0.3 < VIN < VIL.

3. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions where VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges.

4. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

5. Currents are measured at 85°C junction temperature.

6. Software default selection is highlighted in gray.



# Fully Registered I/O Buffers with Asynchronous Preset

**I/O Register Specifications** 

Figure 2-12 • Timing Model of Registered I/O Buffers with Asynchronous Preset

IGLOO nano DC and Switching Characteristics

## 1.2 V DC Core Voltage

# Table 2-77 • Output Enable Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V

| Parameter             | Description                                                            | Std. | Units |
|-----------------------|------------------------------------------------------------------------|------|-------|
| t <sub>oeclkq</sub>   | Clock-to-Q of the Output Enable Register                               | 1.10 | ns    |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                         | 1.15 | ns    |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                          | 0.00 | ns    |
| t <sub>OECLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Enable Register                  | 1.65 | ns    |
| t <sub>OEPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Enable Register                 | 1.65 | ns    |
| t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register         | 0.00 | ns    |
| t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register        | 0.24 | ns    |
| t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register        | 0.00 | ns    |
| t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register       | 0.24 | ns    |
| t <sub>OEWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Output Enable Register  | 0.19 | ns    |
| t <sub>OEWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.19 | ns    |
| t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output Enable Register          | 0.31 | ns    |
| t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Enable Register           | 0.28 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

# **VersaTile Characteristics**

## VersaTile Specifications as a Combinatorial Module

The IGLOO nano library offers all combinations of LUT-3 combinatorial functions. In this section, timing characteristics are presented for a sample of the library. For more details, refer to the *IGLOO*, *ProASIC3*, *SmartFusion and Fusion Macro Library Guide for Software v10.1*.



Figure 2-21 • Sample of Combinatorial Cells



IGLOO nano DC and Switching Characteristics

## VersaTile Specifications as a Sequential Module

The IGLOO nano library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *IGLOO*, *ProASIC3*, *SmartFusion and Fusion Macro Library Guide for Software v10.1*.



Figure 2-23 • Sample of Sequential Cells

IGLOO nano DC and Switching Characteristics

# Table 2-96 • AGLN020 Global ResourceCommercial-Case Conditions: TJ = 70°C, VCC = 1.14 V

|                      |                                           | S                 | Std.           Min. <sup>1</sup> Max. <sup>2</sup> 1.81         2.26           1.90         2.51 |       |
|----------------------|-------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup>                                                                                | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.81              | 2.26                                                                                             | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.90              | 2.51                                                                                             | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                                                                                                  | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                                                                                                  | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.61                                                                                             | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

## Table 2-97 • AGLN060 Global Resource

Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V

|                      |                                           | Std.              |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 2.02              | 2.42              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 2.09              | 2.65              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.56              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

IGLOO nano DC and Switching Characteristics

## Timing Waveforms







Figure 2-29 • RAM Read for Pipelined Output. Applicable to Both RAM4K9 and RAM512x18.

## **Timing Characteristics**

1.5 V DC Core Voltage

### Table 2-102 • RAM4K9

### Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                                                                         | Std. | Units |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                  | 0.69 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                   | 0.13 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                 | 0.68 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                  | 0.13 | ns    |
| t <sub>BKS</sub>      | BLK setup time                                                                                                      | 1.37 | ns    |
| t <sub>BKH</sub>      | BLK hold time                                                                                                       | 0.13 | ns    |
| t <sub>DS</sub>       | Input data (DIN) setup time                                                                                         | 0.59 | ns    |
| t <sub>DH</sub>       | Input data (DIN) hold time                                                                                          | 0.30 | ns    |
| t <sub>CKQ1</sub>     | Clock HIGH to new data valid on DOUT (output retained, WMODE = 0)                                                   | 2.94 | ns    |
|                       | Clock HIGH to new data valid on DOUT (flow-through, WMODE = 1)                                                      | 2.55 | ns    |
| t <sub>CKQ2</sub>     | Clock HIGH to new data valid on DOUT (pipelined)                                                                    | 1.51 | ns    |
| t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address; applicable to closing edge       | 0.23 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address; applicable to opening edge | 0.35 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address; applicable to opening edge | 0.41 | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on DOUT (flow-through)                                                                    | 1.72 | ns    |
|                       | RESET Low to data out Low on DOUT (pipelined)                                                                       | 1.72 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                       | 0.51 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                      | 2.68 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                           | 0.68 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                    | 6.24 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                   | 160  | MHz   |

Notes:

1. For more information, refer to the application note AC374: Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based FPGAs and SoC FPGAs App Note.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



IGLOO nano DC and Switching Characteristics







Pin Descriptions

interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

### VPUMP

#### Programming Supply Voltage

IGLOO nano devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in the datasheet.

When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry.

For proper programming, 0.01  $\mu$ F and 0.33  $\mu$ F capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

## **User Pins**

**I/O** 

FF

### User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected.

During programming, I/Os become tristated and weakly pulled up to VCCI. With VCCI, VMV, and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration.

Unused I/Os are configured as follows:

- Output buffer is disabled (with tristate value of high impedance)
- Input buffer is disabled (with tristate value of high impedance)
- Weak pull-up is programmed

#### GL Globals

GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors.

See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter in the *IGLOO nano FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input.

Refer to the "I/O Structures in nano Devices" chapter of the IGLOO nano FPGA Fabric User's Guide for an explanation of the naming of global pins.

#### Flash\*Freeze Mode Activation Pin

Flash\*Freeze is available on IGLOO nano devices. The FF pin is a dedicated input pin used to enter and exit Flash\*Freeze mode. The FF pin is active low, has the same characteristics as a single-ended I/O, and must meet the maximum rise and fall times. When Flash\*Freeze mode is not used in the design, the FF pin is available as a regular I/O.

When Flash\*Freeze mode is used, the FF pin must not be left floating to avoid accidentally entering Flash\*Freeze mode. While in Flash\*Freeze mode, the Flash\*Freeze pin should be constantly asserted.

The Flash\*Freeze pin can be used with any single-ended I/O standard supported by the I/O bank in which the pin is located, and input signal levels compatible with the I/O standard selected. The FF pin

|            | QN68                | QN68       |                     |  |  |
|------------|---------------------|------------|---------------------|--|--|
| Pin Number | AGLN015<br>Function | Pin Number | AGLN015<br>Function |  |  |
| 1          | IO60RSB2            | 36         | TDO                 |  |  |
| 2          | IO54RSB2            | 37         | TRST                |  |  |
| 3          | IO52RSB2            | 38         | VJTAG               |  |  |
| 4          | IO50RSB2            | 39         | IO17RSB0            |  |  |
| 5          | IO49RSB2            | 40         | IO16RSB0            |  |  |
| 6          | GEC0/IO48RSB2       | 41         | GDA0/IO15RSB0       |  |  |
| 7          | GEA0/IO47RSB2       | 42         | GDC0/IO14RSB0       |  |  |
| 8          | VCC                 | 43         | IO13RSB0            |  |  |
| 9          | GND                 | 44         | VCCIB0              |  |  |
| 10         | VCCIB2              | 45         | GND                 |  |  |
| 11         | IO46RSB2            | 46         | VCC                 |  |  |
| 12         | IO45RSB2            | 47         | IO12RSB0            |  |  |
| 13         | IO44RSB2            | 48         | IO11RSB0            |  |  |
| 14         | IO43RSB2            | 49         | IO09RSB0            |  |  |
| 15         | IO42RSB2            | 50         | IO05RSB0            |  |  |
| 16         | IO41RSB2            | 51         | IO00RSB0            |  |  |
| 17         | IO40RSB2            | 52         | IO07RSB0            |  |  |
| 18         | FF/IO39RSB1         | 53         | IO03RSB0            |  |  |
| 19         | IO37RSB1            | 54         | IO18RSB1            |  |  |
| 20         | IO35RSB1            | 55         | IO20RSB1            |  |  |
| 21         | IO33RSB1            | 56         | IO22RSB1            |  |  |
| 22         | IO31RSB1            | 57         | IO24RSB1            |  |  |
| 23         | IO30RSB1            | 58         | IO28RSB1            |  |  |
| 24         | VCC                 | 59         | NC                  |  |  |
| 25         | GND                 | 60         | GND                 |  |  |
| 26         | VCCIB1              | 61         | NC                  |  |  |
| 27         | IO27RSB1            | 62         | IO32RSB1            |  |  |
| 28         | IO25RSB1            | 63         | IO34RSB1            |  |  |
| 29         | IO23RSB1            | 64         | IO36RSB1            |  |  |
| 30         | IO21RSB1            | 65         | IO61RSB2            |  |  |
| 31         | IO19RSB1            | 66         | IO58RSB2            |  |  |
| 32         | ТСК                 | 67         | IO56RSB2            |  |  |
| 33         | TDI                 | 68         | IO63RSB2            |  |  |
| 34         | TMS                 |            | -                   |  |  |
| 35         | VPUMP               |            |                     |  |  |



Package Pin Assignments

|            | QN68                | QN68       |                     |  |
|------------|---------------------|------------|---------------------|--|
| Pin Number | AGLN020<br>Function | Pin Number | AGLN020<br>Function |  |
| 1          | IO60RSB2            | 36         | TDO                 |  |
| 2          | IO54RSB2            | 37         | TRST                |  |
| 3          | IO52RSB2            | 38         | VJTAG               |  |
| 4          | IO50RSB2            | 39         | IO17RSB0            |  |
| 5          | IO49RSB2            | 40         | IO16RSB0            |  |
| 6          | GEC0/IO48RSB2       | 41         | GDA0/IO15RSB0       |  |
| 7          | GEA0/IO47RSB2       | 42         | GDC0/IO14RSB0       |  |
| 8          | VCC                 | 43         | IO13RSB0            |  |
| 9          | GND                 | 44         | VCCIB0              |  |
| 10         | VCCIB2              | 45         | GND                 |  |
| 11         | IO46RSB2            | 46         | VCC                 |  |
| 12         | IO45RSB2            | 47         | IO12RSB0            |  |
| 13         | IO44RSB2            | 48         | IO11RSB0            |  |
| 14         | IO43RSB2            | 49         | IO09RSB0            |  |
| 15         | IO42RSB2            | 50         | IO05RSB0            |  |
| 16         | IO41RSB2            | 51         | IO00RSB0            |  |
| 17         | IO40RSB2            | 52         | IO07RSB0            |  |
| 18         | FF/IO39RSB1         | 53         | IO03RSB0            |  |
| 19         | IO37RSB1            | 54         | IO18RSB1            |  |
| 20         | IO35RSB1            | 55         | IO20RSB1            |  |
| 21         | IO33RSB1            | 56         | IO22RSB1            |  |
| 22         | IO31RSB1            | 57         | IO24RSB1            |  |
| 23         | IO30RSB1            | 58         | IO28RSB1            |  |
| 24         | VCC                 | 59         | NC                  |  |
| 25         | GND                 | 60         | GND                 |  |
| 26         | VCCIB1              | 61         | NC                  |  |
| 27         | IO27RSB1            | 62         | IO32RSB1            |  |
| 28         | IO25RSB1            | 63         | IO34RSB1            |  |
| 29         | IO23RSB1            | 64         | IO36RSB1            |  |
| 30         | IO21RSB1            | 65         | IO61RSB2            |  |
| 31         | IO19RSB1            | 66         | IO58RSB2            |  |
| 32         | ТСК                 | 67         | IO56RSB2            |  |
| 33         | TDI                 | 68         | IO63RSB2            |  |
| 34         | TMS                 | L          | •                   |  |
| 35         | VPUMP               |            |                     |  |

IGLOO nano Low Power Flash FPGAs

| VQ100      |                      | VQ100      |                      | V          | VQ100                |  |
|------------|----------------------|------------|----------------------|------------|----------------------|--|
| Pin Number | AGLN030Z<br>Function | Pin Number | AGLN030Z<br>Function | Pin Number | AGLN030Z<br>Function |  |
| 1          | GND                  | 36         | IO51RSB1             | 71         | IO29RSB0             |  |
| 2          | IO82RSB1             | 37         | VCC                  | 72         | IO28RSB0             |  |
| 3          | IO81RSB1             | 38         | GND                  | 73         | IO27RSB0             |  |
| 4          | IO80RSB1             | 39         | VCCIB1               | 74         | IO26RSB0             |  |
| 5          | IO79RSB1             | 40         | IO49RSB1             | 75         | IO25RSB0             |  |
| 6          | IO78RSB1             | 41         | IO47RSB1             | 76         | IO24RSB0             |  |
| 7          | IO77RSB1             | 42         | IO46RSB1             | 77         | IO23RSB0             |  |
| 8          | IO76RSB1             | 43         | IO45RSB1             | 78         | IO22RSB0             |  |
| 9          | GND                  | 44         | IO44RSB1             | 79         | IO21RSB0             |  |
| 10         | IO75RSB1             | 45         | IO43RSB1             | 80         | IO20RSB0             |  |
| 11         | IO74RSB1             | 46         | IO42RSB1             | 81         | IO19RSB0             |  |
| 12         | GEC0/IO73RSB1        | 47         | ТСК                  | 82         | IO18RSB0             |  |
| 13         | GEA0/IO72RSB1        | 48         | TDI                  | 83         | IO17RSB0             |  |
| 14         | GEB0/IO71RSB1        | 49         | TMS                  | 84         | IO16RSB0             |  |
| 15         | IO70RSB1             | 50         | NC                   | 85         | IO15RSB0             |  |
| 16         | IO69RSB1             | 51         | GND                  | 86         | IO14RSB0             |  |
| 17         | VCC                  | 52         | VPUMP                | 87         | VCCIB0               |  |
| 18         | VCCIB1               | 53         | NC                   | 88         | GND                  |  |
| 19         | IO68RSB1             | 54         | TDO                  | 89         | VCC                  |  |
| 20         | IO67RSB1             | 55         | TRST                 | 90         | IO12RSB0             |  |
| 21         | IO66RSB1             | 56         | VJTAG                | 91         | IO10RSB0             |  |
| 22         | IO65RSB1             | 57         | IO41RSB0             | 92         | IO08RSB0             |  |
| 23         | IO64RSB1             | 58         | IO40RSB0             | 93         | IO07RSB0             |  |
| 24         | IO63RSB1             | 59         | IO39RSB0             | 94         | IO06RSB0             |  |
| 25         | IO62RSB1             | 60         | IO38RSB0             | 95         | IO05RSB0             |  |
| 26         | IO61RSB1             | 61         | IO37RSB0             | 96         | IO04RSB0             |  |
| 27         | FF/IO60RSB1          | 62         | IO36RSB0             | 97         | IO03RSB0             |  |
| 28         | IO59RSB1             | 63         | GDB0/IO34RSB0        | 98         | IO02RSB0             |  |
| 29         | IO58RSB1             | 64         | GDA0/IO33RSB0        | 99         | IO01RSB0             |  |
| 30         | IO57RSB1             | 65         | GDC0/IO32RSB0        | 100        | IO00RSB0             |  |
| 31         | IO56RSB1             | 66         | VCCIB0               |            |                      |  |
| 32         | IO55RSB1             | 67         | GND                  |            |                      |  |
| 33         | IO54RSB1             | 68         | VCC                  |            |                      |  |
| 34         | IO53RSB1             | 69         | IO31RSB0             |            |                      |  |
| 35         | IO52RSB1             | 70         | IO30RSB0             |            |                      |  |

Package Pin Assignments

| VQ100      |                   | VQ100      |                  | VQ100      |                  |  |
|------------|-------------------|------------|------------------|------------|------------------|--|
| Pin Number | AGLN125 Function  | Pin Number | AGLN125 Function | Pin Number | AGLN125 Function |  |
| 1          | GND               | 37         | VCC              | 73         | GBA2/IO41RSB0    |  |
| 2          | GAA2/IO67RSB1     | 38         | GND              | 74         | VMV0             |  |
| 3          | IO68RSB1          | 39         | VCCIB1           | 75         | GNDQ             |  |
| 4          | GAB2/IO69RSB1     | 40         | IO87RSB1         | 76         | GBA1/IO40RSB0    |  |
| 5          | IO132RSB1         | 41         | IO84RSB1         | 77         | GBA0/IO39RSB0    |  |
| 6          | GAC2/IO131RSB1    | 42         | IO81RSB1         | 78         | GBB1/IO38RSB0    |  |
| 7          | IO130RSB1         | 43         | IO75RSB1         | 79         | GBB0/IO37RSB0    |  |
| 8          | IO129RSB1         | 44         | GDC2/IO72RSB1    | 80         | GBC1/IO36RSB0    |  |
| 9          | GND               | 45         | GDB2/IO71RSB1    | 81         | GBC0/IO35RSB0    |  |
| 10         | GFB1/IO124RSB1    | 46         | GDA2/IO70RSB1    | 82         | IO32RSB0         |  |
| 11         | GFB0/IO123RSB1    | 47         | TCK              | 83         | IO28RSB0         |  |
| 12         | VCOMPLF           | 48         | TDI              | 84         | IO25RSB0         |  |
| 13         | GFA0/IO122RSB1    | 49         | TMS              | 85         | IO22RSB0         |  |
| 14         | VCCPLF            | 50         | VMV1             | 86         | IO19RSB0         |  |
| 15         | GFA1/IO121RSB1    | 51         | GND              | 87         | VCCIB0           |  |
| 16         | GFA2/IO120RSB1    | 52         | VPUMP            | 88         | GND              |  |
| 17         | VCC               | 53         | NC               | 89         | VCC              |  |
| 18         | VCCIB1            | 54         | TDO              | 90         | IO15RSB0         |  |
| 19         | GEC0/IO111RSB1    | 55         | TRST             | 91         | IO13RSB0         |  |
| 20         | GEB1/IO110RSB1    | 56         | VJTAG            | 92         | IO11RSB0         |  |
| 21         | GEB0/IO109RSB1    | 57         | GDA1/IO65RSB0    | 93         | IO09RSB0         |  |
| 22         | GEA1/IO108RSB1    | 58         | GDC0/IO62RSB0    | 94         | IO07RSB0         |  |
| 23         | GEA0/IO107RSB1    | 59         | GDC1/IO61RSB0    | 95         | GAC1/IO05RSB0    |  |
| 24         | VMV1              | 60         | GCC2/IO59RSB0    | 96         | GAC0/IO04RSB0    |  |
| 25         | GNDQ              | 61         | GCB2/IO58RSB0    | 97         | GAB1/IO03RSB0    |  |
| 26         | GEA2/IO106RSB1    | 62         | GCA0/IO56RSB0    | 98         | GAB0/IO02RSB0    |  |
| 27         | FF/GEB2/IO105RSB1 | 63         | GCA1/IO55RSB0    | 99         | GAA1/IO01RSB0    |  |
| 28         | GEC2/IO104RSB1    | 64         | GCC0/IO52RSB0    | 100        | GAA0/IO00RSB0    |  |
| 29         | IO102RSB1         | 65         | GCC1/IO51RSB0    |            |                  |  |
| 30         | IO100RSB1         | 66         | VCCIB0           |            |                  |  |
| 31         | IO99RSB1          | 67         | GND              |            |                  |  |
| 32         | IO97RSB1          | 68         | VCC              |            |                  |  |
| 33         | IO96RSB1          | 69         | IO47RSB0         |            |                  |  |
| 34         | IO95RSB1          | 70         | GBC2/IO45RSB0    |            |                  |  |
| 35         | IO94RSB1          | 71         | GBB2/IO43RSB0    |            |                  |  |
| 36         | IO93RSB1          | 72         | IO42RSB0         |            |                  |  |

IGLOO nano Low Power Flash FPGAs

| Revision / Version                                                                                            | Changes                                                                                                                                                                                                                          | Page                   |  |
|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--|
| <b>Revision 9 (Mar2010)</b><br>Product Brief Advance<br>v0.9<br>Packaging Advance<br>v0.8                     | All product tables and pin tables were updated to show clearly that AGLN030 is<br>available only in the Z feature grade at this time. The nano-Z feature grade<br>devices are designated with a Z at the end of the part number. |                        |  |
| Revision 8 (Jan 2009)                                                                                         | The "Reprogrammable Flash Technology" section was revised to add "250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance".                                                                                       | I                      |  |
| Product Brief Advance<br>v0.8                                                                                 | The note for AGLN030 in the "IGLOO nano Devices" table and "I/Os Per Package" table was revised to remove the statement regarding package compatibility with lower density nano devices.                                         |                        |  |
|                                                                                                               | The "I/Os with Advanced I/O Standards" section was revised to add definitions for hot-swap and cold-sparing.                                                                                                                     | 1-8                    |  |
| Packaging Advance<br>v0.7                                                                                     | The "UC81", "CS81", "QN48", and "QN68" pin tables for AGLN030 are new.                                                                                                                                                           | 4-5, 4-8,<br>4-17,4-21 |  |
|                                                                                                               | The "CS81"pin table for AGLN060 is new.                                                                                                                                                                                          | 4-9                    |  |
|                                                                                                               | The "CS81" and "VQ100" pin tables for AGLN060Z are new.                                                                                                                                                                          | 4-10, 4-25             |  |
|                                                                                                               | The "CS81" and "VQ100" pin tables for AGLN125Z are new.                                                                                                                                                                          | 4-12, 4-27             |  |
|                                                                                                               | The "CS81" and "VQ100" pin tables for AGLN250Z is new.                                                                                                                                                                           | 4-14, 4-29             |  |
| Revision 7 (Apr 2009)<br>Product Brief Advance<br>v0.7<br>DC and Switching<br>Characteristics<br>Advance v0.3 | The –F speed grade is no longer offered for IGLOO nano devices and was removed from the datasheet.                                                                                                                               | N/A                    |  |
| Revision 6 (Mar 2009)                                                                                         | The "VQ100" pin table for AGLN030 is new.                                                                                                                                                                                        | 4-23                   |  |
| Packaging Advance<br>v0.6                                                                                     |                                                                                                                                                                                                                                  |                        |  |
| <b>Revision 5 (Feb 2009)</b><br>Packaging Advance<br>v0.5                                                     | The "100-Pin QFN" section was removed.                                                                                                                                                                                           | N/A                    |  |
| Revision 4 (Feb 2009)                                                                                         | The QN100 package was removed for all devices.                                                                                                                                                                                   | N/A                    |  |
| Product Brief Advance<br>v0.6                                                                                 | "IGLOO nano Devices" table was updated to change the maximum user I/Os for AGLN030 from 81 to 77.                                                                                                                                | II                     |  |
|                                                                                                               | The "Device Marking" section is new.                                                                                                                                                                                             | V                      |  |
| <b>Revision 3 (Feb 2009)</b><br>Product Brief Advance<br>v0.5                                                 | The following table note was removed from "IGLOO nano Devices" table: "Six chip (main) and three quadrant global networks are available for AGLN060 and above."                                                                  |                        |  |
|                                                                                                               | The CS81 package was added for AGLN250 in the "IGLOO nano Products Available in the Z Feature Grade" table.                                                                                                                      | VI                     |  |
| Packaging Advance<br>v0.4                                                                                     | The "UC81" and "CS81" pin tables for AGLN020 are new.                                                                                                                                                                            | 4-4, 4-7               |  |
|                                                                                                               | The "CS81" pin table for AGLN250 is new.                                                                                                                                                                                         | 4-13                   |  |