# E·XFL



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                     |
|--------------------------------|----------------------------------------------------------------------------|
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | 6144                                                                       |
| Total RAM Bits                 | 36864                                                                      |
| Number of I/O                  | 68                                                                         |
| Number of Gates                | 250000                                                                     |
| Voltage - Supply               | 1.425V ~ 1.575V                                                            |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                         |
| Package / Case                 | 100-TQFP                                                                   |
| Supplier Device Package        | 100-VQFP (14x14)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/agln250v5-vq100i |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **IGLOO nano Device Status**

| IGLOO nano Devices | Status                           | IGLOO nano-Z Devices | Status                           |
|--------------------|----------------------------------|----------------------|----------------------------------|
| AGLN010            | Production                       |                      |                                  |
| AGLN015            | Not recommended for new designs. |                      |                                  |
| AGLN020            | Production                       |                      |                                  |
|                    |                                  | AGLN030Z             | Not recommended for new designs. |
| AGLN060            | Production                       | AGLN060Z             | Not recommended for new designs. |
| AGLN125            | Production                       | AGLN125Z             | Not recommended for new designs. |
| AGLN250            | Production                       | AGLN250Z             | Not recommended for new designs. |

## **Table of Contents**

| IGLOO nano Device Overview General Description                          |
|-------------------------------------------------------------------------|
| IGLOO nano DC and Switching Characteristics                             |
| General Specifications                                                  |
| Calculating Power Dissipation                                           |
| User I/O Characteristics                                                |
| VersaTile Characteristics                                               |
| Global Resource Characteristics                                         |
| Clock Conditioning Circuits                                             |
| Embedded SRAM and FIFO Characteristics                                  |
| Embedded FlashROM Characteristics                                       |
| JTAG 1532 Characteristics                                               |
| Pin Descriptions                                                        |
| Supply Pins                                                             |
| User Pins                                                               |
| JTAG Pins                                                               |
| Special Function Pins                                                   |
| Packaging                                                               |
| Related Documents                                                       |
| Package Pin Assignments                                                 |
| UC36                                                                    |
| UC81                                                                    |
| CS81                                                                    |
| QN48                                                                    |
| QN68 4-18                                                               |
| VQ100                                                                   |
| Datasheet Information                                                   |
| List of Changes                                                         |
| Datasheet Categories                                                    |
| Safety Critical, Life Support, and High-Reliability Applications Policy |



### **Flash Advantages**

#### Low Power

Flash-based IGLOO nano devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. IGLOO nano devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs.

IGLOO nano devices also have low dynamic power consumption to further maximize power savings; power is reduced even further by the use of a 1.2 V core voltage.

Low dynamic power consumption, combined with low static power consumption and Flash\*Freeze technology, gives the IGLOO nano device the lowest total system power offered by any FPGA.

#### Security

Nonvolatile, flash-based IGLOO nano devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. IGLOO nano devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer.

IGLOO nano devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of security in the FPGA industry for programmed intellectual property and configuration data. In addition, all FlashROM data in IGLOO nano devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. IGLOO nano devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. IGLOO nano devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves.

Security, built into the FPGA fabric, is an inherent component of IGLOO nano devices. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. IGLOO nano devices, with FlashLock and AES security, are unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An IGLOO nano device provides the best available security for programmable logic designs.

#### Single Chip

Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based IGLOO nano FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability.

#### Instant On

Microsemi flash-based IGLOO nano devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based IGLOO nano devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs. In addition, glitches and brownouts in system power will not corrupt the IGLOO nano device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based IGLOO nano devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time.

IGLOO nano flash FPGAs enable the user to quickly enter and exit Flash\*Freeze mode. This is done almost instantly (within 1  $\mu$ s) and the device retains configuration and data in registers and RAM. Unlike SRAM-based FPGAs, the device does not need to reload configuration and design state from external memory components; instead it retains all necessary information to resume operation immediately.



IGLOO nano Device Overview

- 6. Click **OK** to return to the FlashPoint Programming File Generator window.
- Note: I/O States During programming are saved to the ADB and resulting programming files after completing programming file generation.

#### Combinatorial Cells Contribution—P<sub>C-CELL</sub>

 $P_{C-CELL} = N_{C-CELL} * \alpha_1 / 2 * PAC7 * F_{CLK}$ 

N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_{\text{1}}$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14.

 $\mathsf{F}_{\mathsf{CLK}}$  is the global clock signal frequency.

#### Routing Net Contribution—P<sub>NET</sub>

 $P_{NET} = (N_{S-CELL} + N_{C-CELL}) * \alpha_1 / 2 * PAC8 * F_{CLK}$ 

 $N_{S\text{-}CELL}$  is the number of VersaTiles used as sequential modules in the design.

N<sub>C-CELL</sub> is the number of VersaTiles used as combinatorial modules in the design.

 $\alpha_{\text{1}}$  is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on page 2-14.

F<sub>CLK</sub> is the global clock signal frequency.

#### I/O Input Buffer Contribution—PINPUTS

 $P_{INPUTS} = N_{INPUTS} * \alpha_2 / 2 * PAC9 * F_{CLK}$ 

N<sub>INPUTS</sub> is the number of I/O input buffers used in the design.

 $\alpha_2$  is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14.

F<sub>CLK</sub> is the global clock signal frequency.

#### I/O Output Buffer Contribution—POUTPUTS

 $P_{OUTPUTS} = N_{OUTPUTS} * \alpha_2 / 2 * \beta_1 * PAC10 * F_{CLK}$ 

N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design.

 $\alpha_2$  is the I/O buffer toggle rate—guidelines are provided in Table 2-19 on page 2-14.

 $\beta_1$  is the I/O buffer enable rate—guidelines are provided in Table 2-20 on page 2-14.

F<sub>CLK</sub> is the global clock signal frequency.

#### RAM Contribution—P<sub>MEMORY</sub>

 $\mathsf{P}_{\mathsf{MEMORY}} = \mathsf{PAC11} * \mathsf{N}_{\mathsf{BLOCKS}} * \mathsf{F}_{\mathsf{READ-CLOCK}} * \beta_2 + \mathsf{PAC12} * \mathsf{N}_{\mathsf{BLOCK}} * \mathsf{F}_{\mathsf{WRITE-CLOCK}} * \beta_3$ 

 $N_{\mbox{\scriptsize BLOCKS}}$  is the number of RAM blocks used in the design.

 $\mathsf{F}_{\mathsf{READ-CLOCK}}$  is the memory read clock frequency.

 $\beta_2$  is the RAM enable rate for read operations.

F<sub>WRITE-CLOCK</sub> is the memory write clock frequency.

 $\beta_3$  is the RAM enable rate for write operations—guidelines are provided in Table 2-20 on page 2-14.

#### PLL Contribution—P<sub>PLL</sub>

P<sub>PLL</sub> = PDC4 + PAC13 \*F<sub>CLKOUT</sub>

F<sub>CLKOUT</sub> is the output clock frequency.<sup>1</sup>

1. If a PLL is used to generate more than one output clock, include each output clock in the formula by adding its corresponding contribution (PAC13\* FCLKOUT product) to the total PLL contribution.

IGLOO nano DC and Switching Characteristics





### **Detailed I/O DC Characteristics**

| Symbol             | Definition                         | Conditions           | Min. | Max. | Units |
|--------------------|------------------------------------|----------------------|------|------|-------|
| C <sub>IN</sub>    | Input capacitance                  | VIN = 0, f = 1.0 MHz |      | 8    | pF    |
| C <sub>INCLK</sub> | Input capacitance on the clock pin | VIN = 0, f = 1.0 MHz |      | 8    | pF    |

#### Table 2-27 • Input Capacitance

#### Table 2-28 • I/O Output Buffer Maximum Resistances <sup>1</sup>

| Standard                             | Drive Strength | R <sub>PULL-DOWN</sub><br>(Ω) <sup>2</sup> | R <sub>PULL-UP</sub><br>(Ω) <sup>3</sup> |
|--------------------------------------|----------------|--------------------------------------------|------------------------------------------|
| 3.3 V LVTTL / 3.3V LVCMOS            | 2 mA           | 100                                        | 300                                      |
|                                      | 4 mA           | 100                                        | 300                                      |
|                                      | 6 mA           | 50                                         | 150                                      |
|                                      | 8 mA           | 50                                         | 150                                      |
| 3.3 V LVCMOS Wide Range              | 100 µA         | Same as equivalent                         | software default drive                   |
| 2.5 V LVCMOS                         | 2 mA           | 100                                        | 200                                      |
|                                      | 4 mA           | 100                                        | 200                                      |
|                                      | 6 mA           | 50                                         | 100                                      |
|                                      | 8 mA           | 50                                         | 100                                      |
| 1.8 V LVCMOS                         | 2 mA           | 200                                        | 225                                      |
|                                      | 4 mA           | 100                                        | 112                                      |
| 1.5 V LVCMOS                         | 2 mA           | 200                                        | 224                                      |
| 1.2 V LVCMOS <sup>4</sup>            | 1 mA           | 315                                        | 315                                      |
| 1.2 V LVCMOS Wide Range <sup>4</sup> | 100 µA         | 315                                        | 315                                      |

Notes:

1. These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models posted at http://www.microsemi.com/soc/download/ibis/default.aspx.

2. R<sub>(PULL-DOWN-MAX)</sub> = (VOLspec) / IOLspec

3. R<sub>(PULL-UP-MAX)</sub> = (VCCImax – VOHspec) / I<sub>OHspec</sub>

4. Applicable to IGLOO nano V2 devices operating at VCCI  $\geq$  VCC.

IGLOO nano DC and Switching Characteristics

#### Table 2-29 • I/O Weak Pull-Up/Pull-Down Resistances Minimum and Maximum Weak Pull-Up/Pull-Down Resistance Values

|                         | R <sub>(WEAK PULL-UP)</sub> <sup>1</sup> (Ω) R <sub>(WEAK PULL</sub> |       |      | .L-DOWN) <sup>2</sup> (Ω) |
|-------------------------|----------------------------------------------------------------------|-------|------|---------------------------|
| VCCI                    | Min.                                                                 | Max.  | Min. | Max.                      |
| 3.3 V                   | 10 K                                                                 | 45 K  | 10 K | 45 K                      |
| 3.3 V (wide range I/Os) | 10 K                                                                 | 45 K  | 10 K | 45 K                      |
| 2.5 V                   | 11 K                                                                 | 55 K  | 12 K | 74 K                      |
| 1.8 V                   | 18 K                                                                 | 70 K  | 17 K | 110 K                     |
| 1.5 V                   | 19 K                                                                 | 90 K  | 19 K | 140 K                     |
| 1.2 V                   | 25 K                                                                 | 110 K | 25 K | 150 K                     |
| 1.2 V (wide range I/Os) | 19 K                                                                 | 110 K | 19 K | 150 K                     |

Notes:

R<sub>(WEAK PULL-UP-MAX)</sub> = (VCCImax – VOHspec) / I<sub>(WEAK PULL-UP-MIN)</sub>
 R<sub>(WEAK PULL-DOWN-MAX)</sub> = (VOLspec) / I<sub>(WEAK PULL-DOWN-MIN)</sub>

#### Table 2-30 • I/O Short Currents IOSH/IOSL

|                            | Drive Strength | IOSL (mA)*         | IOSH (mA)*             |
|----------------------------|----------------|--------------------|------------------------|
| 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA           | 25                 | 27                     |
|                            | 4 mA           | 25                 | 27                     |
|                            | 6 mA           | 51                 | 54                     |
|                            | 8 mA           | 51                 | 54                     |
| 3.3 V LVCMOS Wide Range    | 100 µA         | Same as equivalent | software default drive |
| 2.5 V LVCMOS               | 2 mA           | 16                 | 18                     |
|                            | 4 mA           | 16                 | 18                     |
|                            | 6 mA           | 32                 | 37                     |
|                            | 8 mA           | 32                 | 37                     |
| 1.8 V LVCMOS               | 2 mA           | 9                  | 11                     |
|                            | 4 mA           | 17                 | 22                     |
| 1.5 V LVCMOS               | 2 mA           | 13                 | 16                     |
| 1.2 V LVCMOS               | 1 mA           | 10                 | 13                     |
| 1.2 V LVCMOS Wide Range    | 100 µA         | 10                 | 13                     |

*Note:*  $^{*}T_{J} = 100^{\circ}C$ 

IGLOO nano DC and Switching Characteristics

#### Timing Characteristics

#### Applies to 1.5 V DC Core Voltage

#### Table 2-41 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.5 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 2 mA                                                                          | STD            | 0.97              | 5.23            | 0.19             | 1.20            | 1.66             | 0.66              | 5.24            | 5.00            | 2.47            | 2.56            | ns    |
| 100 µA            | 4 mA                                                                          | STD            | 0.97              | 5.23            | 0.19             | 1.20            | 1.66             | 0.66              | 5.24            | 5.00            | 2.47            | 2.56            | ns    |
| 100 µA            | 6 mA                                                                          | STD            | 0.97              | 4.27            | 0.19             | 1.20            | 1.66             | 0.66              | 4.28            | 4.12            | 2.83            | 3.16            | ns    |
| 100 µA            | 8 mA                                                                          | STD            | 0.97              | 4.27            | 0.19             | 1.20            | 1.66             | 0.66              | 4.28            | 4.12            | 2.83            | 3.16            | ns    |

Notes:

1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is  $\pm 100 \ \mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## Table 2-42 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V

| Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>PYS</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|-------------------|-------------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|------------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 100 µA            | 2 mA                                                                          | STD            | 0.97              | 3.11            | 0.19             | 1.20            | 1.66             | 0.66              | 3.13            | 2.55            | 2.47            | 2.70            | ns    |
| 100 µA            | 4 mA                                                                          | STD            | 0.97              | 3.11            | 0.19             | 1.20            | 1.66             | 0.66              | 3.13            | 2.55            | 2.47            | 2.70            | ns    |
| 100 µA            | 6 mA                                                                          | STD            | 0.97              | 2.56            | 0.19             | 1.20            | 1.66             | 0.66              | 2.57            | 2.02            | 2.82            | 3.31            | ns    |
| 100 µA            | 8 mA                                                                          | STD            | 0.97              | 2.56            | 0.19             | 1.20            | 1.66             | 0.66              | 2.57            | 2.02            | 2.82            | 3.31            | ns    |

Notes:

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

3. Software default selection highlighted in gray.

<sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is  $\pm 100 \ \mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

IGLOO nano DC and Switching Characteristics

| Parameter Name        | Parameter Definition                                            | Measuring Nodes<br>(from, to)* |
|-----------------------|-----------------------------------------------------------------|--------------------------------|
| t <sub>oclkq</sub>    | Clock-to-Q of the Output Data Register                          | HH, DOUT                       |
| t <sub>OSUD</sub>     | Data Setup Time for the Output Data Register                    | FF, HH                         |
| t <sub>OHD</sub>      | Data Hold Time for the Output Data Register                     | FF, HH                         |
| t <sub>OCLR2Q</sub>   | Asynchronous Clear-to-Q of the Output Data Register             | LL, DOUT                       |
| t <sub>OREMCLR</sub>  | Asynchronous Clear Removal Time for the Output Data Register    | LL, HH                         |
| t <sub>ORECCLR</sub>  | Asynchronous Clear Recovery Time for the Output Data Register   | LL, HH                         |
| t <sub>oeclkq</sub>   | Clock-to-Q of the Output Enable Register                        | HH, EOUT                       |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                  | JJ, HH                         |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                   | JJ, HH                         |
| t <sub>OECLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Enable Register           | II, EOUT                       |
| t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register  | II, HH                         |
| t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register | II, HH                         |
| t <sub>ICLKQ</sub>    | Clock-to-Q of the Input Data Register                           | AA, EE                         |
| t <sub>ISUD</sub>     | Data Setup Time for the Input Data Register                     | CC, AA                         |
| t <sub>IHD</sub>      | Data Hold Time for the Input Data Register                      | CC, AA                         |
| t <sub>ICLR2Q</sub>   | Asynchronous Clear-to-Q of the Input Data Register              | DD, EE                         |
| t <sub>IREMCLR</sub>  | Asynchronous Clear Removal Time for the Input Data Register     | DD, AA                         |
| t <sub>IRECCLR</sub>  | Asynchronous Clear Recovery Time for the Input Data Register    | DD, AA                         |

#### Table 2-71 • Parameter Definition and Measuring Nodes

Note: \*See Figure 2-13 on page 2-43 for more information.

### Input Register



#### Figure 2-14 • Input Register Timing Diagram

#### **Timing Characteristics**

1.5 V DC Core Voltage

## Table 2-72 • Input Data Register Propagation DelaysCommercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V

| Parameter            | Description                                                         | Std. | Units |
|----------------------|---------------------------------------------------------------------|------|-------|
| t <sub>ICLKQ</sub>   | Clock-to-Q of the Input Data Register                               | 0.42 | ns    |
| t <sub>ISUD</sub>    | Data Setup Time for the Input Data Register                         | 0.47 | ns    |
| t <sub>IHD</sub>     | Data Hold Time for the Input Data Register                          | 0.00 | ns    |
| t <sub>ICLR2Q</sub>  | Asynchronous Clear-to-Q of the Input Data Register                  | 0.79 | ns    |
| t <sub>IPRE2Q</sub>  | Asynchronous Preset-to-Q of the Input Data Register                 | 0.79 | ns    |
| t <sub>IREMCLR</sub> | Asynchronous Clear Removal Time for the Input Data Register         | 0.00 | ns    |
| t <sub>IRECCLR</sub> | Asynchronous Clear Recovery Time for the Input Data Register        | 0.24 | ns    |
| t <sub>IREMPRE</sub> | Asynchronous Preset Removal Time for the Input Data Register        | 0.00 | ns    |
| t <sub>IRECPRE</sub> | Asynchronous Preset Recovery Time for the Input Data Register       | 0.24 | ns    |
| t <sub>IWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Input Data Register  | 0.19 | ns    |
| t <sub>IWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Input Data Register | 0.19 | ns    |
| t <sub>ICKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Input Data Register          | 0.31 | ns    |
| t <sub>ICKMPWL</sub> | Clock Minimum Pulse Width LOW for the Input Data Register           | 0.28 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



#### **Output Register**

#### Figure 2-15 • Output Register Timing Diagram

**Timing Characteristics** 

1.5 V DC Core Voltage

## Table 2-74 • Output Data Register Propagation DelaysCommercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V

| Parameter            | Description                                                          | Std. | Units |
|----------------------|----------------------------------------------------------------------|------|-------|
| t <sub>OCLKQ</sub>   | Clock-to-Q of the Output Data Register                               | 1.00 | ns    |
| t <sub>OSUD</sub>    | Data Setup Time for the Output Data Register                         | 0.51 | ns    |
| t <sub>OHD</sub>     | Data Hold Time for the Output Data Register                          | 0.00 | ns    |
| t <sub>OCLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Data Register                  | 1.34 | ns    |
| t <sub>OPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Data Register                 | 1.34 | ns    |
| t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register         | 0.00 | ns    |
| t <sub>ORECCLR</sub> | Asynchronous Clear Recovery Time for the Output Data Register        | 0.24 | ns    |
| t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register        | 0.00 | ns    |
| t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register       | 0.24 | ns    |
| t <sub>OWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Output Data Register  | 0.19 | ns    |
| t <sub>OWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.19 | ns    |
| t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width HIGH for the Output Data Register          | 0.31 | ns    |
| t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width LOW for the Output Data Register           | 0.28 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

#### 1.2 V DC Core Voltage

## Table 2-80 • Input DDR Propagation DelaysCommercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.14 V

| Parameter               | Description                                          | Std.   | Units |
|-------------------------|------------------------------------------------------|--------|-------|
| t <sub>DDRICLKQ1</sub>  | Clock-to-Out Out_QR for Input DDR                    | 0.76   | ns    |
| t <sub>DDRICLKQ2</sub>  | Clock-to-Out Out_QF for Input DDR                    | 0.94   | ns    |
| t <sub>DDRISUD1</sub>   | Data Setup for Input DDR (negedge)                   | 0.93   | ns    |
| t <sub>DDRISUD2</sub>   | Data Setup for Input DDR (posedge)                   | 0.84   | ns    |
| t <sub>DDRIHD1</sub>    | Data Hold for Input DDR (negedge)                    | 0.00   | ns    |
| t <sub>DDRIHD2</sub>    | Data Hold for Input DDR (posedge)                    | 0.00   | ns    |
| t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR       | 1.23   | ns    |
| t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR       | 1.42   | ns    |
| t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR        | 0.00   | ns    |
| t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR       | 0.24   | ns    |
| t <sub>DDRIWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.19   | ns    |
| t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width HIGH for Input DDR         | 0.31   | ns    |
| t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width LOW for Input DDR          | 0.28   | ns    |
| F <sub>DDRIMAX</sub>    | Maximum Frequency for Input DDR                      | 160.00 | MHz   |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

IGLOO nano DC and Switching Characteristics

## Table 2-92 •AGLN125 Global Resource<br/>Commercial-Case Conditions: TJ = 70°C, VCC = 1.425 V

|                      |                                           | S                 | Std.              |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.36              | 1.71              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.39              | 1.82              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.43              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### Table 2-93 • AGLN250 Global Resource

| <b>Commercial-Case</b> | Conditions: | T_ = | 70°C, | VCC = | 1.425 V |
|------------------------|-------------|------|-------|-------|---------|
|------------------------|-------------|------|-------|-------|---------|

|                      |                                           | Std.              |                   |       |
|----------------------|-------------------------------------------|-------------------|-------------------|-------|
| Parameter            | Description                               | Min. <sup>1</sup> | Max. <sup>2</sup> | Units |
| t <sub>RCKL</sub>    | Input Low Delay for Global Clock          | 1.39              | 1.73              | ns    |
| t <sub>RCKH</sub>    | Input High Delay for Global Clock         | 1.41              | 1.84              | ns    |
| t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40              |                   | ns    |
| t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock  | 1.65              |                   | ns    |
| t <sub>RCKSW</sub>   | Maximum Skew for Global Clock             |                   | 0.43              | ns    |

Notes:

1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net).

2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row).

3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

## **Embedded SRAM and FIFO Characteristics**



### SRAM

Figure 2-27 • RAM Models

TDI

#### Table 3-3 • TRST and TCK Pull-Down Recommendations

| VJTAG          | Tie-Off Resistance* |
|----------------|---------------------|
| VJTAG at 3.3 V | 200 Ω to 1 kΩ       |
| VJTAG at 2.5 V | 200 Ω to 1 kΩ       |
| VJTAG at 1.8 V | 500 Ω to 1 kΩ       |
| VJTAG at 1.5 V | 500 Ω to 1 kΩ       |

Note: Equivalent parallel resistance if more than one device is on the JTAG chain

#### Test Data Input

Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin.

#### TDO Test Data Output

Serial output for JTAG boundary scan, ISP, and UJTAG usage.

#### TMS Test Mode Select

The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin.

#### TRST Boundary Scan Reset Pin

The TRST pin functions as an active-low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 3-2 and must satisfy the parallel resistance value requirement. The values in Table 3-2 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain.

In critical applications, an upset in the JTAG circuit could allow entrance to an undesired JTAG state. In such cases, Microsemi recommends tying off TRST to GND through a resistor placed close to the FPGA pin.

Note that to operate at all VJTAG voltages, 500  $\Omega$  to 1 k $\Omega$  will satisfy the requirements.

## **Special Function Pins**

#### NC

#### No Connect

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

#### DC

#### Do Not Connect

This pin should not be connected to any signals on the PCB. These pins should be left unconnected.

## Packaging

Semiconductor technology is constantly shrinking in size while growing in capability and functional integration. To enable next-generation silicon technologies, semiconductor packages have also evolved to provide improved performance and flexibility.

Microsemi consistently delivers packages that provide the necessary mechanical and environmental protection to ensure consistent reliability and performance. Microsemi IC packaging technology efficiently supports high-density FPGAs with large-pin-count Ball Grid Arrays (BGAs), but is also flexible enough to accommodate stringent form factor requirements for Chip Scale Packaging (CSP). In addition, Microsemi offers a variety of packages designed to meet your most demanding application and economic requirements for today's embedded and mobile systems.



## **QN68**



Notes:

- 1. This is the bottom view of the package.
- 2. The die attach paddle of the package is tied to ground (GND).

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx.

IGLOO nano Low Power Flash FPGAs

| VQ100      |                   |            | VQ100             | VQ100      |                   |
|------------|-------------------|------------|-------------------|------------|-------------------|
| Pin Number | AGLN060Z Function | Pin Number | AGLN060Z Function | Pin Number | AGLN060Z Function |
| 1          | GND               | 35         | IO62RSB1          | 69         | IO31RSB0          |
| 2          | GAA2/IO51RSB1     | 36         | IO61RSB1          | 70         | GBC2/IO29RSB0     |
| 3          | IO52RSB1          | 37         | VCC               | 71         | GBB2/IO27RSB0     |
| 4          | GAB2/IO53RSB1     | 38         | GND               | 72         | IO26RSB0          |
| 5          | IO95RSB1          | 39         | VCCIB1            | 73         | GBA2/IO25RSB0     |
| 6          | GAC2/IO94RSB1     | 40         | IO60RSB1          | 74         | VMV0              |
| 7          | IO93RSB1          | 41         | IO59RSB1          | 75         | GNDQ              |
| 8          | IO92RSB1          | 42         | IO58RSB1          | 76         | GBA1/IO24RSB0     |
| 9          | GND               | 43         | IO57RSB1          | 77         | GBA0/IO23RSB0     |
| 10         | GFB1/IO87RSB1     | 44         | GDC2/IO56RSB1     | 78         | GBB1/IO22RSB0     |
| 11         | GFB0/IO86RSB1     | 45*        | GDB2/IO55RSB1     | 79         | GBB0/IO21RSB0     |
| 12         | VCOMPLF           | 46         | GDA2/IO54RSB1     | 80         | GBC1/IO20RSB0     |
| 13         | GFA0/IO85RSB1     | 47         | ТСК               | 81         | GBC0/IO19RSB0     |
| 14         | VCCPLF            | 48         | TDI               | 82         | IO18RSB0          |
| 15         | GFA1/IO84RSB1     | 49         | TMS               | 83         | IO17RSB0          |
| 16         | GFA2/IO83RSB1     | 50         | VMV1              | 84         | IO15RSB0          |
| 17         | VCC               | 51         | GND               | 85         | IO13RSB0          |
| 18         | VCCIB1            | 52         | VPUMP             | 86         | IO11RSB0          |
| 19         | GEC1/IO77RSB1     | 53         | NC                | 87         | VCCIB0            |
| 20         | GEB1/IO75RSB1     | 54         | TDO               | 88         | GND               |
| 21         | GEB0/IO74RSB1     | 55         | TRST              | 89         | VCC               |
| 22         | GEA1/IO73RSB1     | 56         | VJTAG             | 90         | IO10RSB0          |
| 23         | GEA0/IO72RSB1     | 57         | GDA1/IO49RSB0     | 91         | IO09RSB0          |
| 24         | VMV1              | 58         | GDC0/IO46RSB0     | 92         | IO08RSB0          |
| 25         | GNDQ              | 59         | GDC1/IO45RSB0     | 93         | GAC1/IO07RSB0     |
| 26         | GEA2/IO71RSB1     | 60         | GCC2/IO43RSB0     | 94         | GAC0/IO06RSB0     |
| 27         | FF/GEB2/IO70RSB1  | 61         | GCB2/IO42RSB0     | 95         | GAB1/IO05RSB0     |
| 28         | GEC2/IO69RSB1     | 62         | GCA0/IO40RSB0     | 96         | GAB0/IO04RSB0     |
| 29         | IO68RSB1          | 63         | GCA1/IO39RSB0     | 97         | GAA1/IO03RSB0     |
| 30         | IO67RSB1          | 64         | GCC0/IO36RSB0     | 98         | GAA0/IO02RSB0     |
| 31         | IO66RSB1          | 65         | GCC1/IO35RSB0     | 99         | IO01RSB0          |
| 32         | IO65RSB1          | 66         | VCCIB0            | 100        | IO00RSB0          |
| 33         | IO64RSB1          | 67         | GND               |            |                   |
| 34         | IO63RSB1          | 68         | VCC               |            |                   |

Note: \*The bus hold attribute (hold previous I/O state in Flash\*Freeze mode) is not supported for pin 45 in AGLN060Z-VQ100.



Datasheet Information

| Revision                    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Page                   |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Revision 12<br>(March 2012) | The "In-System Programming (ISP) and Security" section and "Security" section were revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement the best security available in the industry (SAR 34663).                                                                                                                                                                                                                                                | l, 1-2                 |
|                             | Notes indicating that AGLN015 is not recommended for new designs have been added (SAR 35759).                                                                                                                                                                                                                                                                                                                                                                                                                       | III, IV                |
|                             | Notes indicating that nano-Z devices are not recommended for new designs have been added. The "Devices Not Recommended For New Designs" section is new (SAR 36759).                                                                                                                                                                                                                                                                                                                                                 |                        |
| Revision 12<br>(continued)  | The Y security option and Licensed DPA Logo were added to the "IGLOO nano Ordering Information" section. The trademarked Licensed DPA Logo identifies that a product is covered by a DPA counter-measures license from Cryptography Research (SAR 34722).                                                                                                                                                                                                                                                           | IV                     |
|                             | The following sentence was removed from the "Advanced Architecture" section: "In addition, extensive on-chip programming circuitry enables rapid, single-voltage (3.3 V) programming of IGLOO nano devices via an IEEE 1532 JTAG interface" (SAR 34683).                                                                                                                                                                                                                                                            | 1-3                    |
|                             | The "Specifying I/O States During Programming" section is new (SAR 34694).                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1-9                    |
|                             | The reference to guidelines for global spines and VersaTile rows, given in the "Global Clock Contribution—P <sub>CLOCK</sub> " section, was corrected to the "Spine Architecture" section of the Global Resources chapter in the <i>IGLOO nano FPGA Fabric User's Guide</i> (SAR 34732).                                                                                                                                                                                                                            | 2-12                   |
|                             | Figure 2-4 has been modified for DIN waveform; the Rise and Fall time label has been changed to tDIN (37106).                                                                                                                                                                                                                                                                                                                                                                                                       | 2-16                   |
|                             | The AC Loading figures in the "Single-Ended I/O Characteristics" section were updated to match tables in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section (SAR 34885).                                                                                                                                                                                                                                                                                                           | 2-26,<br>2-20          |
|                             | The notes regarding drive strength in the "Summary of I/O Timing Characteristics – Default I/O Software Settings" section, "3.3 V LVCMOS Wide Range" section and "1.2 V LVCMOS Wide Range" section tables were revised for clarification. They now state that the minimum drive strength for the default software configuration when run in wide range is ±100 $\mu$ A. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models (SAR 34765). | 2-20,<br>2-29,<br>2-40 |
|                             | Added values for minimum pulse width and removed the FRMAX row from Table 2-88 through Table 2-99 in the "Global Tree Timing Characteristics" section. Use the software to determine the FRMAX for the device you are using (SAR 36953).                                                                                                                                                                                                                                                                            | 2-64 to<br>2-69        |
|                             | Table 2-100 • IGLOO nano CCC/PLL Specification and Table 2-101 • IGLOO nano CCC/PLL Specification were updated. A note was added indicating that when the CCC/PLL core is generated by Mircosemi core generator software, not all delay values of the specified delay increments are available (SAR 34817).                                                                                                                                                                                                         | 2-70<br>and<br>2-71    |
|                             | The port names in the SRAM "Timing Waveforms", SRAM "Timing Characteristics" tables, Figure 2-36 • FIFO Reset, and the FIFO "Timing Characteristics" tables were revised to ensure consistency with the software names (SAR 35754).                                                                                                                                                                                                                                                                                 | 2-74,<br>2-77,<br>2-85 |
|                             | Reference was made to a new application note, <i>Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs</i> , which covers these cases in detail (SAR 34865).                                                                                                                                                                                                                                                                                                                         |                        |
|                             | The "Pin Descriptions" chapter has been added (SAR 34770).                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3-1                    |
|                             | Package names used in the "Package Pin Assignments" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 34770).                                                                                                                                                                                                                                                                                                                                                                | 4-1                    |

IGLOO nano Low Power Flash FPGAs

| Revision / Version                                                                                            | Changes                                                                                                                                                                                                                    | Page                   |
|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| <b>Revision 9 (Mar2010)</b><br>Product Brief Advance<br>v0.9                                                  | All product tables and pin tables were updated to show clearly that AGLN030 is available only in the Z feature grade at this time. The nano-Z feature grade devices are designated with a Z at the end of the part number. | N/A                    |
| Packaging Advance<br>v0.8                                                                                     |                                                                                                                                                                                                                            |                        |
| Revision 8 (Jan 2009)                                                                                         | The "Reprogrammable Flash Technology" section was revised to add "250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance".                                                                                 | I                      |
| Product Brief Advance<br>v0.8                                                                                 | The note for AGLN030 in the "IGLOO nano Devices" table and "I/Os Per<br>Package" table was revised to remove the statement regarding package<br>compatibility with lower density nano devices.                             | II, II                 |
|                                                                                                               | The "I/Os with Advanced I/O Standards" section was revised to add definitions for<br>hot-swap and cold-sparing.                                                                                                            | 1-8                    |
| Packaging Advance<br>v0.7                                                                                     | The "UC81", "CS81", "QN48", and "QN68" pin tables for AGLN030 are new.                                                                                                                                                     | 4-5, 4-8,<br>4-17,4-21 |
|                                                                                                               | The "CS81"pin table for AGLN060 is new.                                                                                                                                                                                    | 4-9                    |
|                                                                                                               | The "CS81" and "VQ100" pin tables for AGLN060Z are new.                                                                                                                                                                    | 4-10, 4-25             |
|                                                                                                               | The "CS81" and "VQ100" pin tables for AGLN125Z are new.                                                                                                                                                                    | 4-12, 4-27             |
|                                                                                                               | The "CS81" and "VQ100" pin tables for AGLN250Z is new.                                                                                                                                                                     | 4-14, 4-29             |
| Revision 7 (Apr 2009)<br>Product Brief Advance<br>v0.7<br>DC and Switching<br>Characteristics<br>Advance v0.3 | The –F speed grade is no longer offered for IGLOO nano devices and was removed from the datasheet.                                                                                                                         | N/A                    |
| <b>Revision 6 (Mar 2009)</b><br>Packaging Advance<br>v0.6                                                     | The "VQ100" pin table for AGLN030 is new.                                                                                                                                                                                  | 4-23                   |
| <b>Revision 5 (Feb 2009)</b><br>Packaging Advance<br>v0.5                                                     | The "100-Pin QFN" section was removed.                                                                                                                                                                                     | N/A                    |
| Revision 4 (Feb 2009)                                                                                         | The QN100 package was removed for all devices.                                                                                                                                                                             | N/A                    |
| Product Brief Advance<br>v0.6                                                                                 | "IGLOO nano Devices" table was updated to change the maximum user I/Os for AGLN030 from 81 to 77.                                                                                                                          | II                     |
|                                                                                                               | The "Device Marking" section is new.                                                                                                                                                                                       | V                      |
| <b>Revision 3 (Feb 2009)</b><br>Product Brief Advance<br>v0.5                                                 | The following table note was removed from "IGLOO nano Devices" table: "Six chip (main) and three quadrant global networks are available for AGLN060 and above."                                                            | II                     |
|                                                                                                               | The CS81 package was added for AGLN250 in the "IGLOO nano Products Available in the Z Feature Grade" table.                                                                                                                | VI                     |
| Packaging Advance<br>v0.4                                                                                     | The "UC81" and "CS81" pin tables for AGLN020 are new.                                                                                                                                                                      | 4-4, 4-7               |
|                                                                                                               | The "CS81" pin table for AGLN250 is new.                                                                                                                                                                                   | 4-13                   |