Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Data ila | | |----------------------------|---------------------------------------------------------------------------| | Details | | | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 25MHz | | Connectivity | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 15 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 4x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 24-VQFN Exposed Pad | | Supplier Device Package | 24-QFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32hg308f64g-a-gfn24r | ## 2 System Summary ## 2.1 System Introduction The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M0+, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32HG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32HG308 devices. For a complete feature set and in-depth information on the modules, the reader is referred to the *EFM32HG Reference Manual*. A block diagram of the EFM32HG308 is shown in Figure 2.1 (p. 3). Figure 2.1. Block Diagram #### 2.1.1 ARM Cortex-M0+ Core The ARM Cortex-M0+ includes a 32-bit RISC processor which can achieve as much as 0.9 Dhrystone MIPS/MHz. A Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep is included as well. The EFM32 implementation of the Cortex-M0+ is described in detail in *ARM Cortex-M0+ Devices Generic User Guide*. ## 2.1.2 Debug Interface (DBG) This device includes hardware debug support through a 2-pin serial-wire debug interface and a Micro Trace Buffer (MTB) for data/instruction tracing. ## 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32HG microcontroller. The flash memory is readable and writable from both the Cortex-M0+ and DMA. The flash memory is #### 2.1.11 Inter-Integrated Circuit Interface (I2C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. # 2.1.12 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices. #### 2.1.13 Pre-Programmed USB/UART Bootloader The bootloader presented in application note AN0042 is pre-programmed in the device at factory. The bootloader enables users to program the EFM32 through a UART or a USB CDC class virtual UART without the need for a debugger. The autobaud feature, interface and commands are described further in the application note. # 2.1.14 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption. #### 2.1.15 Timer/Counter (TIMER) The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications. #### 2.1.16 Real Time Counter (RTC) The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down. #### 2.1.17 Pulse Counter (PCNT) The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3. ## 2.1.18 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from ## 3 Electrical Characteristics #### 3.1 Test Conditions #### 3.1.1 Typical Values The typical data are based on $T_{AMB}$ =25°C and $V_{DD}$ =3.0 V, as defined in Table 3.2 (p. 8), unless otherwise specified. #### 3.1.2 Minimum and Maximum Values The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 8), unless otherwise specified. ## 3.2 Absolute Maximum Ratings The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 8) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 8). Table 3.1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------|----------------------------------------|------|-----|----------------------|------| | T <sub>STG</sub> | Storage tempera-<br>ture range | | -40 | | 150 <sup>1</sup> | °C | | T <sub>S</sub> | Maximum soldering temperature | Latest IPC/JEDEC J-STD-020<br>Standard | | | 260 | °C | | V <sub>DDMAX</sub> | External main sup-<br>ply voltage | | 0 | | 3.8 | V | | V <sub>IOPIN</sub> | Voltage on any I/O pin | | -0.3 | | V <sub>DD</sub> +0.3 | V | <sup>&</sup>lt;sup>1</sup>Based on programmed devices tested for 10000 hours at 150°C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures. ## 3.3 General Operating Conditions #### 3.3.1 General Operating Conditions Table 3.2. General Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------|------|-----|-----|------| | T <sub>AMB</sub> | Ambient temperature range | -40 | | 85 | °C | | V <sub>DDOP</sub> | Operating supply voltage | 1.98 | | 3.8 | ٧ | | f <sub>APB</sub> | Internal APB clock frequency | | | 25 | MHz | | f <sub>AHB</sub> | Internal AHB clock frequency | | | 25 | MHz | # **3.4 Current Consumption** Table 3.3. Current Consumption | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------------| | | | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 148 | 158 | μΑ/<br>MHz | | | | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 153 | 163 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 161 | 172 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 163 | 174 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 127 | 137 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 129 | 139 | μΑ/<br>MHz | | | EM0 current. No prescaling. Running prime number cal- | 21 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 131 | 140 | μΑ/<br>MHz | | Іемо | | 21 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 134 | 143 | μΑ/<br>MHz | | EMU | culation code from Flash. | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 134 | 143 | μΑ/<br>MHz | | | | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 137 | 145 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 136 | 144 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 139 | 148 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 142 | 150 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 146 | 154 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 184 | 196 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 194 | 208 | μΑ/<br>MHz | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|---------------|-----------------------------------------------------------------------------------------------------------|-----|-----|------|------------| | | | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 64 | 68 | μΑ/<br>MHz | | | | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 67 | 71 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 85 | 91 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 86 | 92 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripher-<br>al clocks disabled, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 51 | 55 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 52 | 56 | μΑ/<br>MHz | | | | 21 MHz HFRCO, all peripher-<br>al clocks disabled, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 53 | 57 | μΑ/<br>MHz | | Levis | EM1 current | 21 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 54 | 58 | μΑ/<br>MHz | | I <sub>EM1</sub> | Livir current | 14 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 56 | 59 | μΑ/<br>MHz | | | | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 57 | 61 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 58 | 61 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 59 | 63 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 64 | 68 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 67 | 71 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 106 | 114 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 114 | 126 | μΑ/<br>MHz | | I <sub>EM2</sub> | EM2 current | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.9 | 1.35 | μА | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|----------------|------------------------------------------------------------------------------------------------------------|-----|------|-------|------| | | | EM2 current with RTC prescaled to 1 Hz, 32.768 kHz LFRCO, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 1.6 | 3.50 | μΑ | | l | EM3 current | EM3 current (ULFRCO en-<br>abled, LFRCO/LFXO disabled),<br>V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.6 | 0.90 | μΑ | | IEM3 | EM3 current | EM3 current (ULFRCO en-<br>abled, LFRCO/LFXO disabled),<br>V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 1.2 | 2.65 | μΑ | | | EM4 current | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 0.02 | 0.035 | μA | | I <sub>EM4</sub> | EIVI4 CUITEIII | V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 0.18 | 0.480 | μΑ | ## 3.4.1 EM0 Current Consumption Figure 3.1. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 24 MHz Figure 3.2. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 21 MHz Figure 3.7. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 21 MHz Figure 3.8. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 14 MHz #### 3.4.5 EM4 Current Consumption Figure 3.13. EM4 current consumption. ## 3.5 Transition between Energy Modes The transition times are measured from the trigger to the first clock edge in the CPU. Table 3.4. Energy Modes Transitions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|---------------------------------|-----|-----|-----|-------------------------------| | t <sub>EM10</sub> | Transition time from EM1 to EM0 | | 0 | | HF-<br>CORE-<br>CLK<br>cycles | | t <sub>EM20</sub> | Transition time from EM2 to EM0 | | 2 | | μs | | t <sub>EM30</sub> | Transition time from EM3 to EM0 | | 2 | | μs | | t <sub>EM40</sub> | Transition time from EM4 to EM0 | | 163 | | μs | ## 3.6 Power Management The EFM32HG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations". Figure 3.19. Typical High-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH #### 3.9.4 HFRCO Table 3.11. HFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|--------------------------------------------------------|------------------------------|-------|-------------------|-------|--------| | | | 24 MHz frequency band | 23.28 | 24.0 | 24.72 | MHz | | | | 21 MHz frequency band | 20.37 | 21.0 | 21.63 | MHz | | £ | Oscillation frequen- | 14 MHz frequency band | 13.58 | 14.0 | 14.42 | MHz | | f <sub>HFRCO</sub> | cy, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | 11 MHz frequency band | 10.67 | 11.0 | 11.33 | MHz | | | | 7 MHz frequency band | 6.40 | 6.60 | 6.80 | MHz | | | | 1 MHz frequency band | 1.15 | 1.20 | 1.25 | MHz | | tHFRCO_settling | Settling time after start-up | f <sub>HFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | | Current consumption | f <sub>HFRCO</sub> = 24 MHz | | 158 | 184 | μΑ | | | | f <sub>HFRCO</sub> = 21 MHz | | 143 | 175 | μΑ | | 1 | | f <sub>HFRCO</sub> = 14 MHz | | 113 | 140 | μΑ | | I <sub>HFRCO</sub> | | f <sub>HFRCO</sub> = 11 MHz | | 101 | 125 | μΑ | | | | f <sub>HFRCO</sub> = 6.6 MHz | | 84 | 105 | μΑ | | | | f <sub>HFRCO</sub> = 1.2 MHz | | 27 | 40 | μΑ | | | | 24 MHz frequency band | | 66.8 <sup>1</sup> | | kHz | | | | 21 MHz frequency band | | 52.8 <sup>1</sup> | | kHz | | TUNESTEP <sub>H</sub> . | Frequency step | 14 MHz frequency band | | 36.9 <sup>1</sup> | | kHz | | FRCO | for LSB change in TUNING value | 11 MHz frequency band | | 30.1 <sup>1</sup> | | kHz | | | | 7 MHz frequency band | | 18.0 <sup>1</sup> | | kHz | | | | 1 MHz frequency band | | 3.4 | | kHz | <sup>1</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 21 MHz across operating conditions. Figure 3.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature ## 3.10 Analog Comparator (ACMP) Table 3.15. ACMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|----------|------| | V <sub>ACMPIN</sub> | Input voltage range | | 0 | | $V_{DD}$ | V | | V <sub>ACMPCM</sub> | ACMP Common<br>Mode voltage range | | 0 | | $V_{DD}$ | V | | | | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register | | 0.1 | 0.4 | μΑ | | I <sub>ACMP</sub> | Active current | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 2.87 | 15 | μΑ | | | | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 195 | 520 | μΑ | | I <sub>ACMPREF</sub> | Current consump-<br>tion of internal volt-<br>age reference | Internal voltage reference off. Using external voltage reference | | 0 | | μΑ | | | age reference | Internal voltage reference | | 5 | | μA | | V <sub>ACMPOFFSET</sub> | Offset voltage | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0 | 12 | mV | | V <sub>ACMPHYST</sub> | ACMP hysteresis | Programmable | | 17 | | mV | | | | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL | | 40 | | kOhm | | D | Capacitive Sense | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL | | 70 | | kOhm | | R <sub>CSRES</sub> | Internal Resistance | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL | | 101 | | kOhm | | | | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL | | 132 | | kOhm | | tacmpstart | Startup time | | | | 10 | μs | The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 33). $I_{ACMPREF}$ is zero if an external voltage reference is used. $$I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$$ (3.1) Figure 3.26. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1 Current consumption, HYSTSEL = 4 Response time , $V_{cm}$ = 1.25V, CP+ to CP- = 100mV Hysteresis Table 3.18. I2C Fast-mode (Fm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|-----|-----|--------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 400 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 1.3 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.6 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 100 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 900 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.6 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.6 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.6 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 1.3 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EFM32HG Reference Manual. Table 3.19. I2C Fast-mode Plus (Fm+) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|------|-----|-------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 1000 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 0.5 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.26 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 50 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.26 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.26 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.26 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 0.5 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32HG Reference Manual. #### 3.13 USB The USB hardware in the EFM32HG308 passes all tests for USB 2.0 Full Speed certification. The test report will be distributed with application note "AN0046 - USB Hardware Design Guide" when ready. Table 3.20. USB | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|------------------------------|------------------------------------|------|-------|-------|------| | V <sub>USBOUT</sub> | USB regulator output voltage | | 3.1 | 3.4 | 3.7 | V | | | USB regulator output current | BIASPROG=0, T <sub>AMB</sub> =25°C | 55.7 | 79.4 | 104.1 | mA | | | | BIASPROG=1, T <sub>AMB</sub> =25°C | 66.0 | 95.9 | 126.4 | mA | | IUSBOUT | | BIASPROG=2, T <sub>AMB</sub> =25°C | 94.6 | 146.5 | 188.1 | mA | | | | BIASPROG=3, T <sub>AMB</sub> =25°C | 80.4 | 128.3 | 176.0 | mA | <sup>&</sup>lt;sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((900\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 5). # 4 Pinout and Package #### Note Please refer to the application note "AN0002 EFM32 Hardware Design Considerations" for guidelines on designing Printed Circuit Boards (PCB's) for the EFM32HG308. #### 4.1 Pinout The *EFM32HG308* pinout is shown in Figure 4.1 (p. 38) and Table 4.1 (p. 38). Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Figure 4.1. EFM32HG308 Pinout (top view, not to scale) Table 4.1. Device Pinout | | QFN24 Pin#<br>and Name | | Pin Alternate Function | Pin Alternate Functionality / Description | | | |-------|------------------------|---------|-------------------------------------------------|-------------------------------------------------------|-----------------------------------------|--| | Pin # | Pin Name | Analog | Timers | Communication | Other | | | 0 | VSS | Ground. | | | | | | 1 | PA0 | | TIM0_CC1 #6<br>TIM0_CC0 #0/1/4<br>PCNT0_S0IN #4 | USB_DMPU #0<br>US1_RX #4<br>LEU0_RX #4<br>I2C0_SDA #0 | PRS_CH0 #0<br>PRS_CH3 #3<br>GPIO_EM4WU0 | | | | QFN24 Pin#<br>and Name | Pin Alternate Functionality / Description | | | | | | | | |-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------|------------------------------------------|--|--|--|--| | Pin # | Pin Name | Analog | Timers | Communication | Other | | | | | | 2 | IOVDD_0 | Digital IO power supply 0. | | | | | | | | | 3 | PC0 | ACMP0_CH0 | TIM0_CC1 #4<br>PCNT0_S0IN #2 | US0_TX #5/6<br>US1_TX #0<br>US1_CS #5<br>I2C0_SDA #4 | PRS_CH2 #0 | | | | | | 4 | PC1 | ACMP0_CH1 | TIM0_CC2 #4<br>PCNT0_S1IN #2 | US0_RX #5/6<br>US1_TX #5<br>US1_RX #0<br>I2C0_SCL #4 | PRS_CH3 #0 | | | | | | 5 | PB7 | LFXTAL_P | TIM1_CC0 #3 | US0_TX #4<br>US1_CLK #0 | | | | | | | 6 | PB8 | LFXTAL_N | TIM1_CC1 #3 | US0_RX #4<br>US1_CS #0 | | | | | | | 7 | RESETn | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | | | | | | | | 8 | PB11 | | TIM1_CC2 #3<br>PCNT0_S1IN #4 | US1_CLK #4 | CMU_CLK1 #3<br>ACMP0_O #3 | | | | | | 9 | AVDD_2 | Analog power supply 2. | 1 | | | | | | | | 10 | PB13 | HFXTAL_P | | US0_CLK #4/5<br>LEU0_TX #1 | | | | | | | 11 | PB14 | HFXTAL_N | | US0_CS #4/5<br>LEU0_RX #1 | | | | | | | 12 | AVDD_0 | Analog power supply 0. | | | | | | | | | 13 | VDD_DREG | Power supply for on-chip voltage | ge regulator. | | | | | | | | 14 | DECOUPLE | Decouple output for on-chip vo | ltage regulator. An external capa | acitance of size C <sub>DECOUPLE</sub> is req | uired at this pin. | | | | | | 15 | USB_VREGI | | | | | | | | | | 16 | USB_VREGO | | | | | | | | | | 17 | PC14 | | TIM0_CDTI1 #1/6<br>TIM1_CC1 #0<br>PCNT0_S1IN #0 | US0_CS #3<br>US1_CS #3/4<br>LEU0_TX #5<br>USB_DM | PRS_CH0 #2 | | | | | | 18 | PC15 | | TIM0_CDTI2 #1/6<br>TIM1_CC2 #0 | US0_CLK #3<br>US1_CLK #3<br>LEU0_RX #5<br>USB_DP | PRS_CH1 #2 | | | | | | 19 | PF0 | | TIM0_CC0 #5 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK#0<br>BOOT_TX | | | | | | 20 | PF1 | | TIM0_CC1 #5 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5 | DBG_SWDIO #0<br>GPIO_EM4WU3<br>BOOT_RX | | | | | | 21 | PF2 | | TIM0_CC2 #5/6<br>TIM2_CC0 #3 | US1_TX #4<br>LEU0_TX #4 | CMU_CLK0 #3<br>PRS_CH0 #3<br>GPIO_EM4WU4 | | | | | | 22 | IOVDD_5 | Digital IO power supply 5. | | | | | | | | | 23 | PE12 | | TIM1_CC2 #1<br>TIM2_CC1 #3 | US0_RX #3<br>US0_CLK #0/6<br>I2C0_SDA #6 | CMU_CLK1 #2<br>PRS_CH1 #3 | | | | | | 24 | PE13 | | TIM2_CC2 #3 | US0_TX #3<br>US0_CS #0/6<br>I2C0_SCL #6 | ACMP0_O #0<br>PRS_CH2 #3<br>GPIO_EM4WU5 | | | | | | Alternate | LOCATION | | | | | | | | | |---------------|-----------|------|-----|---------|------|------|-------------------------------------------------------------|---------------------------------------------------------------------------------------|--| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | | TIM0_CC0 | PA0 | PA0 | | | PA0 | PF0 | | Timer 0 Capture Compare input / output channel 0. | | | TIM0_CC1 | | | | | PC0 | PF1 | PA0 | Timer 0 Capture Compare input / output channel 1. | | | TIM0_CC2 | | | | | PC1 | PF2 | PF2 | Timer 0 Capture Compare input / output channel 2. | | | TIM0_CDTI1 | | PC14 | | | | | PC14 | Timer 0 Complimentary Deat Time Insertion channel 1. | | | TIM0_CDTI2 | | PC15 | | | | | PC15 | Timer 0 Complimentary Deat Time Insertion channel 2. | | | TIM1_CC0 | | | | PB7 | | | | Timer 1 Capture Compare input / output channel 0. | | | TIM1_CC1 | PC14 | | | PB8 | | | | Timer 1 Capture Compare input / output channel 1. | | | TIM1_CC2 | PC15 | PE12 | | PB11 | | | | Timer 1 Capture Compare input / output channel 2. | | | TIM2_CC0 | | | | PF2 | | | | Timer 2 Capture Compare input / output channel 0. | | | TIM2_CC1 | | | | PE12 | | | | Timer 2 Capture Compare input / output channel 1. | | | TIM2_CC2 | | | | PE13 | | | | Timer 2 Capture Compare input / output channel 2. | | | US0_CLK | PE12 | | | PC15 | PB13 | PB13 | PE12 | USART0 clock input / output. | | | US0_CS | PE13 | | | PC14 | PB14 | PB14 | PE13 | USART0 chip select input / output. | | | | | | | | | | | USART0 Asynchronous Receive. | | | US0_RX | | | | PE12 | PB8 | PC1 | PC1 | USART0 Synchronous mode Master Input / Slave Output (MISO). | | | US0_TX | | | | PE13 | PB7 | PC0 | PC0 | USART0 Asynchronous Transmit.Also used as receive input in half duplex communication. | | | 030_17 | | | | 1 213 | | 1 00 | 100 | USART0 Synchronous mode Master Output / Slave Input (MOSI). | | | US1_CLK | PB7 | | PF0 | PC15 | PB11 | | | USART1 clock input / output. | | | US1_CS | PB8 | | PF1 | PC14 | PC14 | PC0 | | USART1 chip select input / output. | | | | | | | | | | | USART1 Asynchronous Receive. | | | US1_RX | PC1 | | | | PA0 | | | USART1 Synchronous mode Master Input / Slave Output (MISO). | | | US1_TX | PC0 | DCO | | | DE3 | PC1 | | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication. | | | 001_17 | | | | PF2 PC1 | | | USART1 Synchronous mode Master Output / Slave Input (MOSI). | | | | USB_DM | PC14 | | | | | | | USB D- pin. | | | USB_DMPU | PA0 | | | | | | | USB D- Pullup control. | | | USB_DP | PC15 | | | | | | | USB D+ pin. | | | USB_VREGI | USB_VREGI | | | | | | | USB Input to internal 3.3 V regulator | | | USB_VREGO | USB_VREGO | | | | | | | USB Decoupling for internal 3.3 V USB regulator and regulator output | | ## **4.3 GPIO Pinout Overview** The specific GPIO pins available in *EFM32HG308* is shown in Table 4.3 (p. 42). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0. Figure 5.3. QFN24 PCB Stencil Design Table 5.3. QFN24 PCB Stencil Design Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | Symbol | Dim. (mm) | |--------|-----------|--------|-----------| | а | 0.60 | е | 5.00 | | b | 0.25 | х | 1.00 | | С | 0.65 | у | 1.00 | | d | 5.00 | Z | 0.50 | - 1. The drawings are not to scale. - 2. All dimensions are in millimeters. - 3. All drawings are subject to change without notice. - 4. The PCB Land Pattern drawing is in compliance with IPC-7351B. - 5. Stencil thickness 0.125 mm. - 6. For detailed pin-positioning, see Figure 4.2 (p. 42). ### 5.2 Soldering Information The latest IPC/JEDEC J-STD-020 recommendations for Pb-Free reflow soldering should be followed. Place as many and as small as possible vias underneath each of the solder patches under the ground pad. # 6 Chip Marking, Revision and Errata ## 6.1 Chip Marking In the illustration below package fields and position are shown. Figure 6.1. Example Chip Marking (top view) #### 6.2 Revision The revision of a chip can be determined from the "Revision" field in Figure 6.1 (p. 47). #### 6.3 Errata Please see the errata document for EFM32HG308 for description and resolution of device erratas. This document is available in Simplicity Studio and online at: http://www.silabs.com/support/pages/document-library.aspx?p=MCUs--32-bit # 7 Revision History #### 7.1 Revision 1.00 December 4th, 2015 Updated all specs with results of full characterization. Updated part number to revision B. Added the USB electrical specifications table. #### 7.2 Revision 0.91 May 6th, 2015 Updated current consumption table for energy modes. Updated GPIO max leakage current. Updated startup time for HFXO and LFXO. Updated current consumption for HFRCO and LFRCO. Updated ADC current consumption. Updated IDAC characteristics tables. Updated ACMP internal resistance. Updated VCMP current consumption. #### 7.3 Revision 0.90 March 16th, 2015 #### Note This datasheet revision applies to a product under development. It's characteristics and specifications are subject to change without notice. Corrected EM2 current consumption condition in Electrical Characteristics section. Updated GPIO electrical characteristics. Updated Max ESR<sub>HFXO</sub> value for Crystal Frequency of 25 MHz. Updated LFRCO plots. Updated HFRCO table and plots. Updated ADC table and temp sensor plot. Added DMA current in Digital Peripherals section. Updated block diagram. Updated Package dimensions table. Corrected leadframe type to matte-Sn. ## 7.4 Revision 0.20 December 11th, 2014 Preliminary Release.