



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | 8051                                                                      |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 33MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, UART/USART                                              |
| Peripherals                | POR, PWM, WDT                                                             |
| Number of I/O              | 32                                                                        |
| Program Memory Size        | 16KB (16K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 512 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.75V ~ 5.25V                                                             |
| Data Converters            | -                                                                         |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-LCC (J-Lead)                                                           |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89c660hfa-00-512 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

P89C660/P89C662/P89C664/

### 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

### **BLOCK DIAGRAM 1**



P89C660/P89C662/P89C664/

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

### LOGIC SYMBOL



### PINNING





### Low Quad Flat Pack







Figure 1. Typical I<sup>2</sup>C Bus Configuration



Figure 2. Data Transfer on the I<sup>2</sup>C Bus

#### **SIO1** Implementation and Operation

Figure 3 shows how the on-chip  $I^2C$  bus interface is implemented, and the following text describes the individual blocks.

#### Input Filters and Output Stages

The input filters have I<sup>2</sup>C compatible input levels. If the input voltage is less than 1.5 V, the input logic level is interpreted as 0; if the input voltage is greater than 3.0 V, the input logic level is interpreted as 1. Input signals are synchronized with the internal clock ( $f_{OSC}/4$ ), and spikes shorter than three oscillator periods are filtered out.

The output stages consist of open drain transistors that can sink 3mA at V<sub>OUT</sub> < 0.4 V. These open drain outputs do not have clamping diodes to V<sub>DD</sub>. Thus, if the device is connected to the I<sup>2</sup>C bus and V<sub>DD</sub> is switched off, the I<sup>2</sup>C bus is not affected.

#### Address Register, S1ADR

This 8-bit special function register may be loaded with the 7-bit slave address (7 most significant bits) to which SIO1 will respond when programmed as a slave transmitter or receiver. The LSB (GC) is used to enable general call address (00H) recognition.

#### Comparator

The comparator compares the received 7-bit slave address with its own slave address (7 most significant bits in S1ADR). It also compares the first received 8-bit byte with the general call address (00H). If an equality is found, the appropriate status bits are set and an interrupt is requested.

#### Shift Register, S1DAT

This 8-bit special function register contains a byte of serial data to be transmitted or a byte which has just been received. Data in S1DAT is always shifted from right to left; the first bit to be transmitted is the MSB (bit 7) and, after a byte has been received, the first bit of received data is located at the MSB of S1DAT. While data is being shifted out, data on the bus is simultaneously being shifted in; S1DAT always contains the last byte present on the bus. Thus, in the event of lost arbitration, the transition from master transmitter to slave receiver is made with the correct data in S1DAT.

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

#### Arbitration and Synchronization Logic

In the Master Transmitter mode, the arbitration logic checks that every transmitted logic 1 actually appears as a logic 1 on the  $I^2C$ bus. If another device on the bus overrules a logic 1 and pulls the SDA line low, arbitration is lost, and SIO1 immediately changes from master transmitter to slave receiver. SIO1 will continue to output clock pulses (on SCL) until transmission of the current serial byte is complete.

Arbitration may also be lost in the Master Receiver mode. Loss of arbitration in this mode can only occur while SIO1 is returning a "not acknowledge: (logic 1) to the bus. Arbitration is lost when another device on the bus pulls this signal LOW. Since this can occur only at the end of a serial byte, SIO1 generates no further clock pulses. Figure 4 shows the arbitration procedure. The synchronization logic will synchronize the serial clock generator with the clock pulses on the SCL line from another device. If two or more master devices generate clock pulses, the "mark" duration is determined by the device that generates the shortest "marks," and the "space" duration is determined by the device that generates the longest "spaces." Figure 5 shows the synchronization procedure.

P89C660/P89C662/P89C664/

A slave may stretch the space duration to slow down the bus master. The space duration may also be stretched for handshaking purposes. This can be done after each bit or after a complete byte transfer. SIO1 will stretch the SCL space duration after a byte has been transmitted or received and the acknowledge bit has been transferred. The serial interrupt flag (SI) is set, and the stretching continues until the serial interrupt flag is cleared.







Figure 5. Serial Clock Synchronization

## P89C660/P89C662/P89C664/ P89C668



Figure 6. Serial Input/Output Configuration



Figure 7. Shift-in and Shift-out Timing

In the following text, it is assumed that ENS1 = "1".

The "START" Flag, STA: STA = "1": When the STA bit is set to enter a Master mode, the SIO1 hardware checks the status of the I2C bus and generates a START condition if the bus is free. If the bus is not free, then SIO1 waits for a STOP condition (which will free the bus) and generates a START condition after a delay of half a clock period of the internal serial clock generator.

If STA is set while SIO1 is already in a Master mode and one or more bytes are transmitted or received, SIO1 transmits a repeated START condition. STA may be set at any time. STA may also be set when SIO1 is an addressed slave. STA = "0": When the STA bit is reset, no START condition or repeated START condition will be generated.

**The STOP Flag, STO:** STO = "1": When the STO bit is set while SIO1 is in a Master mode, a STOP condition is transmitted to the  $I^2C$  bus. When the STOP condition is detected on the bus, the SIO1 hardware clears the STO flag. In a Slave mode, the STO flag may be set to recover from an error condition. In this case, no STOP condition is transmitted to the  $I^2C$  bus. However, the SIO1 hardware behaves as if a STOP condition has been received and switches to the defined "not addressed" Slave Receiver mode. The STO flag is automatically cleared by hardware.

P89C660/P89C662/P89C664/

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

| Table 3. | Serial | Clock | Rates |
|----------|--------|-------|-------|
|----------|--------|-------|-------|

| 6-cloc | 6-clock mode |     |                        |                        |                        |                        |                        |                                                                               |  |  |  |  |  |
|--------|--------------|-----|------------------------|------------------------|------------------------|------------------------|------------------------|-------------------------------------------------------------------------------|--|--|--|--|--|
|        |              |     |                        | BIT FREG               | UENCY (kHz)            | AT f <sub>OSC</sub>    |                        |                                                                               |  |  |  |  |  |
| CR2    | CR1          | CR0 | 3 MHz                  | 6 MHz                  | 8 MHz                  | 12 MHz <sup>2</sup>    | 15 MHz <sup>2</sup>    | f <sub>OSC</sub> DIVIDED BY                                                   |  |  |  |  |  |
| 0      | 0            | 0   | 23                     | 47                     | 62.5                   | 94                     | 117 <sup>1</sup>       | 128                                                                           |  |  |  |  |  |
| 0      | 0            | 1   | 27                     | 54                     | 71                     | 107 <sup>1</sup>       | 134 <sup>1</sup>       | 112                                                                           |  |  |  |  |  |
| 0      | 1            | 0   | 31                     | 63                     | 83.3                   | 125 <sup>1</sup>       | 156 <sup>1</sup>       | 96                                                                            |  |  |  |  |  |
| 0      | 1            | 1   | 37                     | 75                     | 100                    | 150 <sup>1</sup>       | 188 <sup>1</sup>       | 80                                                                            |  |  |  |  |  |
| 1      | 0            | 0   | 6.25                   | 12.5                   | 17                     | 25                     | 31                     | 480                                                                           |  |  |  |  |  |
| 1      | 0            | 1   | 50                     | 100                    | 133 <sup>1</sup>       | 200 <sup>1</sup>       | 250 <sup>1</sup>       | 60                                                                            |  |  |  |  |  |
| 1      | 1            | 0   | 100                    | 200                    | 267 <sup>1</sup>       | 400 <sup>1</sup>       | 500 <sup>1</sup>       | 30                                                                            |  |  |  |  |  |
| 1      | 1            | 1   | 0.24 < 62.5<br>0 < 255 | 0.49 < 62.5<br>0 < 254 | 0.65 < 55.6<br>0 < 253 | 0.98 < 50.0<br>0 < 251 | 1.22 < 52.1<br>0 < 250 | $48 \times (256 - (reload value Timer 1))$<br>Reload value Timer 1 in Mode 2. |  |  |  |  |  |

### 12-clock mode

|     |     |     |             | BIT FREG    | UENCY (kHz)      | AT f <sub>OSC</sub> |                     |                                            |
|-----|-----|-----|-------------|-------------|------------------|---------------------|---------------------|--------------------------------------------|
| CR2 | CR1 | CR0 | 6 MHz       | 12 MHz      | 16 MHz           | 24 MHz <sup>3</sup> | 30 MHz <sup>3</sup> | f <sub>OSC</sub> DIVIDED BY                |
| 0   | 0   | 0   | 23          | 47          | 62.5             | 94                  | 117 <sup>1</sup>    | 256                                        |
| 0   | 0   | 1   | 27          | 54          | 71               | 107 <sup>1</sup>    | 134 <sup>1</sup>    | 224                                        |
| 0   | 1   | 0   | 31          | 63          | 83.3             | 125 <sup>1</sup>    | 156 <sup>1</sup>    | 192                                        |
| 0   | 1   | 1   | 37          | 75          | 100              | 150 <sup>1</sup>    | 188 <sup>1</sup>    | 160                                        |
| 1   | 0   | 0   | 6.25        | 12.5        | 17               | 25                  | 31                  | 960                                        |
| 1   | 0   | 1   | 50          | 100         | 133 <sup>1</sup> | 200 <sup>1</sup>    | 250 <sup>1</sup>    | 120                                        |
| 1   | 1   | 0   | 100         | 200         | 267 <sup>1</sup> | 400 <sup>1</sup>    | 500 <sup>1</sup>    | 60                                         |
| 1   | 1   | 1   | 0.24 < 62.5 | 0.49 < 62.5 | 0.65 < 55.6      | 0.98 < 50.0         | 1.22 < 52.1         | $96 \times (256 - (reload value Timer 1))$ |
|     |     |     | 0 < 255     | 0 < 254     | 0 < 253          | 0 < 251             | 0 < 250             | Reload value Timer 1 in Mode 2.            |

NOTES:

1. These frequencies exceed the upper limit of 100 kHz of the l<sup>2</sup>C-bus specification and cannot be used in an l<sup>2</sup>C-bus application. 2. At  $f_{OSC} = 12$  MHz/15 MHz the maximum l<sup>2</sup>C bus rate of 100 kHz cannot be realized due to the fixed divider rates. 3. At  $f_{OSC} = 24$  MHz/30 MHz the maximum l<sup>2</sup>C bus rate of 100 kHz cannot be realized due to the fixed divider rates.

# P89C660/P89C662/P89C664/ P89C668

#### Table 6. Slave Receiver mode

| STATUS  | STATUS OF THE                                                     | APPLICATION SO     | OFTWA | RE RE | SPONS | SE . |                                                                                                                                                                                                         |
|---------|-------------------------------------------------------------------|--------------------|-------|-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CODE    | I <sup>2</sup> C BUS AND                                          |                    |       | TO S1 | CON   | _    | NEXT ACTION TAKEN BY SIO1 HARDWARE                                                                                                                                                                      |
| (S1STA) | SIO1 HARDWARE                                                     | TO/FROM STDAT      | STA   | STO   | SI    | AA   |                                                                                                                                                                                                         |
| 60H     | Own SLA+W has<br>been received; ACK                               | No S1DAT action or | Х     | 0     | 0     | 0    | Data byte will be received and NOT ACK will be<br>returned                                                                                                                                              |
|         | has been returned                                                 | no S1DAT action    | Х     | 0     | 0     | 1    | Data byte will be received and ACK will be returned                                                                                                                                                     |
| 68H     | Arbitration lost in<br>SLA+R/W as master;<br>Own SLA+W has        | No S1DAT action or | Х     | 0     | 0     | 0    | Data byte will be received and NOT ACK will be returned                                                                                                                                                 |
|         | been received, ACK returned                                       | no S1DAT action    | х     | 0     | 0     | 1    | Data byte will be received and ACK will be returned                                                                                                                                                     |
| 70H     | General call address<br>(00H) has been                            | No S1DAT action or | Х     | 0     | 0     | 0    | Data byte will be received and NOT ACK will be returned                                                                                                                                                 |
|         | been returned                                                     | no S1DAT action    | Х     | 0     | 0     | 1    | Data byte will be received and ACK will be returned                                                                                                                                                     |
| 78H     | Arbitration lost in<br>SLA+R/W as master;<br>General call address | No S1DAT action or | Х     | 0     | 0     | 0    | Data byte will be received and NOT ACK will be returned                                                                                                                                                 |
|         | has been received,<br>ACK has been<br>returned                    | no S1DAT action    | Х     | 0     | 0     | 1    | Data byte will be received and ACK will be returned                                                                                                                                                     |
| 80H     | Previously addressed<br>with own SLV<br>address: DATA has         | Read data byte or  | Х     | 0     | 0     | 0    | Data byte will be received and NOT ACK will be returned                                                                                                                                                 |
|         | been received; ACK<br>has been returned                           | read data byte     | х     | 0     | 0     | 1    | Data byte will be received and ACK will be returned                                                                                                                                                     |
| 88H     | Previously addressed with own SLA; DATA                           | Read data byte or  | 0     | 0     | 0     | 0    | Switched to not addressed SLV mode; no recognition of own SLA or General call address                                                                                                                   |
|         | byte has been<br>received; NOT ACK<br>has been returned           | read data byte or  | 0     | 0     | 0     | 1    | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1                                                                      |
|         |                                                                   | read data byte or  | 1     | 0     | 0     | 0    | Switched to not addressed SLV mode; no recognition<br>of own SLA or General call address. A START<br>condition will be transmitted when the bus becomes<br>free                                         |
|         |                                                                   | read data byte     | 1     | 0     | 0     | 1    | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1. A START condition<br>will be transmitted when the bus becomes free. |
| 90H     | Previously addressed<br>with General Call;                        | Read data byte or  | Х     | 0     | 0     | 0    | Data byte will be received and NOT ACK will be returned                                                                                                                                                 |
|         | received; ACK has<br>been returned                                | read data byte     | х     | 0     | 0     | 1    | Data byte will be received and ACK will be returned                                                                                                                                                     |
| 98H     | Previously addressed with General Call                            | Read data byte or  | 0     | 0     | 0     | 0    | Switched to not addressed SLV mode; no recognition of own SLA or General call address                                                                                                                   |
|         | DATA byte has been<br>received; NOT ACK<br>has been returned      | read data byte or  | 0     | 0     | 0     | 1    | Switched to not addressed SLV mode; Own SLA will be recognized; General call address will be recognized if S1ADR 0 – logic 1                                                                            |
|         |                                                                   | read data byte or  | 1     | 0     | 0     | 0    | Switched to not addressed SLV mode; no recognition<br>of own SLA or General call address. A START<br>condition will be transmitted when the bus becomes<br>free                                         |
|         |                                                                   | read data byte     | 1     | 0     | 0     | 1    | Switched to not addressed SLV mode; Own SLA will<br>be recognized; General call address will be<br>recognized if S1ADR.0 = logic 1. A START condition<br>will be transmitted when the bus becomes free. |

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

### TIMER 0 AND TIMER 1 OPERATION

#### Timer 0 and Timer 1

The "Timer" or "Counter" function is selected by control bits C/T in the Special Function Register TMOD (see Figure 15). These two Timer/Counters have four operating modes, which are selected by bit-pairs (M1, M0) in TMOD. Modes 0, 1, and 2 are the same for both Timers/Counters. Mode 3 is different. The four operating modes are described in the following text.

#### Mode 0

Putting either Timer into Mode 0 makes it behave as an 8048 Timer, which is an 8-bit Counter with a divide-by-32 prescaler. Figure 16 shows the Mode 0 operation.

In this mode, the Timer register is configured as a 13-bit register. As the count rolls over from all 1s to all 0s, it sets the Timer interrupt flag TFn. The counted input is enabled to the Timer when TRn = 1 and either GATE = 0 or  $\overline{INTn}$  = 1. TRn is a control bit in the Special Function Register TCON (Figure 17). (Setting GATE = 1 allows the Timer to be controlled by external input  $\overline{INTn}$ , to facilitate pulse width measurements).

The 13-bit register consists of all 8 bits of THn and the lower 5 bits of TLn. The upper 3 bits of TLn are indeterminate and should be ignored. Setting the run flag (TRn) does not clear the registers.

Mode 0 operation is the same for Timer 0 as for Timer 1. There are two different GATE bits, one for Timer 1 (TMOD.7) and one for Timer 0 (TMOD.3).

#### Mode 1

Mode 1 is the same as Mode 0, except that the Timer register is being run with all 16 bits.

P89C660/P89C662/P89C664/

#### Mode 2

Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload, as shown in Figure 18. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of THn, which is preset by software. The reload leaves THn unchanged.

Mode 2 operation is the same for Timer 0 as for Timer 1.

#### Mode 3

Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1 = 0.

Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. The logic for Mode 3 on Timer 0 is shown in Figure 19. TL0 uses the Timer 0 control bits:  $C/\overline{T}$ , GATE, TR0, and TF0 as well as pin INT0. TH0 is locked into a timer function (counting machine cycles) and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt.

Mode 3 is provided for applications requiring an extra 8-bit timer on the counter. Putting Timer 0 in Mode 3 allows an 80C51 to have three Timer/Counters. When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it out of and into its own Mode 3, or can still be used by the serial port as a baud rate generator, or in fact, in any application not requiring an interrupt.

| TMOD Addre                                    | ss = 89                                                                                                                                                                                                                                                                                                                                                                                                | )H      |                                |                                                                                                                                                           |                     |                    |           |          |                                       | Re          | set Value = 00H |  |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|-----------|----------|---------------------------------------|-------------|-----------------|--|
| Not B                                         | it Addre                                                                                                                                                                                                                                                                                                                                                                                               | essable |                                |                                                                                                                                                           |                     |                    |           |          |                                       |             |                 |  |
|                                               |                                                                                                                                                                                                                                                                                                                                                                                                        |         | 7                              | 6                                                                                                                                                         | 5                   | 4                  | 3         | 2        | 1                                     | 0           |                 |  |
|                                               |                                                                                                                                                                                                                                                                                                                                                                                                        |         | GATE                           | C/T                                                                                                                                                       | M1                  | MO                 | GATE      | C/T      | M1                                    | MO          |                 |  |
|                                               |                                                                                                                                                                                                                                                                                                                                                                                                        |         |                                |                                                                                                                                                           | ·                   |                    |           |          | · · · · · · · · · · · · · · · · · · · |             | )               |  |
|                                               |                                                                                                                                                                                                                                                                                                                                                                                                        |         |                                | TIME                                                                                                                                                      | ER 1                |                    |           | TIM      | ER 0                                  |             |                 |  |
| BIT<br>TMOD.3/<br>TMOD.7<br>TMOD.2/<br>TMOD.6 | BITSYMBOLFUNCTIONTMOD.3/<br>TMOD.7GATEGating control when set. Timer/Counter "n" is enabled only while "INTn" pin is high and<br>"TRn" control pin is set. when cleared Timer "n" is enabled whenever "TRn" control bit is set.TMOD.2/<br>TMOD.6C/TTimer or Counter Selector cleared for Timer operation (input from internal system clock.)<br>Set for Counter operation (input from "Tn" input pin). |         |                                |                                                                                                                                                           |                     |                    |           |          |                                       |             |                 |  |
|                                               | M1                                                                                                                                                                                                                                                                                                                                                                                                     | MO      | OPERATING                      | 9                                                                                                                                                         |                     |                    |           |          |                                       |             |                 |  |
|                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                      | 0       | 8048 Timer:                    | "TLn" s                                                                                                                                                   | erves as            | s 5-bit pi         | rescaler. |          |                                       |             |                 |  |
|                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                      | 1       | 16-bit Timer                   | Counte                                                                                                                                                    | r: "THn"            | and "TL            | n" are ca | ascaded; | there is n                            | o prescale  | er.             |  |
|                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                      | 0       | 8-bit auto-re<br>into "TLn" ea | load Tin<br>Ich time                                                                                                                                      | ner/Cou<br>it overf | nter: "TH<br>lows. | In" holds | a value  | which is to                           | o be reload | ded             |  |
|                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                      | 1       | (Timer 0) TL<br>TH0 is an 8-   | Timer 0) TL0 is an 8-bit Timer/Counter controlled by the standard Timer 0 control bits.<br>TH0 is an 8-bit timer only controlled by Timer 1 control bits. |                     |                    |           |          |                                       |             |                 |  |
|                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                      | 1       | (Timer 1) Tir                  | (Timer 1) Timer/Counter 1 stopped.                                                                                                                        |                     |                    |           |          |                                       |             |                 |  |
|                                               |                                                                                                                                                                                                                                                                                                                                                                                                        |         |                                |                                                                                                                                                           |                     |                    |           |          |                                       |             | SU01580         |  |

Figure 15. Timer/Counter 0/1 Mode Control (TMOD) Register

P89C660/P89C662/P89C664/

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

#### Table 9. Timer 2 Operating Modes

| RCLK + TCLK | CP/RL2 | TR2 | MODE                |  |  |  |  |
|-------------|--------|-----|---------------------|--|--|--|--|
| 0           | 0      | 1   | 16-bit Auto-reload  |  |  |  |  |
| 0           | 1      | 1   | 16-bit Capture      |  |  |  |  |
| 1           | Х      | 1   | Baud rate generator |  |  |  |  |
| Х           | Х      | 0   | (off)               |  |  |  |  |



Figure 21. Timer 2 in Capture Mode

| T2MOD                              | Addre                                                                                                                                                                                                                                                                                                                                                                                                                                               | ess = 0C9H |               | Reset Value = XXXX XX00B |     |   |   |   |   |         |  |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|--------------------------|-----|---|---|---|---|---------|--|
|                                    | Not Bit Addressable                                                                                                                                                                                                                                                                                                                                                                                                                                 |            |               |                          |     |   |   |   |   |         |  |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _          | _             | DCEN                     |     |   |   |   |   |         |  |
|                                    | Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7          | 6             | 5                        | 4   | 3 | 2 | 1 | 0 |         |  |
| Symbol                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                            |            |               |                          |     |   |   |   |   |         |  |
| _                                  | Not in                                                                                                                                                                                                                                                                                                                                                                                                                                              | nplemented | l, reserved f | or future use            | э.* |   |   |   |   |         |  |
| T2OE                               | Timer                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2 Output E | nable bit.    |                          |     |   |   |   |   |         |  |
| DCEN<br>* User softw<br>In that ca | <ul> <li>DCEN Down Count Enable bit. When set, this allows Timer 2 to be configured as an up/down counter depending on the value of the T2EX pin.</li> <li>* User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is</li> </ul> |            |               |                          |     |   |   |   |   |         |  |
| indetermi                          | nate.                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |               |                          |     |   |   |   |   | SU01714 |  |

Figure 22. Timer 2 Mode (T2MOD) Control Register

P89C660/P89C662/P89C664/

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM



Figure 30. Serial Port Mode 2

### P89C660/P89C662/P89C664/ P89C668

#### **Interrupt Priority Structure**

The P89C660/662/664/668 has an 8 source four-level interrupt structure (see Table 13).

There are 4 SFRs associated with the four-level interrupt. They are the IE, IP, IEN1, and IPH (see Figures 35, 36, 37, and 38). The IPH (Interrupt Priority High) register makes the four-level interrupt structure possible. The IPH is located at SFR address B7H. The structure of the IPH register and a description of its bits is shown in Figure 37.

The function of the IPH SFR, when combined with the IP SFR, determines the priority of each interrupt. The priority of each interrupt is determined as shown in the following table:

| PRIORI | TY BITS |                            |  |  |  |  |
|--------|---------|----------------------------|--|--|--|--|
| IPH.x  | IP.x    |                            |  |  |  |  |
| 0      | 0       | Level 0 (lowest priority)  |  |  |  |  |
| 0      | 1       | Level 1                    |  |  |  |  |
| 1      | 0       | Level 2                    |  |  |  |  |
| 1      | 1       | Level 3 (highest priority) |  |  |  |  |

The priority scheme for servicing the interrupts is the same as that for the 80C51, except that there are four interrupt levels rather than two (as on the 80C51). An interrupt will be serviced as long as an interrupt of equal or higher priority is not already being serviced. If an interrupt of equal or higher level priority is being serviced, the new interrupt will wait until it is finished before being serviced. If a lower priority level interrupt is being serviced, it will be stopped and the new interrupt serviced. When the new interrupt is finished, the lower priority level interrupt that was stopped will be completed.

#### Table 13.Interrupt Table

| SOURCE                  | POLLING PRIORITY | REQUEST BITS        | HARDWARE CLEAR?                       | VECTOR ADDRESS |
|-------------------------|------------------|---------------------|---------------------------------------|----------------|
| X0                      | 1                | IE0                 | N (L) <sup>1</sup> Y (T) <sup>2</sup> | 03H            |
| SI01 (I <sup>2</sup> C) | 2                | —                   | N                                     | 2BH            |
| ТО                      | 3                | TP0                 | Y                                     | 0BH            |
| X1                      | 4                | IE1                 | N (L) Y (T)                           | 13H            |
| T1                      | 5                | TF1                 | Y                                     | 1BH            |
| SP                      | 6                | RI, TI              | Ν                                     | 23H            |
| T2                      | 7                | TF2, EXF2           | Ν                                     | 3BH            |
| PCA                     | 8                | CF, CCFn<br>n = 0-4 | Ν                                     | 33H            |

#### NOTES:

1. L = Level activated

2. T = Transition activated

|        |        | 7                                    | 6                          | 5                        | 4            | 3           | 2         | 1             | 0         |
|--------|--------|--------------------------------------|----------------------------|--------------------------|--------------|-------------|-----------|---------------|-----------|
| IEN0   | (0A8H) | EA                                   | EC                         | ES1                      | ES0          | ET1         | EX1       | ET0           | EX0       |
|        |        | Enable<br>Enable                     | Bit = 1 en:<br>Bit = 0 dis | ables the i<br>ables it. | nterrupt.    |             |           |               |           |
| BIT    | SYMBOL | FUNC                                 | TION                       |                          |              |             |           |               |           |
| IEN0.7 | EA     | Globa                                | l disable b                | it. If EA =              | 0, all inter | rrupts are  | disabled. | If $EA = 1$ , | each inte |
| IEN0.6 | EC     | PCA ii                               | nterrupt ei                | nable bit                | ang or or    | Jannig no c |           |               |           |
| IEN0.5 | ES1    | I <sup>2</sup> C int                 | errupt ena                 | able bit.                |              |             |           |               |           |
| IEN0.4 | ES0    | Serial                               | Port inter                 | upt enabl                | e bit.       |             |           |               |           |
| IEN0.3 | ET1    | Timer                                | 1 interrup                 | t enable b               | it.          |             |           |               |           |
| IEN0.2 | EX1    | EX1 External interrupt 1 enable bit. |                            |                          |              |             |           |               |           |
| IEN0.1 | ET0    | Timer 0 interrupt enable bit.        |                            |                          |              |             |           |               |           |
| IEN0.0 | EX0    | Extern                               | al interrup                | ot 0 enable              | e bit.       |             |           |               |           |

Figure 35. IE Registers

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

#### Programmable Counter Array (PCA)

The Programmable Counter Array available on the 89C66x is a special 16-bit Timer that has five 16-bit capture/compare modules associated with it. Each of the modules can be programmed to operate in one of four modes: rising and/or falling edge capture, software timer, high-speed output, or pulse width modulator. Each module has a pin associated with it in port 1. Module 0 is connected to P1.3(CEX0), module 1 to P1.4(CEX1), etc. The basic PCA configuration is shown in Figure 40.

The PCA timer is a common time base for all five modules and can be programmed to run at: 1/6 the oscillator frequency, 1/2 the oscillator frequency, the Timer 0 overflow, or the input on the ECI pin (P1.2). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD SFR as follows (see Figure 43):

#### CPS1 CPS0 PCA Timer Count Source

- 01/6 oscillator frequency (6 clock mode);<br/>1/12 oscillator frequency (12 clock mode)011/2 oscillator frequency (6 clock mode);
  - 1/4 oscillator frequency (12 clock mode) 1 0 Timer 0 overflow
- 1 1 External Input at ECI pin

In the CMOD SFR, there are three additional bits associated with the PCA. They are CIDL which allows the PCA to stop during idle mode, WDTE which enables or disables the watchdog function on module 4, and ECF which, when set, causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows. These functions are shown in Figure 41.

The watchdog timer function is implemented in module 4 (see Figure 50).

The CCON SFR contains the run control bit for the PCA, and the flags for the PCA timer (CF) and each module (refer to Figure 44). To run the PCA the CR bit (CCON.6) must be set by software. The PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when

the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set, The CF bit can only be cleared by software. Bits 0 through 4 of the CCON register are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software. The PCA interrupt system is shown in Figure 42.

P89C660/P89C662/P89C664/

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Figure 45). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n = 0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2), when set, causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register. The match bit MAT (CCAPMn.3), when set, will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.

The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set, both edges will be enabled and a capture will occur for either transition. The last bit ECOM (CCAPMn.6), when set, enables the comparator function. Figure 46 shows the CCAPMn settings for the various PCA functions.

There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output.



Figure 40. Programmable Counter Array (PCA)

### 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM



Figure 51. PCA Watchdog Timer m(Module 4 only)

#### PCA Watchdog Timer

An on-board watchdog timer is available with the PCA to improve the reliability of the system without increasing chip count. Watchdog timers are useful for systems that are susceptible to noise, power glitches, or electrostatic discharge. Module 4 is the only PCA module that can be programmed as a watchdog. However, this module can still be used for other modes if the watchdog is not needed.

Figure 51 shows a diagram of how the watchdog works. The user pre-loads a 16-bit value in the compare registers. Just like the other compare modes, this 16-bit value is compared to the PCA timer value. If a match is allowed to occur, an internal reset will be generated. This will not cause the RST pin to be driven high.

In order to hold off the reset, the user has three options:

- 1. periodically change the compare value so it will never match the PCA timer,
- 2. periodically change the PCA timer value so it will never match the compare values, or
- 3. disable the watchdog by clearing the WDTE bit before a match occurs and then re-enable it.

The first two options are more reliable because the watchdog timer is never disabled as in option #3. If the program counter ever goes astray, a match will eventually occur and cause an internal reset. The second option is also not recommended if other PCA modules are being used. Remember, the PCA timer is the time base for **all** modules; changing the time base for other modules would not be a good idea. Thus, in most applications the first solution is the best option.

P89C660/P89C662/P89C664/

Figure 52 shows the code for initializing the watchdog timer. Module 4 can be configured in either compare mode, and the WDTE bit in CMOD must also be set. The user's software must periodically change (CCAP4H,CCAP4L) to keep a match from occurring with the PCA timer (CH,CL). This code is given in the WATCHDOG routine in Figure 52.

This routine should not be part of an interrupt service routine, because if the program counter goes astray and gets stuck in an infinite loop, interrupts will still be serviced and the watchdog will keep getting reset. Thus, the purpose of the watchdog would be defeated. Instead, call this subroutine from the main program within  $2^{16}$  count of the PCA timer.

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM

#### Expanded Data RAM Addressing

The P89C660/662/664/668 has internal data memory that is mapped into four separate segments: the lower 128 bytes of RAM, upper 128 bytes of RAM, 128 bytes Special Function Register (SFR), and 256 bytes expanded RAM (ERAM) (256 bytes for the '660; 768 bytes for the '662; 1792 bytes for the '664; 7936 bytes for the '668).

The four segments are:

- The Lower 128 bytes of RAM (addresses 00H to 7FH) are directly and indirectly addressable.
- 2. The Upper 128 bytes of RAM (addresses 80H to FFH) are indirectly addressable only.
- 3. The Special Function Registers, SFRs, (addresses 80H to FFH) are directly addressable only.
- The 256/768/1792/7936-bytes expanded RAM (ERAM, 00H – XFFH/2FFH/6FFH/1FFFH) are indirectly accessed by move external instruction, MOVX, and with the EXTRAM bit cleared, see Figure 53.

The Lower 128 bytes can be accessed by either direct or indirect addressing. The Upper 128 bytes can be accessed by indirect addressing only. The Upper 128 bytes occupy the same address space as the SFR. That means they have the same address, but are physically separate from SFR space.

When an instruction accesses an internal location above address 7FH, the CPU knows whether the access is to the upper 128 bytes of data RAM, or to SFR space by the addressing mode used in the instruction. Instructions that use direct addressing, access SFR space. For example:

MOV 0A0H,A

accesses the SFR at location 0A0H (which is P2). Instructions that use indirect addressing, access the Upper 128 bytes of data RAM.

#### For example:

MOV @R0,A

where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H).

P89C660/P89C662/P89C664/

The ERAM can be accessed by indirect addressing, with EXTRAM bit cleared and MOVX instructions. This part of memory is physically located on-chip, logically occupies the first 256 bytes (660), 768 (662), 1792 (664), 7936 (668) of external data memory.

With EXTRAM = 0, the ERAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to ERAM will not affect ports P0, P3.6 (WR#) and P3.7 (RD#). P2 SFR is in output state during external addressing. For example, with EXTRAM = 0,

MOVX @R0,A

where R0 contains 0A0H, access the ERAM at address 0A0H rather than external memory. An access to external data memory locations higher than the ERAM will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51 (with P0 and P2 as data/address bus, and P3.6 and P3.7 as write and read timing signals. Refer to Figure 54).

With EXTRAM = 1, MOVX @Ri and MOVX @DPTR will be similar to the standard 80C51. MOVX @ Ri will provide an 8-bit address multiplexed with data on Port 0 and any output port pins can be used to output higher order address bits. This is to provide the external paging capability. MOVX @DPTR will generate a 16-bit address. Port 2 outputs the high-order eight address bits (the contents of DPH) while Port 0 multiplexes the low-order eight address bits (the contents of DPL) with data. MOVX @Ri and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD).

The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the ERAM.

| AUXR                                         | Addres                       | s = 8EH                                                                                                                                                                                                                                                                                     |                                       |                                    |                                       |                              |                  |                 | R                | Reset Value = xxxx xx10B              |  |  |
|----------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------|---------------------------------------|------------------------------|------------------|-----------------|------------------|---------------------------------------|--|--|
|                                              | Not Bit                      | Addressal                                                                                                                                                                                                                                                                                   | ble                                   |                                    |                                       |                              |                  |                 |                  |                                       |  |  |
|                                              |                              | _                                                                                                                                                                                                                                                                                           | _                                     | _                                  | _                                     | _                            | _                | EXTRAM          | AO               |                                       |  |  |
|                                              | Bit:                         | 7                                                                                                                                                                                                                                                                                           | 6                                     | 5                                  | 4                                     | 3                            | 2                | 1               | 0                |                                       |  |  |
| Symbol                                       | Func                         | tion                                                                                                                                                                                                                                                                                        |                                       |                                    |                                       |                              |                  |                 |                  |                                       |  |  |
| AO                                           | Disab                        | Disable/Enable ALE                                                                                                                                                                                                                                                                          |                                       |                                    |                                       |                              |                  |                 |                  |                                       |  |  |
|                                              | <b>AO</b><br>0<br>1          | AO         Operating Mode           0         ALE is emitted at a constant rate of <sup>1</sup> / <sub>3</sub> the oscillator frequency (6 clock mode; <sup>1</sup> / <sub>6</sub> f <sub>OSC</sub> in 12 clock mode)           1         ALE is active only during off-chip memory access. |                                       |                                    |                                       |                              |                  |                 |                  |                                       |  |  |
| EXTRAM                                       | Interr                       | nal/Externa                                                                                                                                                                                                                                                                                 | al RAM acce                           | ss using M                         | OVX @Ri/@                             | DPTR                         |                  |                 |                  |                                       |  |  |
|                                              | <b>EXTF</b><br>0<br>1        | XTRAM Operating Mode<br>Internal ERAM access using MOVX @Ri/@DPTR<br>External data memory access.                                                                                                                                                                                           |                                       |                                    |                                       |                              |                  |                 |                  |                                       |  |  |
| _                                            | Not ir                       | mplemente                                                                                                                                                                                                                                                                                   | ed, reserved                          | for future u                       | se*.                                  |                              |                  |                 |                  |                                       |  |  |
| NOTE:<br>*User software<br>bit will be 0, ar | e should no<br>nd its active | t write 1s to re<br>value will be                                                                                                                                                                                                                                                           | eserved bits. The<br>1. The value rea | ese bits may be<br>ad from a reser | e used in future<br>ved bit is indete | 8051 family pro<br>erminate. | oducts to invoke | e new features. | In that case, th | ne reset or inactive value of the new |  |  |

#### Figure 53. AUXR: Auxiliary Register

# 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM



Figure 54. Internal and External Data Memory Address Space with EXTRAM = 0

# Hardware WatchDog Timer (One-Time Enabled with Reset-Out for P89C660/662/664/668)

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer reset (WDTRST) SFR. The WDT is disabled at reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST (SFR location 0A6H). When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output reset HIGH pulse at the RST pin.

### Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST (SFR location 0A6H). When WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT, the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When the WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is  $98 \times T_{OSC}$  (6 clock mode; 196 in 12 clock mode), where  $T_{OSC} = 1/f_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

P89C660/P89C662/P89C664/

### 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM



Figure 56. In-System Programming with a Minimum of Pins

#### In-System Programming (ISP)

The In-System Programming (ISP) is performed without removing the microcontroller from the system. The In-System Programming (ISP) facility consists of a series of internal hardware resources coupled with internal firmware to facilitate remote programming of the P89C660/662/664/668 through the serial port. This firmware is provided by Philips and embedded within each P89C660/662/664/668 device.

The Philips In-System Programming (ISP) facility has made in-circuit programming in an embedded application possible with a minimum of additional expense in components and circuit board area.

The ISP function uses five pins: TxD, RxD, V<sub>SS</sub>, V<sub>CC</sub>, and V<sub>PP</sub> (see Figure 56). Only a small connector needs to be available to interface your application to an external circuit in order to use this feature. The V<sub>PP</sub> supply should be adequately decoupled and V<sub>PP</sub> not allowed to exceed datasheet limits.

Free ISP software is available on the Philips web site: "WinISP"

- Direct your browser to the following page: http://www.semiconductors.philips.com/products/standard/ microcontrollers/download/80c51/flash/
- 2. Download "WinISP.exe"
- 3. Execute WinISP.exe to install the software

Free ISP software is also available from the Embedded Systems Academy: "FlashMagic"

- 1. Direct your browser to the following page: http://www.esacademy.com/software/flashmagic/
- 2. Download Flashmagic
- 3. Execute "flashmagic.exe" to install the software

#### Using the In-System Programming (ISP)

The ISP feature allows for a wide range of baud rates to be used in your application, independent of the oscillator frequency. It is also adaptable to a wide range of oscillator frequencies. This is accomplished by measuring the bit-time of a single bit in a received character. This information is then used to program the baud rate in terms of timer counts based on the oscillator frequency. The ISP feature requires that an initial character (an uppercase U) be sent to the P89C660/662/664/668 to establish the baud rate. The ISP firmware provides auto-echo of received characters.

P89C660/P89C662/P89C664/

Once baud rate initialization has been performed, the ISP firmware will only accept Intel Hex-type records. Intel Hex records consist of ASCII characters used to represent hexadecimal values and are summarized below:

#### :NNAAAARRDD..DDCC<crlf>

In the Intel Hex record, the "NN" represents the number of data bytes in the record. The P89C660/662/664/668 will accept up to 16 (10H) data bytes. The "AAAA" string represents the address of the first byte in the record. If there are zero bytes in the record, this field is often set to 0000. The "RR" string indicates the record type. A record type of "00" is a data record. A record type of "01" indicates the end-of-file mark. In this application, additional record types will be added to indicate either commands or data for the ISP facility. The maximum number of data bytes in a record is limited to 16 (decimal). ISP commands are summarized in Table 14.

As a record is received by the P89C660/662/664/668, the information in the record is stored internally and a checksum calculation is performed. The operation indicated by the record type is not performed until the entire record has been received. Should an error occur in the checksum, the P89C660/662/664/668 will send an "X" out the serial port indicating a checksum error. If the checksum calculation is found to match the checksum in the record, then the command will be executed. In most cases, successful reception of the record will be indicated by transmitting a "." character out the serial port (displaying the contents of the internal program memory is an exceptions).

In the case of a Data Record (record type 00), an additional check is made. A "." character will NOT be sent unless the record checksum matched the calculated checksum and all of the bytes in the record were successfully programmed. For a data record, an "X" indicates that the checksum failed to match, and an "R" indicates that one of the bytes did not properly program. It is necessary to send a type 02 record (specify oscillator frequency) to the P89C660/662/664/668 before programming data.

P89C660/P89C662/P89C664/ P89C668

The ISP facility was designed so that specific crystal frequencies were not required in order to generate baud rates or time the programming pulses. The user thus needs to provide the

P89C660/662/664/668 with information required to generate the proper timing. Record type 02 is provided for this purpose.

| Table 14. | Intel-Hex | Records | Used by | In-Systen | n Programming |
|-----------|-----------|---------|---------|-----------|---------------|
|-----------|-----------|---------|---------|-----------|---------------|

| RECORD TYPE | COMMAND/DATA FUNCTION                                                                                                                                                                                                                                                                  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 00          | Program Data<br>:nnaaaa00ddddcc<br>Where:<br>Nn = number of bytes (hex) in record<br>Aaaa = memory address of first byte in record<br>dddd = data bytes<br>cc = checksum<br>Example:<br>:10008000AF5F67F0602703E0322CFA92007780C3FD                                                    |  |  |
| 01          | <pre>End of File (EOF), no operation     :xxxxxx0lcc Where:     xxxxxx = required field, but value is a "don't care"     cc = checksum Example:     :00000001FF</pre>                                                                                                                  |  |  |
| 02          | <pre>Specify Oscillator Frequency<br/>:01xxxx02ddcc<br/>Where:<br/>xxxx = required field, but value is a "don't care"<br/>dd = integer oscillator frequency rounded down to nearest MHz<br/>cc = checksum<br/>Example:<br/>:0100000210ED (dd = 10h = 16, used for 16.0-16.9 MHz)</pre> |  |  |

## P89C660/P89C662/P89C664/ P89C668

| IAP CALL                           | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| ERASE BOOT VECTOR &<br>STATUS BYTE | <pre>Input Parameters:<br/>R0 = osc freq (integer)<br/>R1 = 04h<br/>R1 = 84h (WDT feed, Rx2 &amp; 66x only)<br/>DPH = 00h<br/>DPL = don't care<br/>Return Parameter<br/>none<br/>Sample routine:<br/>;***** Erase Boot Vector (BV) &amp; Status Byte (SB) *****<br/>;***** Note: This command erases BOTH the SB &amp; BV</pre>                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|                                    | ERSBBV;<br>MOV AUXR1,#20H ;set the ENBOOT bit<br>MOV R0, #11 ;FOSC<br>MOV R1,#04H ;erase status byte & boot vector<br>MOV DPH,#00h ;we don't care about DPL<br>CALL PGM_MTP ;execute the function<br>RET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| PROGRAM SECURITY BIT               | <pre>Input Parameters:<br/>R0 = osc freq (integer)<br/>R1 = 05h<br/>R1 = 85h (WDT feed, Rx2 &amp; 66x only)<br/>DPH = 00h<br/>DPL = 00h - security bit # 1 (inhibit writing to Flash)<br/>01h - security bit # 2 (inhibit Flash verify)<br/>02h - security bit # 3 (disable external memory)<br/>Return Parameter<br/>none<br/>Sample routines:<br/>;***** DPTR indicates security bit to program *****<br/>WRSB1:<br/>MOV AUXR1,#20H ;set the ENBOOT bit<br/>MOV R0,#11 ;FOSC<br/>MOV R1,#05H ;program security bit function<br/>MOV DPTR,#0000h ;specify security bit 1<br/>CALL PGM_MTP ;execute the function<br/>RET<br/>;***** PTrogram Security Bit2 *****<br/>:***** PTPTB indicates convity bit to program *****</pre> |  |  |  |
|                                    | <pre>WRSB2:<br/>MOV AUXR1,#20H ;set the ENBOOT bit<br/>MOV R0,#11 ;FOSC<br/>MOV R1,#05H ;program security bit function<br/>MOV DPTR,#0001h ;specify security bit 2<br/>CALL PGM_MTP ;execute the function<br/>RET<br/>;***** DPTR indicates security bit to program *****<br/>WRSB3:<br/>MOV AUXR1,#20H ;set the ENBOOT bit<br/>MOV R0,#11 ;FOSC<br/>MOV R1,#05H ;program security bit function<br/>MOV DPTR,#0002h ;specify security bit 3<br/>CALL PGM_MTP ;execute the function<br/>RET<br/>POMOV R0,#11 ;FOSC<br/>MOV R1,#05H ;program security bit function<br/>MOV DPTR,#0002h ;specify security bit 3<br/>CALL PGM_MTP ;execute the function<br/>RET<br/>RET</pre>                                                      |  |  |  |

# P89C660/P89C662/P89C664/ P89C668

### AC ELECTRICAL CHARACTERISTICS (6 CLOCK MODE) (Continued)

 $T_{amb}$  = 0 °C to +70 °C,  $V_{CC}$  = 5 V ± 10% or -40 °C to +85 °C,  $V_{CC}$  = 5 V ± 5%,  $V_{SS}$  = 0 V<sup>1, 2</sup>

| SYMBOL                    | PARAMETER                                 | INPUT                                   | OUTPUT                   |
|---------------------------|-------------------------------------------|-----------------------------------------|--------------------------|
| I <sup>2</sup> C Interfac | ce                                        |                                         |                          |
| t <sub>HD;STA</sub>       | START condition hold time                 | $\geq$ 7 t <sub>CLCL</sub>              | > 4.0 µs <sup>4</sup>    |
| t <sub>LOW</sub>          | SCL low time                              | ≥ 8 t <sub>CLCL</sub>                   | > 4.7 µs <sup>46</sup>   |
| thigh                     | SCL high time                             | ≥ 7 t <sub>CLCL</sub>                   | > 4.0 µs <sup>4</sup>    |
| t <sub>RC</sub>           | SCL rise time                             | ≤ 1 μs                                  | _ 5                      |
| t <sub>FC</sub>           | SCL fall time                             | ≤ 0.3 μs                                | < 0.3 μs <sup>6</sup>    |
| t <sub>SU;DAT1</sub>      | Data set-up time                          | ≥ 250 ns                                | $> 10 t_{CLCL} - t_{RD}$ |
| t <sub>SU;DAT2</sub>      | SDA set-up time (before rep. START cond.) | ≥ 250 ns                                | > 1 µs <sup>4</sup>      |
| t <sub>SU;DAT3</sub>      | SDA set-up time (before STOP cond.)       | ≥ 250 ns                                | > 4 t <sub>CLCL</sub>    |
| t <sub>HD;DAT</sub>       | Data hold time                            | ≥ 0 ns                                  | $> 4 t_{CLCL} - t_{FC}$  |
| t <sub>SU;STA</sub>       | Repeated START set-up time                | $\geq$ 7 t <sub>CLCL</sub> <sup>4</sup> | > 4.7 µs <sup>4</sup>    |
| t <sub>SU;STO</sub>       | STOP condition set-up time                | $\geq$ 7 t <sub>CLCL</sub> <sup>4</sup> | > 4.0 µs <sup>4</sup>    |
| t <sub>BUF</sub>          | Bus free time                             | $\geq$ 7 t <sub>CLCL</sub> <sup>4</sup> | > 4.7 µs <sup>4</sup>    |
| t <sub>RD</sub>           | SDA rise time                             | $\leq 1 \ \mu s^7$                      | _ 5                      |
| t <sub>FD</sub>           | SDA fall time                             | ≤ 300 ns <sup>7</sup>                   | < 0.3 µs <sup>6</sup>    |

NOTES:

Parameters are valid over operating temperature range and voltage range unless otherwise specified.
 Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF.

3. These values are characterized but not 100% production tested.

At 100 kbit/s. At other bit rates this value is inversely proportional to the bit-rate of 100 kbit/s.
 Determined by the external bus-line capacitance and the external bus-line pull-resistor, this must be < 1 μs.</li>

6. Spikes on the SDA and SCL lines with a duration of less than 3 t<sub>CLCL</sub> will be filtered out. Maximum capacitance on bus-lines SDA and

SCL = 400 pF.7.  $t_{CLCL} = 1/f_{OSC}$  = one oscillator clock period at pin XTAL1.

# P89C660/P89C662/P89C664/ P89C668

### **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                                    |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------|
| _4  | 20021028 | Product data (9397 750 10403); replaces P89C660/P89C662/P89C664 of 2001 Jul 19<br>(9397 750 08584) and P89C668 of 2001 Jul 27 (9397 750 08651) |
|     |          | Engineering Change Notice 853–2392 29118 (date: 20021028)                                                                                      |
|     |          | Modifications:                                                                                                                                 |
|     |          | <ul> <li>Integrated 89C668 in 89C66x datasheet</li> </ul>                                                                                      |
|     |          | <ul> <li>Added more description on I<sup>2</sup>C, Timer 0 and Timer 1, and Enhanced UART</li> </ul>                                           |
|     |          | <ul> <li>P2.6 must be high to activate the boot loader by hardware (ISP section).</li> </ul>                                                   |