Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 8051 | | Core Size | 8-Bit | | Speed | 33MHz | | Connectivity | I <sup>2</sup> C, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 32 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.75V ~ 5.25V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/p89c662hfa-00-512 | ### **BLOCK DIAGRAM (CPU-ORIENTED)** ## 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM ### P89C660/P89C662/P89C664/ P89C668 #### LOGIC SYMBOL ## PINNING Plastic Leaded Chip Carrier ### **Low Quad Flat Pack** # 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM P89C660/P89C662/P89C664/ P89C668 | MNEMONIC | PIN NU | MBER | TYPE | NAME AND FUNCTION | |--------------------|--------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MINEMONIC | PLCC | LQFP | TIFE | NAME AND FUNCTION | | EA/V <sub>PP</sub> | 35 | 29 | _ | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations. If $\overline{EA}$ is held high, the device executes from internal program memory. The value on the $\overline{EA}$ pin is latched when RST is released and any subsequent changes have no effect. This pin also receives the programming supply voltage (V <sub>PP</sub> ) during Flash programming. | | XTAL1 | 21 | 15 | _ | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | #### NOTE To avoid "latch-up" effect at power-on, the voltage on any pin (other than $V_{PP}$ ) must not be higher than $V_{CC}$ + 0.5 V or less than $V_{SS}$ – 0.5 V. ### 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM ### P89C660/P89C662/P89C664/ P89C668 ### **LOW POWER MODES** ### **Stop Clock Mode** The static design enables the clock speed to be reduced down to 0 MHz (stopped). When the oscillator is stopped, the RAM and Special Function Registers retain their values. This mode allows step-by-step utilization and reduces system power consumption by lowering the clock frequency down to any value. For lowest power consumption the Power-Down mode is suggested. #### Idle Mode In the idle mode (see Table 2), the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### **Power-Down Mode** To save even more power, a Power-Down mode (see Table 2) can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power-Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values down to 2.0 V and care must be taken to return $V_{CC}$ to the minimum specified operating voltages before the Power-Down mode is terminated. Either a hardware reset or external interrupt can be used to exit from Power-Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and the on-chip RAM to retain their values. To properly terminate Power-Down the reset or external interrupt should not be executed before $V_{\rm CC}$ is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize (normally less than 10ms). With an external interrupt, INT0 and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator, but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power-Down. #### **POWER-ON FLAG** The Power-On Flag (POF) is set by on-chip circuitry when the V $_{CC}$ level on the P89C660/662/664/668 rises from 0 to 5 V. The POF bit can be set or cleared by software allowing a user to determine if the reset is the result of a power-on or a warm start after Power-Down. The V $_{CC}$ level must remain above 3 V for the POF to remain unaffected by the V $_{CC}$ level. #### **Design Consideration** When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, however, access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when the idle mode is terminated by reset, the instruction following the one that invokes the idle mode should not be one that writes to a port pin or to external memory. #### ONCE™ Mode The ONCE ("On-Circuit Emulation") mode facilitates testing and debugging of systems without the device having to be removed from the circuit. The ONCE mode is invoked by: - 1. Pulling ALE low while the device is in reset and PSEN is high; - 2. Holding ALE low as RST is deactivated. While the device is in ONCE mode, the Port 0 pins go into a float state, and the other port pins and ALE and $\overline{\text{PSEN}}$ are weakly pulled high. The oscillator circuit remains active. While the device is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. #### **Programmable Clock-Out** A 50% duty cycle clock can be programmed to come out on P1.0. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed: - 1. to input the external clock for Timer/Counter 2, or - to output a 50% duty cycle clock ranging from 122 Hz to 8 MHz at a 16 MHz operating frequency (61 Hz to 4 MHz in 12 clock mode). To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer. The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L) as shown in this equation: Oscillator Frequency n × (65536 ( RCAP2H, RCAP2L)) n = 2 in 6 clock mode Where (RCAP2H,RCAP2L) = the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer. In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and the Clock-Out frequency will be the same. Table 2. External Pin Status During Idle and Power-Down mode | MODE | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | |------------|----------------|-----|------|--------|--------|---------|--------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-Down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-Down | External | 0 | 0 | Float | Data | Data | Data | ### 80C51 8-bit Flash microcontroller family #### 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM ### P89C660/P89C662/P89C664/ P89C668 If the STA and STO bits are both set, the a STOP condition is transmitted to the I<sup>2</sup>C bus if SIO1 is in a Master mode (in a Slave mode, SIO1 generates an internal STOP condition which is not transmitted). SIO1 then transmits a START condition. STO = "0": When the STO bit is reset, no STOP condition will be generated. The Serial Interrupt Flag, SI: SI = "1": When the SI flag is set, then, if the EA and ES1 (interrupt enable register) bits are also set, a serial interrupt is requested. SI is set by hardware when one of 25 of the 26 possible SIO1 states is entered. The only state that does not cause SI to be set is state F8H, which indicates that no relevant state information is available. While SI is set, the low period of the serial clock on the SCL line is stretched, and the serial transfer is suspended. A high level on the SCL line is unaffected by the serial interrupt flag. SI must be reset by software. SI = "0": When the SI flag is reset, no serial interrupt is requested, and there is no stretching of the serial clock on the SCL line. The Assert Acknowledge Flag, AA: AA = "1": If the AA flag is set, an acknowledge (low level to SDA) will be returned during the acknowledge clock pulse on the SCL line when: - The "own slave address" has been received - The general call address has been received while the general call bit (GC) in S1ADR is set - A data byte has been received while SIO1 is in the Master Receiver mode - A data byte has been received while SIO1 is in the addressed Slave Receiver mode AA = "0": if the AA flag is reset, a not acknowledge (high level to SDA) will be returned during the acknowledge clock pulse on SCL when: - A data has been received while SIO1 is in the Master Receiver mode - A data byte has been received while SIO1 is in the addressed Slave Receiver mode When SIO1 is in the addressed Slave Transmitter mode, state C8H will be entered after the last serial is transmitted (see Figure 11). When SI is cleared, SIO1 leaves state C8H, enters the not addressed Slave Receiver mode, and the SDA line remains at a high level. In state C8H, the AA flag can be set again for future address recognition. When SIO1 is in the not addressed Slave mode, its own slave address and the general call address are ignored. Consequently, no acknowledge is returned, and a serial interrupt is not requested. Thus, SIO1 can be temporarily released from the I<sup>2</sup>C bus while the bus status is monitored. While SIO1 is released from the bus, START and STOP conditions are detected, and serial data is shifted in. Address recognition can be resumed at any time by setting the AA flag. If the AA flag is set when the part's own Slave address or the general call address has been partly received, the address will be recognized at the end of the byte transmission. The Clock Rate Bits CR0, CR1, and CR2: These three bits determine the serial clock frequency when SIO1 is in a Master mode. The various serial rates are shown in Table 3. A 12.5 kHz bit rate may be used by devices that interface to the $\rm I^2C$ bus via standard I/O port lines which are software driven and slow. 100 kHz is usually the maximum bit rate and can be derived from a 16 MHz, 12 MHz, or a 6 MHz oscillator. A variable bit rate (0.5 kHz to 62.5 kHz) may also be used if Timer 1 is not required for any other purpose while SIO1 is in a Master mode. The frequencies shown in Table 3 are unimportant when SIO1 is in a Slave mode. In the Slave modes, SIO1 will automatically synchronize with any clock frequency up to 100 kHz. #### The Status Register, S1STA S1STA is an 8-bit read-only special function register. The three least significant bits are always zero. The five most significant bits contain the status code. There are 26 possible status codes. When S1STA contains F8H, no relevant state information is available and no serial interrupt is requested. All other S1STA values correspond to defined SIO1 states. When each of these states is entered, a serial interrupt is requested (SI = "1"). A valid status code is present in S1STA one machine cycle after SI is set by hardware and is still present one machine cycle after SI has been reset by software. ### 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM P89C660/P89C662/P89C664/ P89C668 Table 3. **Serial Clock Rates** | 6-cloc | 6-clock mode | | | | | | | | | | | | |--------|--------------|-----|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------------------------------------------------------|--|--|--|--| | | | | | BIT FREG | | | | | | | | | | CR2 | CR1 | CR0 | 3 MHz | 6 MHz | 8 MHz | 12 MHz <sup>2</sup> | 15 MHz <sup>2</sup> | f <sub>OSC</sub> DIVIDED BY | | | | | | 0 | 0 | 0 | 23 | 47 | 62.5 | 94 | 117 <sup>1</sup> | 128 | | | | | | 0 | 0 | 1 | 27 | 54 | 71 | 107 <sup>1</sup> | 134 <sup>1</sup> | 112 | | | | | | 0 | 1 | 0 | 31 | 63 | 83.3 | 125 <sup>1</sup> | 156 <sup>1</sup> | 96 | | | | | | 0 | 1 | 1 | 37 | 75 | 100 | 150 <sup>1</sup> | 188 <sup>1</sup> | 80 | | | | | | 1 | 0 | 0 | 6.25 | 12.5 | 17 | 25 | 31 | 480 | | | | | | 1 | 0 | 1 | 50 | 100 | 133 <sup>1</sup> | 200 <sup>1</sup> | 250 <sup>1</sup> | 60 | | | | | | 1 | 1 | 0 | 100 | 200 | 267 <sup>1</sup> | 400 <sup>1</sup> | 500 <sup>1</sup> | 30 | | | | | | 1 | 1 | 1 | 0.24 < 62.5<br>0 < 255 | 0.49 < 62.5<br>0 < 254 | 0.65 < 55.6<br>0 < 253 | 0.98 < 50.0<br>0 < 251 | 1.22 < 52.1<br>0 < 250 | 48 × (256 – (reload value Timer 1))<br>Reload value Timer 1 in Mode 2. | | | | | ### 12-clock mode | | | | | BIT FREC | | | | | |-----|-----|-----|-------------|-------------|------------------|---------------------|---------------------|-------------------------------------| | CR2 | CR1 | CR0 | 6 MHz | 12 MHz | 16 MHz | 24 MHz <sup>3</sup> | 30 MHz <sup>3</sup> | f <sub>OSC</sub> DIVIDED BY | | 0 | 0 | 0 | 23 | 47 | 62.5 | 94 | 117 <sup>1</sup> | 256 | | 0 | 0 | 1 | 27 | 54 | 71 | 107 <sup>1</sup> | 134 <sup>1</sup> | 224 | | 0 | 1 | 0 | 31 | 63 | 83.3 | 125 <sup>1</sup> | 156 <sup>1</sup> | 192 | | 0 | 1 | 1 | 37 | 75 | 100 | 150 <sup>1</sup> | 188 <sup>1</sup> | 160 | | 1 | 0 | 0 | 6.25 | 12.5 | 17 | 25 | 31 | 960 | | 1 | 0 | 1 | 50 | 100 | 133 <sup>1</sup> | 200 <sup>1</sup> | 250 <sup>1</sup> | 120 | | 1 | 1 | 0 | 100 | 200 | 267 <sup>1</sup> | 400 <sup>1</sup> | 500 <sup>1</sup> | 60 | | 1 | 1 | 1 | 0.24 < 62.5 | 0.49 < 62.5 | 0.65 < 55.6 | 0.98 < 50.0 | 1.22 < 52.1 | 96 × (256 – (reload value Timer 1)) | | | | | 0 < 255 | 0 < 254 | 0 < 253 | 0 < 251 | 0 < 250 | Reload value Timer 1 in Mode 2. | #### NOTES: - These frequencies exceed the upper limit of 100 kHz of the I<sup>2</sup>C-bus specification and cannot be used in an I<sup>2</sup>C-bus application. At f<sub>OSC</sub> = 12 MHz/15 MHz the maximum I<sup>2</sup>C bus rate of 100 kHz cannot be realized due to the fixed divider rates. At f<sub>OSC</sub> = 24 MHz/30 MHz the maximum I<sup>2</sup>C bus rate of 100 kHz cannot be realized due to the fixed divider rates. ## 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM ### P89C660/P89C662/P89C664/ P89C668 Figure 8. Format and States in the Master Transmitter mode ### 80C51 8-bit Flash microcontroller family ### P89C660/P89C662/P89C664/ P89C668 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM | S | CON | Addres | s = 98H | | | | | | | | | Reset Value = 00H | |-------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|----------------------|----------------------|----------------------|-----------------------|----------|----------|----------------------------------------|-------------------------------------------------------------------------| | | | Bit Add | ressable | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | | | | SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | | Where | Where SM0, SM1 specify the serial port mode, as follows: | | | | | | | | | | | | | SM0 | SM1 | Mode | Description | E | Baud Ra | ate | | | | | | | | 0 | 0 | 0 | shift register | | f <sub>OSC</sub> /12 | 2 (12-cl | ock mod | de) or f <sub>O</sub> | SC/6 (6- | -clock n | node) | | | 0 | 1 | 1 | 8-bit UART | | variable | Э | | | | | | | | 1 | 0 | 2 | 9-bit UART | | f <sub>OSC</sub> /64 | 1 or f <sub>OS</sub> | <sub>C</sub> /32 (12 | 2-clock i | mode) o | r fosc/3 | 32 or f <sub>OS</sub> | <sub>SC</sub> /16 (6-clock mode) | | 1 | 1 | 3 | 9-bit UART | | variable | Э | | | | | | | | SM2 | acti | vated if th | | data bit | (RB8) is | | | | | | | M2 is set to 1, then RI will not be tivated if a valid stop bit was not | | REN | Ena | ables seri | al reception. Set | by soft | ware to | enable | reception | n. Clea | r by sof | tware to | disable | e reception. | | TB8 | The | 9th data | bit that will be to | ransmitt | ed in M | odes 2 | and 3. S | Set or cl | ear by s | oftware | as desi | red. | | RB8 | | In Modes 2 and 3, is the 9th data bit that was received. In Mode 1, it SM2=0, RB8 is the stop bit that was received. In Mode 0, RB8 is not used. | | | | | | | | | | | | TI | | Transmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of the stop bit in the other modes, in any serial transmission. Must be cleared by software. | | | | | | | | | | | | RI | | Receive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the stop bit time in the other | | | | | | | | | through the stop bit time in the other | | | | mod | des, in an | y serial reception | n (exce | pt see S | SM2). N | lust be o | cleared | by softw | are. | | SU01626 | Figure 26. Serial Port Control (SCON) Register | | Baud Rate | | £ | SMOD | Timer 1 | | | | |---------------|---------------|--------------|------------|--------|---------|------|--------------|--| | Mode | 12-clock mode | 6-clock mode | fosc | SINIOD | C/T | Mode | Reload Value | | | Mode 0 Max | 1.67 MHz | 3.34 MHz | 20 MHz | Х | Х | Х | Х | | | Mode 2 Max | 625 k | 1250 k | 20 MHz | 1 | Х | Х | X | | | Mode 1, 3 Max | 104.2 k | 208.4 k | 20 MHz | 1 | 0 | 2 | FFH | | | Mode 1, 3 | 19.2 k | 38.4 k | 11.059 MHz | 1 | 0 | 2 | FDH | | | | 9.6 k | 19.2 k | 11.059 MHz | 0 | 0 | 2 | FDH | | | | 4.8 k | 9.6 k | 11.059 MHz | 0 | 0 | 2 | FAH | | | | 2.4 k | 4.8 k | 11.059 MHz | 0 | 0 | 2 | F4H | | | | 1.2 k | 2.4 k | 11.059 MHz | 0 | 0 | 2 | E8H | | | | 137.5 | 275 | 11.986 MHz | 0 | 0 | 2 | 1DH | | | | 110 | 220 | 6 MHz | 0 | 0 | 2 | 72H | | | | 110 | 220 | 12 MHz | 0 | 0 | 1 | FEEBH | | Figure 27. Timer 1 Generated Commonly Used Baud Rates #### More About Mode 0 Serial data enters and exits through RxD. TxD outputs the shift clock. Eight data bits are transmitted/received (LSB first). The baud rate is fixed at 1/12 the oscillator frequency (12-clock mode) or 1/6 the oscillator frequency (6-clock mode). Figure 28 shows a simplified functional diagram of the serial port in Mode 0, and associated timing. Transmission is initiated by any instruction that uses SBUF as a destination register. The "write to SBUF" signal at S6P2 also loads a 1 into the 9th position of the transmit shift register and tells the TX Control block to commence a transmission. The internal timing is such that one full machine cycle will elapse between "write to SBUF" and activation of SEND. SEND enables the output of the shift register to the alternate output function line of P3.0 and also enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK is low during S3, S4, and S5 of every machine cycle, and high during S6, S1, and S2. At S6P2 of every machine cycle in which SEND is active, the contents of the transmit shift are shifted to the right one position. As data bits shift out to the right, zeros come in from the left. When the MSB of the data byte is at the output position of the shift register, then the 1 that was initially loaded into the 9th position, is just to the left of the MSB, and all positions to the left of that contain zeros. This condition flags the TX Control block to do one last shift and then deactivate SEND and set T1. Both of these actions occur at S1P1 of the 10th machine cycle after "write to SBUF." Reception is initiated by the condition REN = 1 and R1 = 0. At S6P2 of the next machine cycle, the RX Control unit writes the bits 11111110 to the receive shift register, and activates RECEIVE in the next clock phase. RECEIVE enable SHIFT CLOCK to the alternate output function line of P3.1. SHIFT CLOCK makes transitions at S3P1 and S6P1 of every machine cycle. At S6P2 of every machine cycle in which RECEIVE is active, the contents of the receive shift register are ### 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM ### P89C660/P89C662/P89C664/ P89C668 Figure 29. Serial Port Mode 1 ### 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM ### P89C660/P89C662/P89C664/ P89C668 #### **Enhanced UART** In addition to the standard operation, the UART can perform framing error detect by looking for missing stop bits, and automatic address recognition. The UART also fully supports multiprocessor communication as does the standard 80C51 UART. When used for framing error detect, the UART looks for missing stop bits in the communication. A missing bit will set the FE bit in the SOCON register. The FE bit shares the SOCON.7 bit with SMO, and the function of SOCON.7 is determined by PCON.6 (SMODO) (see Figure 32). If SMODO is set then SOCON.7 functions as FE. SOCON.7 functions as SMO when SMODO is cleared. When used as FE, SOCON.7 can only be cleared by software (refer to Figure 33). #### **Automatic Address Recognition** Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SOCON. In the 9-bit UART modes (mode 2 and mode 3), the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9-bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 34. The 8-bit mode is called Mode 1. In this mode, the RI flag will be set if SM2 is enabled and the information received has a valid stop bit following the 8 address bits, and the information is either a Given or Broadcast address. Mode 0 is the Shift Register mode and SM2 is ignored. Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme: Slave 0 SADDR = 1100 0000 SADEN = 1111 1101 Given = 1100 00X0 Slave 1 SADDR = 1100 0000 SADEN = 1111 1110 Given = 1100 000X In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000. In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0: | Slave 0 | SADDR<br>SADEN<br>Given | =<br>=<br>= | <u>1111</u> | 0000<br>1001<br>0XX0 | |---------|-------------------------|-------------|-------------|----------------------| | Slave 1 | SADDR<br>SADEN<br>Given | =<br>=<br>= | 1111 | 0000<br>1010<br>0X0X | | Slave 2 | SADDR<br>SADEN<br>Given | = = | 1111 | 0000<br>1100<br>00XX | In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0=0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1=0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2=0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2=1 to exclude slave 2. The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are trended as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal. Upon reset, SADDR (SFR address 0A9H) and SADEN (SFR address 0B9H) are leaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard 80C51 type UART drivers which do not make use of this feature. ### 80C51 8-bit Flash microcontroller family ### P89C660/P89C662/P89C664/ P89C668 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM Figure 43. CMOD: PCA Counter Mode Register Figure 44. CCON: PCA Counter Control Register ### 80C51 8-bit Flash microcontroller family ### P89C660/P89C662/P89C664/ P89C668 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM Figure 47. PCA Capture Mode Figure 48. PCA Compare Mode 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM #### CCON (C0H) CR CCF4 CCF3 CCF2 CCF1 CCF0 WRITE TO CCAPnH RESET PCA INTERRUPT WRITE TO CCAPnL CCAPnH CCAPnL (TO CCFn) MATCH ENABLE 16-BIT COMPARATOR TOGGLE **→** CEXn СН CL PCA TIMER/COUNTER CCAPMn, n: 0..4 (C2H – C6H) ECOMn CAPPn CAPNn MATn TOGn PWMn **ECCFn** 0 0 0 SU01103 Figure 49. PCA High Speed Output Mode Figure 50. PCA PWM Mode ## 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM ### P89C660/P89C662/P89C664/ P89C668 Figure 51. PCA Watchdog Timer m(Module 4 only) #### **PCA Watchdog Timer** An on-board watchdog timer is available with the PCA to improve the reliability of the system without increasing chip count. Watchdog timers are useful for systems that are susceptible to noise, power glitches, or electrostatic discharge. Module 4 is the only PCA module that can be programmed as a watchdog. However, this module can still be used for other modes if the watchdog is not needed. Figure 51 shows a diagram of how the watchdog works. The user pre-loads a 16-bit value in the compare registers. Just like the other compare modes, this 16-bit value is compared to the PCA timer value. If a match is allowed to occur, an internal reset will be generated. This will not cause the RST pin to be driven high. In order to hold off the reset, the user has three options: - periodically change the compare value so it will never match the PCA timer. - periodically change the PCA timer value so it will never match the compare values, or - disable the watchdog by clearing the WDTE bit before a match occurs and then re-enable it. The first two options are more reliable because the watchdog timer is never disabled as in option #3. If the program counter ever goes astray, a match will eventually occur and cause an internal reset. The second option is also not recommended if other PCA modules are being used. Remember, the PCA timer is the time base for all modules; changing the time base for other modules would not be a good idea. Thus, in most applications the first solution is the best option. Figure 52 shows the code for initializing the watchdog timer. Module 4 can be configured in either compare mode, and the WDTE bit in CMOD must also be set. The user's software must periodically change (CCAP4H,CCAP4L) to keep a match from occurring with the PCA timer (CH,CL). This code is given in the WATCHDOG routine in Figure 52. This routine should not be part of an interrupt service routine, because if the program counter goes astray and gets stuck in an infinite loop, interrupts will still be serviced and the watchdog will keep getting reset. Thus, the purpose of the watchdog would be defeated. Instead, call this subroutine from the main program within $2^{16}$ count of the PCA timer. ## 80C51 8-bit Flash microcontroller family P89C660/P89C662/P89C664/ P89C668 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM Figure 54. Internal and External Data Memory Address Space with EXTRAM = 0 ### Hardware WatchDog Timer (One-Time Enabled with Reset-Out for P89C660/662/664/668) The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer reset (WDTRST) SFR. The WDT is disabled at reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST (SFR location 0A6H). When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output reset HIGH pulse at the RST pin. ### **Using the WDT** To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST (SFR location 0A6H). When WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT, the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When the WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is $98 \times T_{\mbox{OSC}}$ (6 clock mode; 196 in 12 clock mode), where $T_{OSC} = 1/f_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset. ### 80C51 8-bit Flash microcontroller family ### P89C660/P89C662/P89C664/ P89C668 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM | IAP CALL | PARAMETER | | | | | | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | PROGRAM STATUS BYTE | Input Parameters: R0 = osc freq (integer) R1 = 06h R1 = 86h (WDT feed, Rx2, 66x only) DPH = 00h DPL = 00h - program status byte ACC = status byte Return Parameter ACC = 00 if pass; not 00 if fails Sample routine: ;***** Program Status Byte (SB) ***** ;***** DPTR indicates program status byte ***** ;***** ACC holds new value of Status Byte to program ***** | | | | | | | | WRSB: MOV AUXR1,#20H ;set the ENBOOT bit MOV R0,#11 ;FOSC MOV R1,#06H ;program status byte or boot vector MOV DPTR,#0000h ;specify status byte MOV A,NEW_SB ; CALL PGM_MTP ;execute the function RET | | | | | | | PROGRAM BOOT VECTOR | Input Parameters: R0 = osc freq (integer) R1 = 06h R1 = 86h (WDT feed, Rx2 & 66x only) DPH = 00h DPL = 01h - program boot vector ACC = boot vector Return Parameter ACC = 00 if pass; not 00 if fails Sample routine: ; ***** Program Boot Vector (BV) ***** ; ***** DPTR indicates program boot vector **** ; ***** ACC holds new value of boot vector to program ***** WRBV: MOV AUXR1, #20H ; set the ENBOOT bit | | | | | | | | MOV R0,#11 ;FOSC MOV R1,#06H ;program status byte or boot vector MOV DPTR,#0001h ;specify boot vector MOV A,NEW_SB ;new value for the boot vector CALL PGM_MTP ;execute the function RET | | | | | | | READ DEVICE DATA | Input Parameters: R1 = 03h R1 = 83h (WDT feed, Rx2 & 66x only) DPTR = address of byte to read Return Parameter ACC = value of byte read Sample routine: ;***** DData returned in ACC **** ;***** DPTR holds address of byte to read ***** RDData: MOV AUXR1,#20H ;set the ENBOOT bit MOV R0,#11 ;FOSC MOV R1,#03H ;read data function MOV DPTR,Address ;specify address of byte to read CALL PGM_MTP ;execute the function | | | | | | ### 80C51 8-bit Flash microcontroller family P89C660/P89C662/P89C664/ P89C668 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM #### DC ELECTRICAL CHARACTERISTICS $T_{amb} = 0 \, ^{\circ}C$ to +70 $^{\circ}C$ , 5 V $\pm$ 10% or -40 $^{\circ}C$ to +85 $^{\circ}C$ ; 5V $\pm$ 5%; $V_{SS} = 0$ V | CVMDOL | DADAMETER | TEST | | UNIT | | | |------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------|------------------|--------------------------|----------| | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP <sup>1</sup> | MAX | UNII | | V <sub>IL</sub> | Input low voltage | 4.5 V < V <sub>CC</sub> < 5.5 V | -0.5 | | 0.2 V <sub>CC</sub> -0.1 | V | | V <sub>IL2</sub> | Input low voltage to P1.6/SCL, P1.7/SDA <sup>11</sup> | | -0.5 | | 0.3V <sub>DD</sub> | V | | V <sub>IH</sub> | Input high voltage (ports 0, 1, 2, 3, EA) | | 0.2V <sub>CC</sub> +0.9 | | V <sub>CC</sub> +0.5 | V | | V <sub>IH1</sub> | Input high voltage, XTAL1, RST | | 0.7V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | V | | V <sub>IH2</sub> | Input high voltage, P1.6/SCL, P1.7/SDA <sup>11</sup> | | 0.7V <sub>DD</sub> | | 6.0 | V | | V <sub>OL</sub> | Output low voltage, ports 1, 2, 38 | $V_{CC} = 4.5 \text{ V}$ $I_{OL} = 1.6 \text{ mA}^2$ | - | | 0.4 | V | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN 7, 8 | $V_{CC} = 4.5 \text{ V}$<br>$I_{OL} = 3.2 \text{ mA}^2$ | - | | 0.45 | V | | $V_{OL2}$ | Output low voltage, P1.6/SCL, P1.7/SDA | $I_{OL} = 3.0 \text{ mA}$ | _ | | 0.4 | V | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3 <sup>3</sup> | $V_{CC} = 4.5 \text{ V}$ $I_{OH} = -30 \mu\text{A}$ | V <sub>CC</sub> - 0.7 | | - | V | | V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode), ALE <sup>9</sup> , PSEN <sup>3</sup> | $V_{CC} = 4.5 \text{ V}$<br>$I_{OH} = -3.2 \text{ mA}$ | V <sub>CC</sub> - 0.7 | | - | V | | I <sub>IL</sub> | Logical 0 input current, ports 1, 2, 3 | V <sub>IN</sub> = 0.4 V | -1 | | <b>-</b> 75 | μΑ | | I <sub>TL</sub> | Logical 1-to-0 transition current, ports 1, 2, 3 <sup>6</sup> | V <sub>IN</sub> = 2.0 V<br>See Note 4 | _ | | -650 | μА | | ILI | Input leakage current, port 0 | $0.45 < V_{IN} < V_{CC} - 0.3$ | _ | | ±10 | μΑ | | I <sub>L2</sub> | Input leakage current, P1.6/SCL, P1.7/SDA | 0V < VI < 6 V<br>0V < V <sub>DD</sub> < 5.5 V | _ | | 10 | μА | | I <sub>CC</sub> | Power supply current (see Figure 64): Active mode (see Note 5) Idle mode (see Note 5) | See Note 5 | | | | | | | Power-Down mode or clock stopped (see Figure 71 for conditions) | $T_{amb} = 0$ °C to 70 °C<br>$T_{amb} = -40$ °C to +85 °C | | 20 | 100<br>125 | μA<br>μA | | | Programming and erase mode | f <sub>osc</sub> = 20 MHz | | 60 | | mA | | R <sub>RST</sub> | Internal reset pull-down resistor | | 40 | | 225 | kΩ | | C <sub>IO</sub> | Pin capacitance <sup>10</sup> (except <del>EA</del> ) | | _ | | 15 | pF | 1. Typical ratings are not guaranteed. The values listed are at room temperature, 5 V. - Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions. - 3. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the VCC-0.7 specification when the address bits are stabilizing. - Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2 V. 5. See Figures 68 through 71 for $I_{CC}$ test conditions and Figure 64 for $I_{CC}$ vs Freq. Idle mode: $I_{CC(MAX)} = (1.2 \times FREQ. + 0.0)$ mA in 6 clock mode; $(1.4 \times FREQ. + 8.0)$ mA in 12 clock mode. 6. This value applies to $T_{amb} = 0$ °C to +70 °C. I<sub>CC(MAX)</sub> = (2.8 × FREQ. + 8.0)mA for all devices, in 6 clock mode; (1.4 × FREQ. + 8.0)mA in 12 clock mode. - Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF. - Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 15 mA (\*NOTE: This is 85 °C specification.) Maximum IOL per 8-bit port: 26 mA Maximum total I<sub>OL</sub> for all outputs: 71 mA If I<sub>OL</sub> exceeds the test condition, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed 9. ALE is tested to V<sub>OH1</sub>, except when ALE is off then V<sub>OH</sub> is the voltage specification. - 10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25 pF. Pin capacitance of ceramic package is less than 15 pF (except EA is 25 pF). - 11. The input threshold voltage of P1.6 and P1.7 (SIO1) meets the I<sup>2</sup>C specification, so an input voltage below 1.5 V will be recognized as a logic 0 while an input voltage above 3.0 V will be recognized as a logic 1. ### 80C51 8-bit Flash microcontroller family P89C660/P89C662/P89C664/ P89C668 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM #### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: A - Address C - Clock D - Input data H - Logic level high I – Instruction (program memory contents) L - Logic level low, or ALE P - PSEN Q - Output data R - RD signal $\begin{array}{l} t \ - \ \text{Time} \\ \text{V} \ - \ \text{Valid} \end{array}$ W- WR signal X - No longer a valid logic level Z - Float **Examples:** $t_{AVLL}$ = Time for address valid to ALE low. $t_{LLPL}$ = Time for ALE low to $\overline{PSEN}$ low. Figure 57. External Program Memory Read Cycle Figure 58. External Data Memory Read Cycle Figure 59. External Data Memory Write Cycle Figure 60. Shift Register Mode Timing Figure 61. External Clock Drive ## 80C51 8-bit Flash microcontroller family 16KB/32KB/64KB ISP/IAP Flash with 512B/1KB/2KB/8KB RAM P89C660/P89C662/P89C664/ P89C668 #### **Data sheet status** | Level | Data sheet status [1] | Product<br>status <sup>[2] [3]</sup> | Definitions | |-------|-----------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | <sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design. #### **Definitions** Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. #### Contact information For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com © Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A. Date of release: 10-02 Document order number: 9397 750 10403 Let's make things better. Philips Semiconductors <sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. <sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.