



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                              |
|---------------------------------|--------------------------------------------------------------|
| Product Status                  | Obsolete                                                     |
| Programmable Type               | In System Programmable                                       |
| Delay Time tpd(1) Max           | 10 ns                                                        |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                    |
| Number of Logic Elements/Blocks | 2                                                            |
| Number of Macrocells            | 32                                                           |
| Number of Gates                 | 600                                                          |
| Number of I/O                   | 34                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 44-TQFP                                                      |
| Supplier Device Package         | 44-TQFP (10x10)                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3032atc44-10aa |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 3000A devices contain 32 to 512 macrocells, combined into groups of 16 macrocells called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with shareable expander and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

MAX 3000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 3000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 3000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 3000A devices to be used in mixed-voltage systems.

MAX 3000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry–standard PC– and UNIX–workstation–based EDA tools. The software runs on Windows–based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 3000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array (PIA)
- I/O control blocks

The MAX 3000A architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 3000A devices.

#### Macrocells

MAX 3000A macrocells can be individually configured for either sequential or combinatorial logic operation. Macrocells consist of three functional blocks: logic array, product–term select matrix, and programmable register. Figure 2 shows a MAX 3000A macrocell.

Figure 2. MAX 3000A Macrocell



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product–term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development system software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal mode, which achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 3000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the two global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product–term select matrix allocates product terms to control these operations. Although the product–term–driven preset and clear from the register are active high, active–low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active–low dedicated global clear pin (GCLRn).

## **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, highly complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 3000A architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. Shareable expanders incur a small delay  $(t_{SEXP})$ . Figure 3 shows how shareable expanders can feed multiple macrocells.

Shareable expanders can be shared by any or all macrocells in an LAB.

Macrocell Product-Term Logic

Product-Term Select Matrix

Macrocell Product-Term Logic

Additional Product-Term Logic

Figure 3. MAX 3000A Shareable Expanders

## Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 3000A Device

The time required to program a single MAX 3000A device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG}$  = Programming time  $t_{PPULSE}$  = Sum of the fixed times to erase, program, and

verify the EEPROM cells

Cycle<sub>PTCK</sub> = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 3000A device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time

 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells

 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary–scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary–Scan Register Length |                               |  |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |  |  |  |
| EPM3032A                                         | 96                            |  |  |  |  |  |  |  |
| EPM3064A                                         | 192                           |  |  |  |  |  |  |  |
| EPM3128A                                         | 288                           |  |  |  |  |  |  |  |
| EPM3256A                                         | 480                           |  |  |  |  |  |  |  |
| EPM3512A                                         | 624                           |  |  |  |  |  |  |  |

| Table 9. 32- | Table 9. 32-Bit MAX 3000A Device IDCODE ValueNote (1) |                       |                                      |                  |  |  |  |  |  |  |  |  |  |
|--------------|-------------------------------------------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|--|--|--|
| Device       |                                                       | IDCODE (32 bits)      |                                      |                  |  |  |  |  |  |  |  |  |  |
|              | Version<br>(4 Bits)                                   | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |  |  |  |  |
| EPM3032A     | 0001                                                  | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM3064A     | 0001                                                  | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM3128A     | 0001                                                  | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM3256A     | 0001                                                  | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM3512A     | 0001                                                  | 0111 0101 0001 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.

#### Note:

(1) When  $V_{\rm CCIO}$  is 3.3 V, a MAX 3000A device can drive a 2.5–V device that has 3.3–V tolerant inputs.

## Open-Drain Output Option

MAX 3000A devices provide an optional open–drain (equivalent to open–collector) output for each I/O pin. This open–drain output enables the device to provide system–level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired–OR plane.

Open-drain output pins on MAX 3000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{\rm IH}$ . When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting CMOS requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor

#### Slew-Rate Control

The output buffer for each MAX 3000A I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

# **Design Security**

All MAX 3000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

# **Generic Testing**

MAX 3000A devices are fully tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 8. Test patterns can be used and then erased during early stages of the production flow.

#### Figure 8. MAX 3000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fastground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V devices or outputs.



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 1          | Table 12. MAX 3000A Device Absolute Maximum Ratings Note (1) |                                    |      |      |    |  |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------|------------------------------------|------|------|----|--|--|--|--|--|--|--|
| Symbol           | Parameter                                                    | Min                                | Max  | Unit |    |  |  |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                               | With respect to ground (2)         | -0.5 | 4.6  | V  |  |  |  |  |  |  |  |
| V <sub>I</sub>   | DC input voltage                                             |                                    | -2.0 | 5.75 | V  |  |  |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                   |                                    | -25  | 25   | mA |  |  |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                          | No bias                            | -65  | 150  | °C |  |  |  |  |  |  |  |
| T <sub>A</sub>   | Ambient temperature                                          | Under bias                         | -65  | 135  | °C |  |  |  |  |  |  |  |
| TJ               | Junction temperature                                         | PQFP and TQFP packages, under bias |      | 135  | °C |  |  |  |  |  |  |  |

| Table 1          | Table 15. MAX 3000A Device Capacitance Note (9) |                                     |  |   |    |  |  |  |  |  |
|------------------|-------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|--|
| Symbol           | Parameter                                       | Conditions Min Max Unit             |  |   |    |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 22.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The  $I_{OH}$  parameter refers to high-level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 μA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin (high-voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100  $\mu$ s. The sufficient  $V_{CCINT}$  voltage level for POR is 3.0 V. The device is fully initialized within the POR time after  $V_{CCINT}$  reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for  $-40^{\circ}$  to  $100^{\circ}$  C. For in-system programming support between  $-40^{\circ}$  and  $0^{\circ}$  C, contact Altera Applications.

Figure 9 shows the typical output drive characteristics of MAX 3000A devices.

3.3 V 150  $I_{OL}$ 100 Typical I<sub>O</sub>  $V_{CCINT} = 3.3 V$ Output  $V_{CCIO} = 3.3 V$ Current (mA) Temperature = 25 °C 50  $I_{OH}$ VO Output Voltage (V) 2.5 V 150  $I_{OL}$ 100 Typical IO  $V_{CCINT} = 3.3 V$ Output  $V_{CCIO} = 2.5 V$ Current (mA) Temperature = 25 °C 50  $I_{OH}$ 0 2 VO Output Voltage (V)

Figure 9. Output Drive Characteristics of MAX 3000A Devices

# Power Sequencing & Hot-Socketing

Because MAX 3000A devices can be used in a mixed–voltage environment, they have been designed specifically to tolerate any possible power–up sequence. The  $V_{CCIO}$  and  $V_{CCINT}$  power planes can be powered in any order.

Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user.

Figure 11. MAX 3000A Switching Waveforms





 $-t_{OD}$ 

 $\leftarrow t_{OD} \rightarrow$ 

26 Altera Corporation

Register Output to Pin

| Table 17  | Table 17. EPM3032A Internal Timing Parameters (Part 2 of 2) Note (1) |                             |     |     |     |     |     |      |    |
|-----------|----------------------------------------------------------------------|-----------------------------|-----|-----|-----|-----|-----|------|----|
| Symbol    | Parameter                                                            | Conditions Speed Grade Unit |     |     |     |     |     | Unit |    |
|           |                                                                      |                             | -4  |     | -7  |     | -10 |      |    |
|           |                                                                      |                             | Min | Max | Min | Max | Min | Max  |    |
| $t_{LPA}$ | Low-power adder                                                      | (5)                         |     | 2.5 |     | 4.0 |     | 5.0  | ns |

| Table 18          | 8. EPM3064A External Timin               | g Parameters   | Note ( | 1)  |       |       |       |      |      |
|-------------------|------------------------------------------|----------------|--------|-----|-------|-------|-------|------|------|
| Symbol            | Parameter                                | Conditions     |        |     | Speed | Grade |       |      | Unit |
|                   |                                          |                | _      | 4   | _     | 7     |       | 10   |      |
|                   |                                          |                | Min    | Max | Min   | Max   | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF (2) |        | 4.5 |       | 7.5   |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF (2) |        | 4.5 |       | 7.5   |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  | (2)            | 2.8    |     | 4.7   |       | 6.2   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   | (2)            | 0.0    |     | 0.0   |       | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     | 1.0    | 3.1 | 1.0   | 5.1   | 1.0   | 7.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)            | 1.6    |     | 2.6   |       | 3.6   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.3    |     | 0.4   |       | 0.6   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0    | 4.3 | 1.0   | 7.2   | 1.0   | 9.6  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 2.0    |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)            |        | 4.5 |       | 7.4   |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)       | 222.2  |     | 135.1 |       | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)            |        | 4.5 |       | 7.4   |       | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (2), (4)       | 222.2  |     | 135.1 |       | 100.0 |      | MHz  |

| Symbol            | Parameter                                                                                     | Conditions |     |     | Speed | Grade |     |      | Unit |
|-------------------|-----------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|
|                   |                                                                                               |            | _   | 4   | -     | -7    | _   | 10   |      |
|                   |                                                                                               |            | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                    |            |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                                |            |     | 0.6 |       | 1.1   |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                         |            |     | 1.8 |       | 3.0   |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                       |            |     | 0.4 |       | 0.7   |     | 0.9  | ns   |
| $t_{LAD}$         | Logic array delay                                                                             |            |     | 1.5 |       | 2.5   |     | 3.2  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                     |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                  |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                  | C1 = 35 pF |     | 0.8 |       | 1.3   |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                  | C1 = 35 pF |     | 1.3 |       | 1.8   |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on $V_{CCIO} = 2.5 \text{ V or } 3.3 \text{ V}$ | C1 = 35 pF |     | 5.8 |       | 6.3   |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$                   | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$                   | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V      | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                                   | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                           |            | 1.3 |     | 2.0   |       | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                            |            | 0.6 |     | 1.0   |       | 1.3 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                                |            |     | 0.7 |       | 1.2   |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                           |            |     | 0.6 |       | 0.9   |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                             |            |     | 1.2 |       | 1.9   |     | 2.5  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                          |            |     | 0.6 |       | 1.0   |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                          |            |     | 1.0 |       | 1.5   |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                          |            |     | 1.3 |       | 2.1   |     | 2.9  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                           |            |     | 1.3 |       | 2.1   |     | 2.9  | ns   |

| Table 19         | Table 19. EPM3064A Internal Timing Parameters (Part 2 of 2) Note (1) |            |     |     |       |       |     |     |      |
|------------------|----------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------|
| Symbol           | Parameter                                                            | Conditions |     |     | Speed | Grade |     |     | Unit |
|                  |                                                                      |            | _   | 4   | -7    |       | -10 |     |      |
|                  |                                                                      |            | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>PIA</sub> | PIA delay                                                            | (2)        |     | 1.0 |       | 1.7   |     | 2.3 | ns   |
| $t_{LPA}$        | Low-power adder                                                      | (5)        |     | 3.5 |       | 4.0   |     | 5.0 | ns   |

| Table 20          | 0. EPM3128A External 1                   | iming Param       | eters       | Note (1) |       |     |      |      |     |  |
|-------------------|------------------------------------------|-------------------|-------------|----------|-------|-----|------|------|-----|--|
| Symbol            | Parameter                                | Conditions        | Speed Grade |          |       |     |      |      |     |  |
|                   |                                          |                   | -5          |          | _     | -7  |      | -10  |     |  |
|                   |                                          |                   | Min         | Max      | Min   | Max | Min  | Max  |     |  |
| t <sub>PD1</sub>  | Input to non-<br>registered output       | C1 = 35 pF<br>(2) |             | 5.0      |       | 7.5 |      | 10   | ns  |  |
| t <sub>PD2</sub>  | I/O input to non–<br>registered output   | C1 = 35 pF<br>(2) |             | 5.0      |       | 7.5 |      | 10   | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                  | (2)               | 3.3         |          | 4.9   |     | 6.6  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                   | (2)               | 0.0         |          | 0.0   |     | 0.0  |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        | 1.0         | 3.4      | 1.0   | 5.0 | 1.0  | 6.6  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                   |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                    |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)               | 1.8         |          | 2.8   |     | 3.8  |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                    | (2)               | 0.2         |          | 0.3   |     | 0.4  |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF<br>(2) | 1.0         | 4.9      | 1.0   | 7.1 | 1.0  | 9.4  | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 2.0         |          | 3.0   |     | 4.0  |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period              | (2)               |             | 5.2      |       | 7.7 |      | 10.2 | ns  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (2), (4)          | 192.3       |          | 129.9 |     | 98.0 |      | MHz |  |
| t <sub>ACNT</sub> | Minimum array clock period               | (2)               |             | 5.2      |       | 7.7 |      | 10.2 | ns  |  |

| Table 20          | Table 20. EPM3128A External Timing Parameters Note (1) |            |       |     |       |       |      |     |      |  |
|-------------------|--------------------------------------------------------|------------|-------|-----|-------|-------|------|-----|------|--|
| Symbol            | Parameter                                              | Conditions |       |     | Speed | Grade |      |     | Unit |  |
|                   |                                                        |            | -5 -7 |     |       | -10   |      |     |      |  |
|                   |                                                        |            | Min   | Max | Min   | Max   | Min  | Max |      |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                 | (2), (4)   | 192.3 |     | 129.9 |       | 98.0 |     | MHz  |  |

| Symbol            | Parameter                                                                           | Conditions | Speed Grade |     |     |     |     |      |    |
|-------------------|-------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|------|----|
|                   |                                                                                     |            | _           | 5   | -7  |     | -10 |      |    |
|                   |                                                                                     |            | Min         | Max | Min | Max | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                          |            |             | 0.7 |     | 1.0 |     | 1.4  | ns |
| $t_{IO}$          | I/O input pad and buffer delay                                                      |            |             | 0.7 |     | 1.0 |     | 1.4  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                               |            |             | 2.0 |     | 2.9 |     | 3.8  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                             |            |             | 0.4 |     | 0.7 |     | 0.9  | ns |
| $t_{LAD}$         | Logic array delay                                                                   |            |             | 1.6 |     | 2.4 |     | 3.1  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                           |            |             | 0.7 |     | 1.0 |     | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                        |            |             | 0.0 |     | 0.0 |     | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$        | C1 = 35 pF |             | 0.8 |     | 1.2 |     | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$        | C1 = 35 pF |             | 1.3 |     | 1.7 |     | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |             | 5.8 |     | 6.2 |     | 6.6  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 3.3 \text{ V}$         | C1 = 35 pF |             | 4.0 |     | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$         | C1 = 35 pF |             | 4.5 |     | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |             | 9.0 |     | 9.0 |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                         | C1 = 5 pF  |             | 4.0 |     | 4.0 |     | 5.0  | ns |

| Table 2           | Table 21. EPM3128A Internal Timing Parameters (Part 2 of 2) Note (1) |            |     |     |      |     |     |     |    |  |
|-------------------|----------------------------------------------------------------------|------------|-----|-----|------|-----|-----|-----|----|--|
| Symbol            | Parameter                                                            | Conditions |     |     | Unit |     |     |     |    |  |
|                   |                                                                      |            | -5  |     | -7   |     | -10 |     | 1  |  |
|                   |                                                                      |            | Min | Max | Min  | Max | Min | Max |    |  |
| t <sub>SU</sub>   | Register setup time                                                  |            | 1.4 |     | 2.1  |     | 2.9 |     | ns |  |
| t <sub>H</sub>    | Register hold time                                                   |            | 0.6 |     | 1.0  |     | 1.3 |     | ns |  |
| t <sub>RD</sub>   | Register delay                                                       |            |     | 0.8 |      | 1.2 |     | 1.6 | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                  |            |     | 0.5 |      | 0.9 |     | 1.3 | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                    |            |     | 1.2 |      | 1.7 |     | 2.2 | ns |  |
| $t_{EN}$          | Register enable time                                                 |            |     | 0.7 |      | 1.0 |     | 1.3 | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                 |            |     | 1.1 |      | 1.6 |     | 2.0 | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                 |            |     | 1.4 |      | 2.0 |     | 2.7 | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                  |            |     | 1.4 |      | 2.0 |     | 2.7 | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                            | (2)        |     | 1.4 |      | 2.0 |     | 2.6 | ns |  |
| $t_{LPA}$         | Low-power adder                                                      | (5)        |     | 4.0 |      | 4.0 |     | 5.0 | ns |  |

| Table 22.         | EPM3256A External Timing                 | Parameters /   | Vote (1)           |     |     |     |    |  |
|-------------------|------------------------------------------|----------------|--------------------|-----|-----|-----|----|--|
| Symbol            | Parameter                                | Conditions     | itions Speed Grade |     |     |     |    |  |
|                   |                                          |                | -7                 |     | -10 |     | 1  |  |
|                   |                                          |                | Min                | Max | Min | Max | 1  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF (2) |                    | 7.5 |     | 10  | ns |  |
| t <sub>PD2</sub>  | I/O input to non–registered output       | C1 = 35 pF (2) |                    | 7.5 |     | 10  | ns |  |
| t <sub>SU</sub>   | Global clock setup time                  | (2)            | 5.2                |     | 6.9 |     | ns |  |
| t <sub>H</sub>    | Global clock hold time                   | (2)            | 0.0                |     | 0.0 |     | ns |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     | 1.0                | 4.8 | 1.0 | 6.4 | ns |  |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0                |     | 4.0 |     | ns |  |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0                |     | 4.0 |     | ns |  |
| t <sub>ASU</sub>  | Array clock setup time                   | (2)            | 2.7                |     | 3.6 |     | ns |  |
| t <sub>AH</sub>   | Array clock hold time                    | (2)            | 0.3                |     | 0.5 |     | ns |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF (2) | 1.0                | 7.3 | 1.0 | 9.7 | ns |  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0                |     | 4.0 |     | ns |  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0                |     | 4.0 |     | ns |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0                |     | 4.0 |     | ns |  |

| Symbol            | Parameter                               | Conditions |       | Speed ( | Grade | Unit |     |
|-------------------|-----------------------------------------|------------|-------|---------|-------|------|-----|
|                   |                                         |            | -7    |         | -1    | -10  |     |
|                   |                                         |            | Min   | Max     | Min   | Max  |     |
| t <sub>CNT</sub>  | Minimum global clock period             | (2)        |       | 7.9     |       | 10.5 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency | (2), (4)   | 126.6 |         | 95.2  |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period              | (2)        |       | 7.9     |       | 10.5 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency  | (2), (4)   | 126.6 |         | 95.2  |      | MHz |

| Table 23.         | EPM3256A Internal Timing Parai                                                            | meters (Part 1 of 2 | <b>2)</b> Note | e (1) |       |      |    |
|-------------------|-------------------------------------------------------------------------------------------|---------------------|----------------|-------|-------|------|----|
| Symbol            | Parameter                                                                                 | Conditions          |                | Speed | Grade | Unit |    |
|                   |                                                                                           |                     | -7             |       | -10   |      |    |
|                   |                                                                                           |                     | Min            | Max   | Min   | Max  |    |
| $t_{IN}$          | Input pad and buffer delay                                                                |                     |                | 0.9   |       | 1.2  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                     |                | 0.9   |       | 1.2  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                     |                | 2.8   |       | 3.7  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                     |                | 0.5   |       | 0.6  | ns |
| $t_{LAD}$         | Logic array delay                                                                         |                     |                | 2.2   |       | 2.8  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                     |                | 1.0   |       | 1.3  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              |                     |                | 0.0   |       | 0.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V               | C1 = 35 pF          |                | 1.2   |       | 1.6  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay, slow slew rate = off V <sub>CCIO</sub> = 2.5 V               | C1 = 35 pF          |                | 1.7   |       | 2.1  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF          |                | 6.2   |       | 6.6  | ns |
| $t_{ZX1}$         | Output buffer enable delay, slow slew rate = off V <sub>CCIO</sub> = 3.3 V                | C1 = 35 pF          |                | 4.0   |       | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay, slow slew rate = off $V_{CCIO} = 2.5 \text{ V}$               | C1 = 35 pF          |                | 4.5   |       | 5.5  | ns |

| Table 23.         | EPM3256A Internal Timing Parai                                                     | meters (Part 2 of a | <b>2)</b> Not | e (1) |       |      |    |
|-------------------|------------------------------------------------------------------------------------|---------------------|---------------|-------|-------|------|----|
| Symbol            | Parameter                                                                          | Conditions          |               | Speed | Grade | rade |    |
|                   |                                                                                    |                     | -7            |       | -10   |      |    |
|                   |                                                                                    |                     | Min           | Max   | Min   | Max  |    |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF          |               | 9.0   |       | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF           |               | 4.0   |       | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                |                     | 2.1           |       | 2.9   |      | ns |
| t <sub>H</sub>    | Register hold time                                                                 |                     | 0.9           |       | 1.2   |      | ns |
| $t_{RD}$          | Register delay                                                                     |                     |               | 1.2   |       | 1.6  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                |                     |               | 0.8   |       | 1.2  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                  |                     |               | 1.6   |       | 2.1  | ns |
| t <sub>EN</sub>   | Register enable time                                                               |                     |               | 1.0   |       | 1.3  | ns |
| $t_{GLOB}$        | Global control delay                                                               |                     |               | 1.5   |       | 2.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                               |                     |               | 2.3   |       | 3.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                |                     |               | 2.3   |       | 3.0  | ns |
| $t_{PIA}$         | PIA delay                                                                          | (2)                 |               | 2.4   |       | 3.2  | ns |
| $t_{LPA}$         | Low-power adder                                                                    | (5)                 |               | 4.0   |       | 5.0  | ns |

| Table 24.        | EPM3512A External Timing Par          | rameters Note  | e (1) |     |      |      |    |
|------------------|---------------------------------------|----------------|-------|-----|------|------|----|
| Symbol           | Parameter                             | Conditions     |       |     | Unit |      |    |
|                  |                                       |                | -7    |     | -10  |      |    |
|                  |                                       |                | Min   | Max | Min  | Max  |    |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF (2) |       | 7.5 |      | 10.0 | ns |
| t <sub>PD2</sub> | I/O input to non-registered output    | C1 = 35 pF (2) |       | 7.5 |      | 10.0 | ns |
| t <sub>SU</sub>  | Global clock setup time               | (2)            | 5.6   |     | 7.6  |      | ns |
| t <sub>H</sub>   | Global clock hold time                | (2)            | 0.0   |     | 0.0  |      | ns |
| t <sub>FSU</sub> | Global clock setup time of fast input |                | 3.0   |     | 3.0  |      | ns |
| t <sub>FH</sub>  | Global clock hold time of fast input  |                | 0.0   |     | 0.0  |      | ns |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF     | 1.0   | 4.7 | 1.0  | 6.3  | ns |
| t <sub>CH</sub>  | Global clock high time                |                | 3.0   |     | 4.0  |      | ns |
| t <sub>CL</sub>  | Global clock low time                 |                | 3.0   |     | 4.0  |      | ns |
| t <sub>ASU</sub> | Array clock setup time                | (2)            | 2.5   |     | 3.5  |      | ns |
| t <sub>AH</sub>  | Array clock hold time                 | (2)            | 0.2   |     | 0.3  |      | ns |

# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 14 through 18 show the package pin-out diagrams for MAX 3000A devices.

Figure 14. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 17. 208-Pin PQFP Package Pin-Out Diagram

Package outline not drawn to scale.

