# E·XFL

#### Intel - EPM3032ATC44-10NAA Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

Applications of Embedded - CPLDs

#### Details

| Product Status                  | Obsolete                                                      |
|---------------------------------|---------------------------------------------------------------|
| Programmable Type               | In System Programmable                                        |
| Delay Time tpd(1) Max           | 10 ns                                                         |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                     |
| Number of Logic Elements/Blocks | 2                                                             |
| Number of Macrocells            | 32                                                            |
| Number of Gates                 | 600                                                           |
| Number of I/O                   | 34                                                            |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 44-TQFP                                                       |
| Supplier Device Package         | 44-TQFP (10x10)                                               |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3032atc44-10naa |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX 3000A Speed Grades |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |              |              |  |
|---------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------------|--|
| Device                          |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Speed Grade | !            |              |  |
|                                 | -4           | -5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -6          | -7           | -10          |  |
| EPM3032A                        | $\checkmark$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | $\checkmark$ | $\checkmark$ |  |
| EPM3064A                        | $\checkmark$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | $\checkmark$ | $\checkmark$ |  |
| EPM3128A                        |              | <ul> <li>Image: A start of the start of</li></ul> |             | $\checkmark$ | $\checkmark$ |  |
| EPM3256A                        |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | $\checkmark$ | $\checkmark$ |  |
| EPM3512A                        |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | $\checkmark$ | $\checkmark$ |  |

The MAX 3000A architecture supports 100% transistor-to-transistor logic (TTL) emulation and high-density small-scale integration (SSI), medium-scale integration (MSI), and large-scale integration (LSI) logic functions. The MAX 3000A architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 3000A devices are available in a wide range of packages, including PLCC, PQFP, and TQFP packages. See Table 3.

| Table 3. MAX | 3000A Max      | Note (1)       | )               |                 |                 |                            |
|--------------|----------------|----------------|-----------------|-----------------|-----------------|----------------------------|
| Device       | 44-Pin<br>PLCC | 44-Pin<br>TQFP | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 208-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA |
| EPM3032A     | 34             | 34             |                 |                 |                 |                            |
| EPM3064A     | 34             | 34             | 66              |                 |                 |                            |
| EPM3128A     |                |                | 80              | 96              |                 | 98                         |
| EPM3256A     |                |                |                 | 116             | 158             | 161                        |
| EPM3512A     |                |                |                 |                 | 172             | 208                        |

#### Note:

(1) When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins.

MAX 3000A devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 3000A architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debugging cycles, and can be programmed and erased up to 100 times.

#### Macrocells

MAX 3000A macrocells can be individually configured for either sequential or combinatorial logic operation. Macrocells consist of three functional blocks: logic array, product–term select matrix, and programmable register. Figure 2 shows a MAX 3000A macrocell.



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product–term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development system software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal mode, which achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 3000A devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the two global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product–term select matrix allocates product terms to control these operations. Although the product–term–driven preset and clear from the register are active high, active–low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active–low dedicated global clear pin (GCLRn).

#### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, highly complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 3000A architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

#### Programmable Interconnect Array

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 3000A dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.





While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 3000A PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

#### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri–state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}.$  Figure 6 shows the I/O control block for MAX 3000A devices. The I/O control block has 6 or 10 global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

Programming a Single MAX 3000A Device

The time required to program a single MAX 3000A device in-system can be calculated from the following formula:

| <sup>t</sup> PROG | <sup>t</sup> PPULSE <sup>+-</sup>         | <sup>Cycle</sup> PTCK<br><sup>f</sup> TCK                                                                        |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| where:            | t <sub>PROG</sub><br>t <sub>PPULSE</sub>  | <ul><li>Programming time</li><li>Sum of the fixed times to erase, program, and verify the EEPROM cells</li></ul> |
|                   | Cycle <sub>PTCK</sub><br>f <sub>TCK</sub> | <ul><li>Number of TCK cycles to program a device</li><li>TCK frequency</li></ul>                                 |

The ISP times for a stand-alone verification of a single MAX 3000A device can be calculated from the following formula:

| $t_{VER} =$ | $t_{VPULSE} + -$                                                 | <sup>/cle</sup> VTCK<br><sup>f</sup> TCK                                                                                                    |
|-------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| where:      | t <sub>VER</sub><br>t <sub>VPULSE</sub><br>Cycle <sub>VTCK</sub> | <ul> <li>Verify time</li> <li>Sum of the fixed times to verify the EEPROM cells</li> <li>Number of TCK cycles to verify a device</li> </ul> |

### Programming with External Hardware



For more information, see the Altera Programming Hardware Data Sheet.

The MPU performs continuity checking to ensure adequate electrical

contact between the adapter and the device.

MAX 3000A devices can be programmed on Windows-based PCs with an

Altera Logic Programmer card, MPU, and the appropriate device adapter.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see Programming Hardware Manufacturers.

## IEEE Std. 1149.1 (JTAG) Boundary–Scan Support

MAX 3000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1–1990. Table 7 describes the JTAG instructions supported by MAX 3000A devices. The pin-out tables found on the Altera web site (http://www.altera.com) or the *Altera Digital Library* show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 7. MAX 3000A JTAG Instructions |                                                                                                                                                                                                                                                 |  |  |  |  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                                     |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                       |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board–level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                           |  |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                     |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                   |  |  |  |  |
| USERCODE                             | Selects the 32–bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO                                                                                                           |  |  |  |  |
| ISP Instructions                     | These instructions are used when programming MAX 3000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster cable, or when using a Jam STAPL file, JBC file, or SVF file via an embedded processor or test equipment |  |  |  |  |

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary-scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary–Scan Register Length |                               |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |  |
| EPM3032A                                         | 96                            |  |  |  |  |
| EPM3064A                                         | 192                           |  |  |  |  |
| EPM3128A                                         | 288                           |  |  |  |  |
| EPM3256A                                         | 480                           |  |  |  |  |
| EPM3512A                                         | 624                           |  |  |  |  |

| Table 9. 32–Bit MAX 3000A Device IDCODE Value     Note (1) |                     |                       |                                      |                  |  |  |
|------------------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|
| Device                                                     |                     | IDCODE (32 b          | oits)                                |                  |  |  |
|                                                            | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |
| EPM3032A                                                   | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |
| EPM3064A                                                   | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |
| EPM3128A                                                   | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |
| EPM3256A                                                   | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |
| EPM3512A                                                   | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                |  |  |

#### Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.

Figure 7 shows the timing information for the JTAG signals.



Figure 7. MAX 3000A JTAG Waveforms

Table 10 shows the JTAG timing parameters and values for MAX 3000A devices.

| Table 10. JTAG Timing Parameters & Values for MAX 3000A Devices |                                                |     |     |      |  |  |
|-----------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|
| Symbol                                                          | Parameter                                      | Min | Мах | Unit |  |  |
| t <sub>JCP</sub>                                                | TCK clock period                               | 100 |     | ns   |  |  |
| t <sub>JCH</sub>                                                | TCK clock high time                            | 50  |     | ns   |  |  |
| t <sub>JCL</sub>                                                | TCK clock low time                             | 50  |     | ns   |  |  |
| t <sub>JPSU</sub>                                               | JTAG port setup time                           | 20  |     | ns   |  |  |
| t <sub>JPH</sub>                                                | JTAG port hold time                            | 45  |     | ns   |  |  |
| t <sub>JPCO</sub>                                               | JTAG port clock to output                      |     | 25  | ns   |  |  |
| t <sub>JPZX</sub>                                               | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |
| t <sub>JPXZ</sub>                                               | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |
| t <sub>JSSU</sub>                                               | Capture register setup time                    | 20  |     | ns   |  |  |
| t <sub>JSH</sub>                                                | Capture register hold time                     | 45  |     | ns   |  |  |
| t <sub>JSCO</sub>                                               | Update register clock to output                |     | 25  | ns   |  |  |
| t <sub>JSZX</sub>                                               | Update register high impedance to valid output |     | 25  | ns   |  |  |
| t <sub>JSXZ</sub>                                               | Update register valid output to high impedance |     | 25  | ns   |  |  |

#### Figure 8. MAX 3000A AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fastground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5–V outputs. Numbers without brackets are for 3.3-V devices or outputs.



## Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for MAX 3000A devices.

| Table 12. MAX 3000A Device Absolute Maximum Ratings       Note (1) |                            |                                    |      |      |      |  |
|--------------------------------------------------------------------|----------------------------|------------------------------------|------|------|------|--|
| Symbol                                                             | Parameter                  | Conditions                         | Min  | Max  | Unit |  |
| V <sub>CC</sub>                                                    | Supply voltage             | With respect to ground (2)         | -0.5 | 4.6  | V    |  |
| VI                                                                 | DC input voltage           |                                    | -2.0 | 5.75 | V    |  |
| I <sub>OUT</sub>                                                   | DC output current, per pin |                                    | -25  | 25   | mA   |  |
| T <sub>STG</sub>                                                   | Storage temperature        | No bias                            | -65  | 150  | °C   |  |
| T <sub>A</sub>                                                     | Ambient temperature        | Under bias                         | -65  | 135  | °C   |  |
| TJ                                                                 | Junction temperature       | PQFP and TQFP packages, under bias |      | 135  | °C   |  |

#### MAX 3000A Programmable Logic Device Family Data Sheet

| Table 13. MAX 3000A Device Recommended Operating Conditions |                                                     |                       |      |                   |      |  |  |
|-------------------------------------------------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|--|--|
| Symbol                                                      | Parameter                                           | Conditions            | Min  | Max               | Unit |  |  |
| V <sub>CCINT</sub>                                          | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |  |  |
| V <sub>CCIO</sub>                                           | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |  |  |
|                                                             | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7               | V    |  |  |
| V <sub>CCISP</sub>                                          | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |  |  |
| VI                                                          | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |  |  |
| Vo                                                          | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |  |  |
| T <sub>A</sub>                                              | Ambient temperature                                 | Commercial range      | 0    | 70                | °C   |  |  |
|                                                             |                                                     | Industrial range      | -40  | 85                | °C   |  |  |
| TJ                                                          | Junction temperature                                | Commercial range      | 0    | 90                | °C   |  |  |
|                                                             |                                                     | Industrial range (11) | -40  | 105               | °C   |  |  |
| t <sub>R</sub>                                              | Input rise time                                     |                       |      | 40                | ns   |  |  |
| t <sub>F</sub>                                              | Input fall time                                     |                       |      | 40                | ns   |  |  |

| Table 14. MAX 3000A Device DC Operating Conditions       Note (4) |                                                                                       |                                                              |                         |      |      |  |  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------|------|------|--|--|
| Symbol                                                            | Parameter                                                                             | Conditions                                                   | Min                     | Max  | Unit |  |  |
| V <sub>IH</sub>                                                   | High–level input voltage                                                              |                                                              | 1.7                     | 5.75 | V    |  |  |
| V <sub>IL</sub>                                                   | Low-level input voltage                                                               |                                                              | -0.5                    | 0.8  | V    |  |  |
| V <sub>OH</sub>                                                   | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (5)$   | 2.4                     |      | V    |  |  |
|                                                                   | 3.3–V high–level CMOS output<br>voltage                                               | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (5)$ | V <sub>CCIO</sub> – 0.2 |      | V    |  |  |
|                                                                   | 2.5-V high-level output voltage                                                       | $I_{OH}$ = -100 µA DC, $V_{CCIO}$ = 2.30 V (5)               | 2.1                     |      | V    |  |  |
|                                                                   |                                                                                       | $I_{OH}$ = -1 mA DC, $V_{CCIO}$ = 2.30 V (5)                 | 2.0                     |      | V    |  |  |
|                                                                   |                                                                                       | $I_{OH}$ = -2 mA DC, $V_{CCIO}$ = 2.30 V (5)                 | 1.7                     |      | V    |  |  |
| V <sub>OL</sub>                                                   | 3.3-V low-level TTL output voltage                                                    | $I_{OL}$ = 8 mA DC, $V_{CCIO}$ = 3.00 V (6)                  |                         | 0.4  | V    |  |  |
|                                                                   | 3.3–V low–level CMOS output<br>voltage                                                | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (6)  |                         | 0.2  | V    |  |  |
|                                                                   | 2.5-V low-level output voltage                                                        | $I_{OL}$ = 100 µA DC, $V_{CCIO}$ = 2.30 V (6)                |                         | 0.2  | V    |  |  |
|                                                                   |                                                                                       | $I_{OL} = 1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V}$ (6)    |                         | 0.4  | V    |  |  |
|                                                                   |                                                                                       | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (6)                  |                         | 0.7  | V    |  |  |
| lj –                                                              | Input leakage current                                                                 | $V_1 = -0.5$ to 5.5 V (7)                                    | -10                     | 10   | μΑ   |  |  |
| I <sub>OZ</sub>                                                   | Tri-state output off-state current                                                    | $V_{I} = -0.5$ to 5.5 V (7)                                  | -10                     | 10   | μΑ   |  |  |
| R <sub>ISP</sub>                                                  | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                         | 20                      | 74   | kΩ   |  |  |

| Table 15. MAX 3000A Device Capacitance     Note (9) |                       |                                     |                    |   |    |  |  |  |  |  |
|-----------------------------------------------------|-----------------------|-------------------------------------|--------------------|---|----|--|--|--|--|--|
| Symbol                                              | Parameter             | Conditions                          | Conditions Min Max |   |    |  |  |  |  |  |
| C <sub>IN</sub>                                     | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |                    | 8 | pF |  |  |  |  |  |
| C <sub>I/O</sub>                                    | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |                    | 8 | pF |  |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 5.75 V for input currents less than 100 mA and periods shorter than 20 ns.
- All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the recommended operating conditions, as shown in Table 13 on page 22.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high–level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (7) This value is specified during normal device operation. During power-up, the maximum leakage current is ±300 μA.
- (8) This pull-up exists while devices are programmed in-system and in unprogrammed devices during power-up.
- (9) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin (high-voltage pin during programming) has a maximum capacitance of 20 pF.
- (10) The POR time for all MAX 3000A devices does not exceed 100  $\mu$ s. The sufficient V<sub>CCINT</sub> voltage level for POR is 3.0 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (11) These devices support in-system programming for -40° to 100° C. For in-system programming support between -40° and 0° C, contact Altera Applications.

## Figure 9 shows the typical output drive characteristics of MAX 3000A devices.





## Power Sequencing & Hot–Socketing

Because MAX 3000A devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $\rm V_{CCIO}$  and  $\rm V_{CCINT}$  power planes can be powered in any order.

Signals can be driven into MAX 3000A devices before and during power-up without damaging the device. In addition, MAX 3000A devices do not drive out during power-up. Once operating conditions are reached, MAX 3000A devices operate as specified by the user.

## Tables 16 through 23 show EPM3032A, EPM3064A, EPM3128A, EPM3256A, and EPM3512A timing information.

| Table 1           | Table 16. EPM3032A External Timing Parameters     Note (1) |                   |       |     |       |       |       |     |      |  |
|-------------------|------------------------------------------------------------|-------------------|-------|-----|-------|-------|-------|-----|------|--|
| Symbol            | Parameter                                                  | Conditions        |       |     | Speed | Grade |       |     | Unit |  |
|                   |                                                            |                   |       | 4   | -     | 7     |       | 10  | ]    |  |
|                   |                                                            |                   | Min   | Мах | Min   | Мах   | Min   | Мах |      |  |
| t <sub>PD1</sub>  | Input to non–<br>registered output                         | C1 = 35 pF<br>(2) |       | 4.5 |       | 7.5   |       | 10  | ns   |  |
| t <sub>PD2</sub>  | I/O input to non-<br>registered output                     | C1 = 35 pF<br>(2) |       | 4.5 |       | 7.5   |       | 10  | ns   |  |
| t <sub>SU</sub>   | Global clock setup time                                    | (2)               | 2.9   |     | 4.7   |       | 6.3   |     | ns   |  |
| t <sub>H</sub>    | Global clock hold time                                     | (2)               | 0.0   |     | 0.0   |       | 0.0   |     | ns   |  |
| t <sub>CO1</sub>  | Global clock to output delay                               | C1 = 35 pF        | 1.0   | 3.0 | 1.0   | 5.0   | 1.0   | 6.7 | ns   |  |
| t <sub>CH</sub>   | Global clock high time                                     |                   | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |
| t <sub>CL</sub>   | Global clock low time                                      |                   | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |
| t <sub>ASU</sub>  | Array clock setup time                                     | (2)               | 1.6   |     | 2.5   |       | 3.6   |     | ns   |  |
| t <sub>AH</sub>   | Array clock hold time                                      | (2)               | 0.3   |     | 0.5   |       | 0.5   |     | ns   |  |
| t <sub>ACO1</sub> | Array clock to output delay                                | C1 = 35 pF<br>(2) | 1.0   | 4.3 | 1.0   | 7.2   | 1.0   | 9.4 | ns   |  |
| t <sub>ACH</sub>  | Array clock high time                                      |                   | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |
| t <sub>ACL</sub>  | Array clock low time                                       |                   | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                   | (3)               | 2.0   |     | 3.0   |       | 4.0   |     | ns   |  |
| t <sub>CNT</sub>  | Minimum global clock<br>period                             | (2)               |       | 4.4 |       | 7.2   |       | 9.7 | ns   |  |
| fcnt              | Maximum internal global clock frequency                    | (2), (4)          | 227.3 |     | 138.9 |       | 103.1 |     | MHz  |  |
| t <sub>acnt</sub> | Minimum array clock<br>period                              | (2)               |       | 4.4 |       | 7.2   |       | 9.7 | ns   |  |
| facnt             | Maximum internal array clock frequency                     | (2), (4)          | 227.3 |     | 138.9 |       | 103.1 |     | MHz  |  |

| Table 17. EPM3032A Internal Timing Parameters (Part 1 of 2)       Note (1) |                                                                                           |            |             |     |     |     |     |      |      |
|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|------|------|
| Symbol                                                                     | Parameter                                                                                 | Conditions | Speed Grade |     |     |     |     |      | Unit |
|                                                                            |                                                                                           |            | -4 -7       |     | _`  | 10  |     |      |      |
|                                                                            |                                                                                           |            | Min         | Мах | Min | Max | Min | Max  |      |
| t <sub>IN</sub>                                                            | Input pad and buffer delay                                                                |            |             | 0.7 |     | 1.2 |     | 1.5  | ns   |
| t <sub>IO</sub>                                                            | I/O input pad and buffer delay                                                            |            |             | 0.7 |     | 1.2 |     | 1.5  | ns   |
| t <sub>SEXP</sub>                                                          | Shared expander delay                                                                     |            |             | 1.9 |     | 3.1 |     | 4.0  | ns   |
| t <sub>PEXP</sub>                                                          | Parallel expander delay                                                                   |            |             | 0.5 |     | 0.8 |     | 1.0  | ns   |
| t <sub>LAD</sub>                                                           | Logic array delay                                                                         |            |             | 1.5 |     | 2.5 |     | 3.3  | ns   |
| t <sub>LAC</sub>                                                           | Logic control array delay                                                                 |            |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>IOE</sub>                                                           | Internal output enable delay                                                              |            |             | 0.0 |     | 0.0 |     | 0.0  | ns   |
| t <sub>OD1</sub>                                                           | Output buffer and pad<br>delay, slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |             | 0.8 |     | 1.3 |     | 1.8  | ns   |
| t <sub>OD2</sub>                                                           | Output buffer and pad delay, slow slew rate = off $V_{CCIO} = 2.5 V$                      | C1 = 35 pF |             | 1.3 |     | 1.8 |     | 2.3  | ns   |
| t <sub>OD3</sub>                                                           | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |             | 5.8 |     | 6.3 |     | 6.8  | ns   |
| t <sub>ZX1</sub>                                                           | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                 | C1 = 35 pF |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>                                                           | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                 | C1 = 35 pF |             | 4.5 |     | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>                                                           | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |             | 9.0 |     | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>                                                            | Output buffer disable delay                                                               | C1 = 5 pF  |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>SU</sub>                                                            | Register setup time                                                                       |            | 1.3         |     | 2.0 |     | 2.8 |      | ns   |
| t <sub>H</sub>                                                             | Register hold time                                                                        |            | 0.6         |     | 1.0 |     | 1.3 |      | ns   |
| t <sub>RD</sub>                                                            | Register delay                                                                            |            |             | 0.7 |     | 1.2 |     | 1.5  | ns   |
| t <sub>COMB</sub>                                                          | Combinatorial delay                                                                       |            |             | 0.6 |     | 1.0 |     | 1.3  | ns   |
| t <sub>IC</sub>                                                            | Array clock delay                                                                         |            |             | 1.2 |     | 2.0 |     | 2.5  | ns   |
| t <sub>EN</sub>                                                            | Register enable time                                                                      |            |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>GLOB</sub>                                                          | Global control delay                                                                      |            |             | 0.8 |     | 1.3 |     | 1.9  | ns   |
| t <sub>PRE</sub>                                                           | Register preset time                                                                      |            |             | 1.2 |     | 1.9 |     | 2.6  | ns   |
| t <sub>CLR</sub>                                                           | Register clear time                                                                       |            |             | 1.2 |     | 1.9 |     | 2.6  | ns   |
| t <sub>PIA</sub>                                                           | PIA delay                                                                                 | (2)        |             | 0.9 |     | 1.5 |     | 2.1  | ns   |

Altera Corporation

#### MAX 3000A Programmable Logic Device Family Data Sheet

| Table 20. EPM3128A External Timing Parameters     Note (1) |                                           |            |       |               |       |     |      |     |     |  |
|------------------------------------------------------------|-------------------------------------------|------------|-------|---------------|-------|-----|------|-----|-----|--|
| Symbol                                                     | Parameter                                 | Conditions |       | Speed Grade U |       |     |      |     |     |  |
|                                                            |                                           |            | _!    | -5 -7 -10     |       |     |      |     |     |  |
|                                                            |                                           |            | Min   | Max           | Min   | Max | Min  | Мах |     |  |
| facnt                                                      | Maximum internal<br>array clock frequency | (2), (4)   | 192.3 |               | 129.9 |     | 98.0 |     | MHz |  |

| Table 21. EPM3128A Internal Timing Parameters (Part 1 of 2)       Note (1) |                                                                                            |            |     |     |       |       |     |      |      |  |
|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|--|
| Symbol                                                                     | Parameter                                                                                  | Conditions |     |     | Speed | Grade |     |      | Unit |  |
|                                                                            |                                                                                            |            | -5  |     | -7    |       | -10 |      |      |  |
|                                                                            |                                                                                            |            | Min | Max | Min   | Max   | Min | Мах  |      |  |
| t <sub>IN</sub>                                                            | Input pad and buffer delay                                                                 |            |     | 0.7 |       | 1.0   |     | 1.4  | ns   |  |
| t <sub>IO</sub>                                                            | I/O input pad and buffer delay                                                             |            |     | 0.7 |       | 1.0   |     | 1.4  | ns   |  |
| t <sub>SEXP</sub>                                                          | Shared expander delay                                                                      |            |     | 2.0 |       | 2.9   |     | 3.8  | ns   |  |
| t <sub>PEXP</sub>                                                          | Parallel expander delay                                                                    |            |     | 0.4 |       | 0.7   |     | 0.9  | ns   |  |
| t <sub>LAD</sub>                                                           | Logic array delay                                                                          |            |     | 1.6 |       | 2.4   |     | 3.1  | ns   |  |
| t <sub>LAC</sub>                                                           | Logic control array delay                                                                  |            |     | 0.7 |       | 1.0   |     | 1.3  | ns   |  |
| t <sub>IOE</sub>                                                           | Internal output enable delay                                                               |            |     | 0.0 |       | 0.0   |     | 0.0  | ns   |  |
| t <sub>OD1</sub>                                                           | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$                 | C1 = 35 pF |     | 0.8 |       | 1.2   |     | 1.6  | ns   |  |
| t <sub>OD2</sub>                                                           | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$                 | C1 = 35 pF |     | 1.3 |       | 1.7   |     | 2.1  | ns   |  |
| t <sub>OD3</sub>                                                           | Output buffer and pad<br>delay, slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 5.8 |       | 6.2   |     | 6.6  | ns   |  |
| t <sub>ZX1</sub>                                                           | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF |     | 4.0 |       | 4.0   |     | 5.0  | ns   |  |
| t <sub>ZX2</sub>                                                           | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$                  | C1 = 35 pF |     | 4.5 |       | 4.5   |     | 5.5  | ns   |  |
| t <sub>ZX3</sub>                                                           | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |     | 9.0 |       | 9.0   |     | 10.0 | ns   |  |
| t <sub>XZ</sub>                                                            | Output buffer disable delay                                                                | C1 = 5 pF  |     | 4.0 |       | 4.0   |     | 5.0  | ns   |  |

-

#### MAX 3000A Programmable Logic Device Family Data Sheet

| Symbol            | Parameter                                                                 | Conditions |     | Speed | Grade |      | Unit |
|-------------------|---------------------------------------------------------------------------|------------|-----|-------|-------|------|------|
|                   |                                                                           |            | -   | -7    |       | 10   |      |
|                   |                                                                           |            | Min | Мах   | Min   | Max  |      |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$ | C1 = 35 pF |     | 4.0   |       | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$ | C1 = 35 pF |     | 4.5   |       | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$  | C1 = 35 pF |     | 9.0   |       | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                               | C1 = 5 pF  |     | 4.0   |       | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                       |            | 2.1 |       | 3.0   |      | ns   |
| t <sub>H</sub>    | Register hold time                                                        |            | 0.6 |       | 0.8   |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                         |            | 1.6 |       | 1.6   |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                          |            | 1.4 |       | 1.4   |      | ns   |
| t <sub>RD</sub>   | Register delay                                                            |            |     | 1.3   |       | 1.7  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                       |            |     | 0.6   |       | 0.8  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                         |            |     | 1.8   |       | 2.3  | ns   |
| t <sub>EN</sub>   | Register enable time                                                      |            |     | 1.0   |       | 1.3  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                      |            |     | 1.7   |       | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                      |            |     | 1.0   |       | 1.4  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                       |            |     | 1.0   |       | 1.4  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                 | (2)        |     | 3.0   |       | 4.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                           | (5)        |     | 4.5   |       | 5.0  | ns   |

#### Notes to tables:

(1) These values are specified under the recommended operating conditions, as shown in Table 13 on page 22. See Figure 11 on page 26 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(3) This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.

(4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(5) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in low-power mode.

### Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 3000A devices is calculated with the following equation:

Figure 12. I<sub>CC</sub> vs. Frequency for MAX 3000A Devices



High Speed

200

250

108.7 MHz

150

Low Power

Frequency (MHz)

100

100

80 60

40

20

0

50

Typical I<sub>CC</sub> Active (mA)





#### Figure 17. 208–Pin PQFP Package Pin–Out Diagram

Package outline not drawn to scale.



#### Figure 18. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



## Revision History

The information contained in the MAX 3000A Programmable Logic Device Data Sheet version 3.4 supersedes information published in previous versions. The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.4:

#### Version 3.4

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.4:

Updated Table 1.

#### Version 3.3

The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 13 and "Programming Times" on page 13