## E·XFL

## Intel - EPM3256ATC144-10AA Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## Applications of Embedded - CPLDs

## Details

| Product Status                  | Obsolete                                                      |
|---------------------------------|---------------------------------------------------------------|
| Programmable Type               | In System Programmable                                        |
| Delay Time tpd(1) Max           | 10 ns                                                         |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                     |
| Number of Logic Elements/Blocks | 16                                                            |
| Number of Macrocells            | 256                                                           |
| Number of Gates                 | 5000                                                          |
| Number of I/O                   | 116                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 144-LQFP                                                      |
| Supplier Device Package         | 144-TQFP (20x20)                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm3256atc144-10aa |
|                                 |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 3000A devices contain 32 to 512 macrocells, combined into groups of 16 macrocells called logic array blocks (LABs). Each macrocell has a programmable–AND/fixed–OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with shareable expander and high–speed parallel expander product terms to provide up to 32 product terms per macrocell.

MAX 3000A devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 3000A devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 3000A devices can be set for 2.5 V or 3.3 V, and all input pins are 2.5-V, 3.3-V, and 5.0-V tolerant, allowing MAX 3000A devices to be used in mixed-voltage systems.

MAX 3000A devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry–standard PC– and UNIX–workstation–based EDA tools. The software runs on Windows–based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

The MAX 3000A architecture includes the following elements:

- Logic array blocks (LABs)
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array (PIA)
- I/O control blocks

The MAX 3000A architecture includes four dedicated inputs that can be used as general–purpose inputs or as high–speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 3000A devices.

## Functional Description



Figure 1. MAX 3000A Device Block Diagram

### Note:

(1) EPM3032A, EPM3064A, EPM3128A, and EPM3256A devices have six output enables. EPM3512A devices have 10 output enables.

## Logic Array Blocks

The MAX 3000A device architecture is based on the linking of high-performance LABs. LABs consist of 16-macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- **36** signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions

## Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. Shareable expanders incur a small delay ( $t_{SEXP}$ ). Figure 3 shows how shareable expanders can feed multiple macrocells.





Shareable expanders can be shared by any or all macrocells in an LAB.

## Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

## In–System Programmability

MAX 3000A devices can be programmed in–system via an industry– standard four–pin IEEE Std. 1149.1-1990 (JTAG) interface. In-system programmability (ISP) offers quick, efficient iterations during design development and debugging cycles. The MAX 3000A architecture internally generates the high programming voltages required to program its EEPROM cells, allowing in–system programming with only a single 3.3–V power supply. During in–system programming, the I/O pins are tri–stated and weakly pulled–up to eliminate board conflicts. The pull–up value is nominally 50 kΩ.

MAX 3000A devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that ensures safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board (PCB) with standard pick–and–place equipment before they are programmed. MAX 3000A devices can be programmed by downloading the information via in–circuit testers, embedded processors, the MasterBlaster communications cable, the ByteBlasterMV parallel port download cable, and the BitBlaster serial download cable. Programming the devices after they are placed on the board eliminates lead damage on high–pin–count packages (e.g., QFP packages) due to device handling. MAX 3000A devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

The Jam STAPL programming and test language can be used to program MAX 3000A devices with in-circuit testers, PCs, or embedded processors.

For more information on using the Jam STAPL programming and test language, see Application Note 88 (Using the Jam Language for ISP & ICR via an Embedded Processor), Application Note 122 (Using Jam STAPL for ISP & ICR via an Embedded Processor) and AN 111 (Embedded Programming Using the 8051 and Jam Byte-Code).

The ISP circuitry in MAX 3000A devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

## Programming Sequence

During in-system programming, instructions, addresses, and data are shifted into the MAX 3000A device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program.* Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify*: Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

## **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

The programming times described in Tables 4 through 6 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 4. MAX 3000A t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                         |                       |                          |                       |  |  |  |
|---------------------------------------------------------------------|-------------------------|-----------------------|--------------------------|-----------------------|--|--|--|
| Device                                                              | Progra                  | imming                | Stand-Alone Verification |                       |  |  |  |
|                                                                     | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s)  | Cycle <sub>VTCK</sub> |  |  |  |
| EPM3032A                                                            | 2.00                    | 55,000                | 0.002                    | 18,000                |  |  |  |
| EPM3064A                                                            | 2.00                    | 105,000               | 0.002                    | 35,000                |  |  |  |
| EPM3128A                                                            | 2.00                    | 205,000               | 0.002                    | 68,000                |  |  |  |
| EPM3256A                                                            | 2.00                    | 447,000               | 0.002                    | 149,000               |  |  |  |
| EPM3512A                                                            | 2.00                    | 890,000               | 0.002                    | 297,000               |  |  |  |

Tables 5 and 6 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 5. MAX 3000A In-System Programming Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |       |
|-------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                              |        | f <sub>TCK</sub> |       |       |         |         |         |        | Units |
|                                                                                     | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM3032A                                                                            | 2.01   | 2.01             | 2.03  | 2.06  | 2.11    | 2.28    | 2.55    | 3.10   | S     |
| EPM3064A                                                                            | 2.01   | 2.02             | 2.05  | 2.11  | 2.21    | 2.53    | 3.05    | 4.10   | S     |
| EPM3128A                                                                            | 2.02   | 2.04             | 2.10  | 2.21  | 2.41    | 3.03    | 4.05    | 6.10   | S     |
| EPM3256A                                                                            | 2.05   | 2.09             | 2.23  | 2.45  | 2.90    | 4.24    | 6.47    | 10.94  | S     |
| EPM3512A                                                                            | 2.09   | 2.18             | 2.45  | 2.89  | 3.78    | 6.45    | 10.90   | 19.80  | S     |

| Table 6. MAX 3000A Stand-Alone Verification Times for Different Test Clock Frequencies |        |                  |       |       |         |         |         |        |       |
|----------------------------------------------------------------------------------------|--------|------------------|-------|-------|---------|---------|---------|--------|-------|
| Device                                                                                 |        | f <sub>TCK</sub> |       |       |         |         |         |        | Units |
|                                                                                        | 10 MHz | 5 MHz            | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |
| EPM3032A                                                                               | 0.00   | 0.01             | 0.01  | 0.02  | 0.04    | 0.09    | 0.18    | 0.36   | S     |
| EPM3064A                                                                               | 0.01   | 0.01             | 0.02  | 0.04  | 0.07    | 0.18    | 0.35    | 0.70   | s     |
| EPM3128A                                                                               | 0.01   | 0.02             | 0.04  | 0.07  | 0.14    | 0.34    | 0.68    | 1.36   | s     |
| EPM3256A                                                                               | 0.02   | 0.03             | 0.08  | 0.15  | 0.30    | 0.75    | 1.49    | 2.98   | S     |
| EPM3512A                                                                               | 0.03   | 0.06             | 0.15  | 0.30  | 0.60    | 1.49    | 2.97    | 5.94   | S     |

## Programming with External Hardware



For more information, see the Altera Programming Hardware Data Sheet.

The MPU performs continuity checking to ensure adequate electrical

contact between the adapter and the device.

MAX 3000A devices can be programmed on Windows-based PCs with an

Altera Logic Programmer card, MPU, and the appropriate device adapter.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see Programming Hardware Manufacturers.

## IEEE Std. 1149.1 (JTAG) Boundary–Scan Support

MAX 3000A devices include the JTAG BST circuitry defined by IEEE Std. 1149.1–1990. Table 7 describes the JTAG instructions supported by MAX 3000A devices. The pin-out tables found on the Altera web site (http://www.altera.com) or the *Altera Digital Library* show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 7. MAX 3000A JTAG Instructions |                                                                                                                                                                                                                                                 |  |  |  |  |  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| JTAG Instruction                     | Description                                                                                                                                                                                                                                     |  |  |  |  |  |
| SAMPLE/PRELOAD                       | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins                                                                       |  |  |  |  |  |
| EXTEST                               | Allows the external circuitry and board–level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins                                                                           |  |  |  |  |  |
| BYPASS                               | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation                                                     |  |  |  |  |  |
| IDCODE                               | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO                                                                                                                   |  |  |  |  |  |
| USERCODE                             | Selects the 32–bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO                                                                                                           |  |  |  |  |  |
| ISP Instructions                     | These instructions are used when programming MAX 3000A devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, or BitBlaster cable, or when using a Jam STAPL file, JBC file, or SVF file via an embedded processor or test equipment |  |  |  |  |  |

The instruction register length of MAX 3000A devices is 10 bits. The IDCODE and USERCODE register length is 32 bits. Tables 8 and 9 show the boundary-scan register length and device IDCODE information for MAX 3000A devices.

| Table 8. MAX 3000A Boundary–Scan Register Length |                               |  |  |  |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| Device                                           | Boundary–Scan Register Length |  |  |  |  |  |  |
| EPM3032A                                         | 96                            |  |  |  |  |  |  |
| EPM3064A                                         | 192                           |  |  |  |  |  |  |
| EPM3128A                                         | 288                           |  |  |  |  |  |  |
| EPM3256A                                         | 480                           |  |  |  |  |  |  |
| EPM3512A                                         | 624                           |  |  |  |  |  |  |

| Table 9. 32–Bit MAX 3000A Device IDCODE Value       Note (1) |                     |                       |                                      |                  |  |  |  |  |
|--------------------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|
| Device                                                       |                     | IDCODE (32 bits)      |                                      |                  |  |  |  |  |
|                                                              | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |
| EPM3032A                                                     | 0001                | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |
| EPM3064A                                                     | 0001                | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |
| EPM3128A                                                     | 0001                | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |
| EPM3256A                                                     | 0001                | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |
| EPM3512A                                                     | 0001                | 0111 0101 0001 0010   | 00001101110                          | 1                |  |  |  |  |

## Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

See Application Note 39 (IEEE 1149.1 (JTAG) Boundary–Scan Testing in Altera Devices) for more information on JTAG BST.

Figure 7 shows the timing information for the JTAG signals.



Figure 7. MAX 3000A JTAG Waveforms

Table 10 shows the JTAG timing parameters and values for MAX 3000A devices.

| Symbol            | Parameter                                      | Min | Max | Unit |
|-------------------|------------------------------------------------|-----|-----|------|
| t <sub>JCP</sub>  | TCK clock period                               | 100 |     | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50  |     | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50  |     | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20  |     | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45  |     | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |     | 25  | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |     | 25  | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |     | 25  | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20  |     | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45  |     | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |     | 25  | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |     | 25  | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |     | 25  | ns   |

### Note:

(1) When  $V_{CCIO}$  is 3.3 V, a MAX 3000A device can drive a 2.5–V device that has 3.3–V tolerant inputs.

## **Open–Drain Output Option**

MAX 3000A devices provide an optional open–drain (equivalent to open-collector) output for each I/O pin. This open–drain output enables the device to provide system–level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired–OR plane.

Open-drain output pins on MAX 3000A devices (with a pull-up resistor to the 5.0-V supply) can drive 5.0-V CMOS input pins that require a high  $V_{\rm IH}$ . When the open-drain pin is active, it will drive low. When the pin is inactive, the resistor will pull up the trace to 5.0 V, thereby meeting CMOS requirements. The open-drain pin will only drive low or tri-state; it will never drive high. The rise time is dependent on the value of the pull-up resistor and load impedance. The  $I_{\rm OL}$  current specification should be considered when selecting a pull-up resistor

## Slew–Rate Control

The output buffer for each MAX 3000A I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

# **Design Security** All MAX 3000A devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

## **Generic Testing** MAX 3000A devices are fully tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 8. Test patterns can be used and then erased during early stages of the production flow.

## MAX 3000A Programmable Logic Device Family Data Sheet

| Symbol             | Parameter                                           | Conditions            | Min  | Max               | Unit |
|--------------------|-----------------------------------------------------|-----------------------|------|-------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                  | 3.0  | 3.6               | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3–V operation  |                       | 3.0  | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5–V operation  |                       | 2.3  | 2.7<br>3.6        | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           |                       | 3.0  | 3.6               | V    |
| VI                 | Input voltage                                       | (3)                   | -0.5 | 5.75              | V    |
| Vo                 | Output voltage                                      |                       | 0    | V <sub>CCIO</sub> | V    |
| T <sub>A</sub>     | Ambient temperature                                 | Commercial range      | 0    | 70                | °C   |
|                    |                                                     | Industrial range      | -40  | 85                | °C   |
| Т <sub>Ј</sub>     | Junction temperature                                | Commercial range      | 0    | 90                | °C   |
|                    |                                                     | Industrial range (11) | -40  | 105               | °C   |
| t <sub>R</sub>     | Input rise time                                     |                       |      | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                       |      | 40                | ns   |

| Table 1          | 4. MAX 3000A Device DC Opera                                                          | ating Conditions Note (4)                                                   |                         |      |      |
|------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|------|------|
| Symbol           | Parameter                                                                             | Conditions                                                                  | Min                     | Max  | Unit |
| V <sub>IH</sub>  | High-level input voltage                                                              |                                                                             | 1.7                     | 5.75 | V    |
| V <sub>IL</sub>  | Low-level input voltage                                                               |                                                                             | -0.5                    | 0.8  | V    |
|                  | 3.3–V high–level TTL output voltage                                                   | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (5)$                  | 2.4                     |      | V    |
|                  | 3.3–V high–level CMOS output<br>voltage                                               | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (5)$                | V <sub>CCIO</sub> – 0.2 |      | V    |
|                  | 2.5-V high-level output voltage                                                       | I <sub>OH</sub> = -100 μA DC, V <sub>CCIO</sub> = 2.30 V (5)                | 2.1                     |      | V    |
|                  |                                                                                       | $I_{OH} = -1 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V} (5)$                  | 2.0                     |      | V    |
|                  |                                                                                       | $I_{OH}$ = -2 mA DC, $V_{CCIO}$ = 2.30 V (5)                                | 1.7                     |      | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage                                                    | $I_{OL} = 8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V}$ (6)                   |                         | 0.4  | V    |
|                  | 3.3–V low–level CMOS output<br>voltage                                                | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.00 V <i>(</i> 6 <i>)</i> |                         | 0.2  | V    |
|                  | 2.5-V low-level output voltage                                                        | $I_{OL}$ = 100 µA DC, $V_{CCIO}$ = 2.30 V (6)                               |                         | 0.2  | V    |
|                  |                                                                                       | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (6)                                 |                         | 0.4  | V    |
|                  |                                                                                       | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (6)                                 |                         | 0.7  | V    |
| l <sub>l</sub>   | Input leakage current                                                                 | $V_{I} = -0.5 \text{ to } 5.5 \text{ V} (7)$                                | -10                     | 10   | μΑ   |
| I <sub>oz</sub>  | Tri-state output off-state current                                                    | $V_1 = -0.5 \text{ to } 5.5 \text{ V} (7)$                                  | -10                     | 10   | μΑ   |
| R <sub>ISP</sub> | Value of I/O pin pull–up resistor<br>when programming in–system or<br>during power–up | V <sub>CCIO</sub> = 2.3 to 3.6 V (8)                                        | 20                      | 74   | kΩ   |

# **Timing Model** MAX 3000A device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 10. MAX 3000A devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

Internal Output Enable Delay  $t_{IOE}$ Global Control Input Delay Delay Output  $t_{IN}$ t<sub>GLOB</sub> Register Parallel Delay Delay Logic Array Expander Delay PIA t<sub>SU</sub> t<sub>OD1</sub> Delay t<sub>PEXP</sub> t<sub>H</sub> t<sub>OD2</sub> Delay t<sub>LAD</sub> t<sub>PRE</sub>  $t_{OD3}$  $t_{PIA}$ t<sub>CLR</sub>  $t_{XZ}$ Register t<sub>RD</sub>  $t_{ZX1}$ Control Delay t<sub>COMB</sub>  $t_{ZX2}$ t<sub>LAC</sub>  $t_{ZX3}$ t<sub>IC</sub>  $t_{EN}$ I/O Shared Delay Expander Delay t<sub>IO</sub> t<sub>SEXP</sub>

Figure 10. MAX 3000A Timing Model

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 11 shows the timing relationship between internal and external delay parameters.

| Symbol            | Parameter                                                                                   | Conditions | Speed Grade |     |     |     |     |      | Unit |
|-------------------|---------------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|------|------|
|                   |                                                                                             |            | -4          |     | -7  |     | -10 |      |      |
|                   |                                                                                             |            | Min         | Max | Min | Мах | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |            |             | 0.6 |     | 1.1 |     | 1.4  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |            |             | 0.6 |     | 1.1 |     | 1.4  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |            |             | 1.8 |     | 3.0 |     | 3.9  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |            |             | 0.4 |     | 0.7 |     | 0.9  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |            |             | 1.5 |     | 2.5 |     | 3.2  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |            |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                |            |             | 0.0 |     | 0.0 |     | 0.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF |             | 0.8 |     | 1.3 |     | 1.8  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad<br>delay, slow slew rate = off<br>$V_{CCIO} = 2.5 V$                  | C1 = 35 pF |             | 1.3 |     | 1.8 |     | 2.3  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad<br>delay, slow slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF |             | 5.8 |     | 6.3 |     | 6.8  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>V <sub>CCIO</sub> = 2.5 V            | C1 = 35 pF |             | 4.5 |     | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>V <sub>CCIO</sub> = 2.5 V or 3.3 V    | C1 = 35 pF |             | 9.0 |     | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF  |             | 4.0 |     | 4.0 |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |            | 1.3         |     | 2.0 |     | 2.9 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |            | 0.6         |     | 1.0 |     | 1.3 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |            |             | 0.7 |     | 1.2 |     | 1.6  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |            |             | 0.6 |     | 0.9 |     | 1.3  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                           |            |             | 1.2 |     | 1.9 |     | 2.5  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                        |            |             | 0.6 |     | 1.0 |     | 1.2  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                        |            |             | 1.0 |     | 1.5 |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                        |            |             | 1.3 |     | 2.1 |     | 2.9  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                         |            | İ           | 1.3 |     | 2.1 |     | 2.9  | ns   |

| Table 23.         | EPM3256A Internal Timing Para                                                              | meters (Part 2 of 2 | <b>2)</b> Not | e (1)       |     |      |    |  |
|-------------------|--------------------------------------------------------------------------------------------|---------------------|---------------|-------------|-----|------|----|--|
| Symbol            | Parameter                                                                                  | Conditions          |               | Speed Grade |     |      |    |  |
|                   |                                                                                            |                     | -7 -10        |             |     |      |    |  |
|                   |                                                                                            |                     | Min           | Мах         | Min | Мах  |    |  |
| t <sub>ZX3</sub>  | Output buffer enable delay, slow<br>slew rate = on<br>$V_{CCIO} = 2.5 V \text{ or } 3.3 V$ | C1 = 35 pF          |               | 9.0         |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF           |               | 4.0         |     | 5.0  | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                        |                     | 2.1           |             | 2.9 |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                         |                     | 0.9           |             | 1.2 |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                             |                     |               | 1.2         |     | 1.6  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                     |               | 0.8         |     | 1.2  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                          |                     |               | 1.6         |     | 2.1  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                                       |                     |               | 1.0         |     | 1.3  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                                       |                     |               | 1.5         |     | 2.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                                       |                     |               | 2.3         |     | 3.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                        |                     |               | 2.3         |     | 3.0  | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                                                  | (2)                 |               | 2.4         |     | 3.2  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (5)                 |               | 4.0         |     | 5.0  | ns |  |

 Table 24. EPM3512A External Timing Parameters
 Note (1)

| Symbol           | Parameter                             | Conditions     | Speed Grade |     |     |      | Unit |
|------------------|---------------------------------------|----------------|-------------|-----|-----|------|------|
|                  |                                       |                | -7          |     | -10 |      |      |
|                  |                                       |                | Min         | Max | Min | Max  |      |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF (2) |             | 7.5 |     | 10.0 | ns   |
| t <sub>PD2</sub> | I/O input to non-registered output    | C1 = 35 pF (2) |             | 7.5 |     | 10.0 | ns   |
| t <sub>SU</sub>  | Global clock setup time               | (2)            | 5.6         |     | 7.6 |      | ns   |
| t <sub>H</sub>   | Global clock hold time                | (2)            | 0.0         |     | 0.0 |      | ns   |
| t <sub>FSU</sub> | Global clock setup time of fast input |                | 3.0         |     | 3.0 |      | ns   |
| t <sub>FH</sub>  | Global clock hold time of fast input  |                | 0.0         |     | 0.0 |      | ns   |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF     | 1.0         | 4.7 | 1.0 | 6.3  | ns   |
| t <sub>CH</sub>  | Global clock high time                |                | 3.0         |     | 4.0 |      | ns   |
| t <sub>CL</sub>  | Global clock low time                 |                | 3.0         |     | 4.0 |      | ns   |
| t <sub>ASU</sub> | Array clock setup time                | (2)            | 2.5         |     | 3.5 |      | ns   |
| t <sub>AH</sub>  | Array clock hold time                 | (2)            | 0.2         |     | 0.3 |      | ns   |

**Altera Corporation** 

## MAX 3000A Programmable Logic Device Family Data Sheet

| Symbol            | Parameter                                                                 | Conditions | Speed Grade |     |     |      | Unit |
|-------------------|---------------------------------------------------------------------------|------------|-------------|-----|-----|------|------|
|                   |                                                                           |            | -7          |     | -10 |      | -    |
|                   |                                                                           |            | Min         | Max | Min | Max  | 1    |
| t <sub>ZX1</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 3.3 V$ | C1 = 35 pF |             | 4.0 |     | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay,<br>slow slew rate = off<br>$V_{CCIO} = 2.5 V$ | C1 = 35 pF |             | 4.5 |     | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay,<br>slow slew rate = on<br>$V_{CCIO} = 3.3 V$  | C1 = 35 pF |             | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                               | C1 = 5 pF  |             | 4.0 |     | 5.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                       |            | 2.1         |     | 3.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                        |            | 0.6         |     | 0.8 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                         |            | 1.6         |     | 1.6 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                          |            | 1.4         |     | 1.4 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                            |            |             | 1.3 |     | 1.7  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                       |            |             | 0.6 |     | 0.8  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                         |            |             | 1.8 |     | 2.3  | ns   |
| t <sub>EN</sub>   | Register enable time                                                      |            |             | 1.0 |     | 1.3  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                      |            |             | 1.7 |     | 2.2  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                      |            |             | 1.0 |     | 1.4  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                       |            |             | 1.0 |     | 1.4  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                 | (2)        |             | 3.0 |     | 4.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                           | (5)        |             | 4.5 |     | 5.0  | ns   |

## Notes to tables:

(1) These values are specified under the recommended operating conditions, as shown in Table 13 on page 22. See Figure 11 on page 26 for more information on switching waveforms.

(2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(3) This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.

(4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.

(5) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in low-power mode.

## Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 3000A devices is calculated with the following equation:





## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the Altera Digital Library for pin-out information.

Figures 14 through 18 show the package pin–out diagrams for MAX 3000A devices.

## Figure 14. 44–Pin PLCC/TQFP Package Pin–Out Diagram

Package outlines not drawn to scale.



## Figure 17. 208–Pin PQFP Package Pin–Out Diagram

Package outline not drawn to scale.



## Figure 18. 256-Pin FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



## Revision History

The information contained in the MAX 3000A Programmable Logic Device Data Sheet version 3.4 supersedes information published in previous versions. The following changes were made in the MAX 3000A Programmable Logic Device Data Sheet version 3.4:

## Version 3.4

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.4:

Updated Table 1.

## Version 3.3

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.3:

- Updated Tables 3, 13, and 26.
- Added Tables 4 through 6.
- Updated Figures 12 and 13.
- Added "Programming Sequence" on page 13 and "Programming Times" on page 13

## Version 3.2

The following change were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.2:

Updated the EPM3512 I<sub>CC</sub> versus frequency graph in Figure 13.

## Version 3.1

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.1:

- Updated timing information in Table 1 for the EPM3256A device.
- Updated *Note (10)* of Table 15.

## Version 3.0

The following changes were made in the *MAX 3000A Programmable Logic Device Data Sheet* version 3.0:

- Added EPM3512A device.
- Updated Tables 2 and 3.