Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1206 | | Number of Logic Elements/Cells | 12060 | | Total RAM Bits | 239616 | | Number of I/O | 185 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 256-BGA | | Supplier Device Package | 256-FBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1c12f256c6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong to the appropriate plane on the board. The Quartus II software reserves I/O pins as power pins as necessary for layout with the larger densities in the same package having more power pins. | Table 1–3. Cyclone QFP and FineLine BGA Package Sizes | | | | | | | | |--------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|----------------------------|----------------------------|----------------------------|--| | Dimension | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 240-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA | 324-Pin<br>FineLine<br>BGA | 400-Pin<br>FineLine<br>BGA | | | Pitch (mm) | 0.5 | 0.5 | 0.5 | 1.0 | 1.0 | 1.0 | | | Area (mm²) | 256 | 484 | 1,024 | 289 | 361 | 441 | | | $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 16×16 | 22×22 | 34.6×34.6 | 17×17 | 19×19 | 21×21 | | ## Document Revision History Table 1–4 shows the revision history for this document. | Table 1-4. Docu | Table 1–4. Document Revision History | | | | | |---------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | May 2008<br>v1.5 | Minor textual and style changes. | _ | | | | | January 2007<br>v1.4 | Added document revision history. | _ | | | | | August 2005<br>v1.3 | Minor updates. | _ | | | | | October 2003<br>v1.2 | Added 64-bit PCI support information. | _ | | | | | September<br>2003 v1.1 | <ul> <li>Updated LVDS data rates to 640 Mbps from 311 Mbps.</li> <li>Updated RSDS feature information.</li> </ul> | _ | | | | | May 2003 v1.0 | Added document to Cyclone Device Handbook. | _ | | | | performance and flexibility. Each LE can drive 30 other LEs through fast local and direct link interconnects. Figure 2–3 shows the direct link connection. Direct link interconnect from left LAB, M4K memory block, PLL, or IOE output Direct link interconnect to left Local Interconnect Local Interconnect Direct link interconnect from right LAB, M4K memory block, PLL, or IOE output Direct link interconnect to right Figure 2-3. Direct Link Connection ## **LAB Control Signals** Each LAB contains dedicated logic for driving control signals to its LEs. The control signals include two clocks, two clock enables, two asynchronous clears, synchronous clear, asynchronous preset/load, synchronous load, and add/subtract control signals. This gives a maximum of 10 control signals at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions. Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked. For example, any LE in a particular LAB using the labclk1 signal will also use labclkenal. If the LAB uses both the rising and falling edges of a clock, it also uses both LAB-wide clock signals. Deasserting the clock enable signal will turn off the LAB-wide clock. Each LAB can use two asynchronous clear signals and an asynchronous load/preset signal. The asynchronous load acts as a preset when the asynchronous load data input is tied high. Figure 2-5. Cyclone LE Each LE's programmable register can be configured for D, T, JK, or SR operation. Each register has data, true asynchronous load data, clock, clock enable, clear, and asynchronous load/preset inputs. Global signals, general-purpose I/O pins, or any internal logic can drive the register's clock and clear control signals. Either general-purpose I/O pins or internal logic can drive the clock enable, preset, asynchronous load, and asynchronous data. The asynchronous load data input comes from the data3 input of the LE. For combinatorial functions, the LUT output bypasses the register and drives directly to the LE outputs. Each LE has three outputs that drive the local, row, and column routing resources. The LUT or register output can drive these three outputs independently. Two LE outputs drive column or row and direct link routing connections and one drives local interconnect resources. This allows the LUT to drive one output while the register drives another output. This feature, called register packing, improves device utilization because the device can use the register and the LUT for unrelated #### Dynamic Arithmetic Mode The dynamic arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An LE in dynamic arithmetic mode uses four 2-input LUTs configurable as a dynamic adder/subtractor. The first two 2-input LUTs compute two summations based on a possible carry-in of 1 or 0; the other two LUTs generate carry outputs for the two chains of the carry select circuitry. As shown in Figure 2–7, the LAB carry-in signal selects either the carry-in0 or carry-in1 chain. The selected chain's logic level in turn determines which parallel sum is generated as a combinatorial or registered output. For example, when implementing an adder, the sum output is the selection of two possible calculated sums: ``` data1 + data2 + carry-in0 or data1 + data2 + carry-in1 ``` The other two LUTs use the data1 and data2 signals to generate two possible carry-out signals—one for a carry of 1 and the other for a carry of 0. The carry-in0 signal acts as the carry select for the carry-out0 output and carry-in1 acts as the carry select for the carry-out1 output. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. The dynamic arithmetic mode also offers clock enable, counter enable, synchronous up/down control, synchronous clear, synchronous load, and dynamic adder/subtractor options. The LAB local interconnect data inputs generate the counter enable and synchronous up/down control signals. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. The Quartus II software automatically places any registers that are not used by the counter into other LABs. The addnsub LAB-wide signal controls whether the LE acts as an adder or subtractor. is not available in the true dual-port mode. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–3 and 2–4 summarize the possible M4K RAM block configurations. | Table 2–3. M4 | K KAM BI | OCK Conf | iguration | s (Simple | Duai-Port) | | | | | |---------------|-----------------------------------------------------|----------|-----------|-----------|------------|----------|----------|----------|----------| | Read Port | | | | | Write P | ort | | | | | neau ruii | 4K × 1 2K × 2 1K × 4 512 × 8 256 × 16 128 | | | | | | 512 × 9 | 256 × 18 | 128 × 36 | | 4K × 1 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | _ | _ | _ | | 2K × 2 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | _ | _ | _ | | 1K × 4 | ~ | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | _ | _ | _ | | 512 × 8 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | _ | _ | _ | | 256 × 16 | ~ | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | _ | _ | _ | | 128 × 32 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | _ | _ | _ | | 512 × 9 | _ | _ | _ | _ | _ | _ | ✓ | ~ | <b>✓</b> | | 256 × 18 | _ | _ | _ | _ | _ | _ | ✓ | ~ | <b>✓</b> | | 128 × 36 | _ | _ | _ | _ | _ | _ | <b>✓</b> | <b>✓</b> | <b>✓</b> | | Table 2–4. M4K RAM Block Configurations (True Dual-Port) | | | | | | | | |----------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------| | Dovt A | | | | Port B | | | | | Port A | 4K × 1 | 2K × 2 | 1K × 4 | 512 × 8 | 256 × 16 | 512 × 9 | 256 × 18 | | 4K × 1 | ✓ | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | _ | _ | | 2K × 2 | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓ | _ | _ | | 1K × 4 | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | _ | _ | | 512 × 8 | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | _ | _ | | 256 × 16 | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | _ | _ | | 512 × 9 | _ | _ | _ | _ | _ | <b>✓</b> | <b>✓</b> | | 256 × 18 | _ | _ | _ | _ | _ | ✓ | <b>✓</b> | When the M4K RAM block is configured as a shift register block, you can create a shift register up to 4,608 bits $(w \times m \times n)$ . #### **Dual-Purpose Clock Pins** Each Cyclone device except the EP1C3 device has eight dual-purpose clock pins, DPCLK[7..0] (two on each I/O bank). EP1C3 devices have five DPCLK pins in the 100-pin TQFP package. These dual-purpose pins can connect to the global clock network (see Figure 2–22) for high-fanout control signals such as clocks, asynchronous clears, presets, and clock enables, or protocol control signals such as TRDY and IRDY for PCI, or DQS signals for external memory interfaces. #### **Combined Resources** Each Cyclone device contains eight distinct dedicated clocking resources. The device uses multiplexers with these clocks to form six-bit buses to drive LAB row clocks, column IOE clocks, or row IOE clocks. See Figure 2–23. Another multiplexer at the LAB level selects two of the six LAB row clocks to feed the LE registers within the LAB. Figure 2-23. Global Clock Network Multiplexers IOE clocks have row and column block regions. Six of the eight global clock resources feed to these row and column regions. Figure 2–24 shows the I/O clock regions. #### **Programmable Duty Cycle** The programmable duty cycle allows PLLs to generate clock outputs with a variable duty cycle. This feature is supported on each PLL post-scale counter (g0, g1, e). The duty cycle setting is achieved by a low- and high-time count setting for the post-scale dividers. The Quartus II software uses the frequency input and the required multiply or divide rate to determine the duty cycle choices. ### **Control Signals** There are three control signals for clearing and enabling PLLs and their outputs. You can use these signals to control PLL resynchronization and the ability to gate PLL output clocks for low-power applications. The pllenable signal enables and disables PLLs. When the pllenable signal is low, the clock output ports are driven by ground and all the PLLs go out of lock. When the pllenable signal goes high again, the PLLs relock and resynchronize to the input clocks. An input pin or LE output can drive the pllenable signal. The areset signals are reset/resynchronization inputs for each PLL. Cyclone devices can drive these input signals from input pins or from LEs. When areset is driven high, the PLL counters will reset, clearing the PLL output and placing the PLL out of lock. When driven low again, the PLL will resynchronize to its input as it relocks. The pfdena signals control the phase frequency detector (PFD) output with a programmable gate. If you disable the PFD, the VCO will operate at its last set value of control voltage and frequency with some drift, and the system will continue running when the PLL goes out of lock or the input clock disables. By maintaining the last locked frequency, the system has time to store its current settings before shutting down. You can either use their own control signal or gated locked status signals to trigger the pfdena signal. For more information about Cyclone PLLs, refer to *Using PLLs in Cyclone Devices* chapter in the *Cyclone Device Handbook*. ## I/O Structure IOEs support many features, including: - Differential and single-ended I/O standards - 3.3-V, 64- and 32-bit, 66- and 33-MHz PCI compliance - Joint Test Action Group (JTAG) boundary-scan test (BST) support - Output drive strength control - Weak pull-up resistors during configuration - Slew-rate control - Tri-state buffers - Bus-hold circuitry - Programmable pull-up resistors in user mode - Programmable input and output delays - Open-drain outputs - DQ and DQS I/O pins Cyclone device IOEs contain a bidirectional I/O buffer and three registers for complete embedded bidirectional single data rate transfer. Figure 2–27 shows the Cyclone IOE structure. The IOE contains one input register, one output register, and one output enable register. You can use the input registers for fast setup times and output registers for fast clock-to-output times. Additionally, you can use the output enable (OE) register for fast clock-to-output enable timing. The Quartus II software automatically duplicates a single OE register that controls multiple output or bidirectional pins. IOEs can be used as input, output, or bidirectional pins. Figure 2-27. Cyclone IOE Structure Note to Figure 2-27: There are two paths available for combinatorial inputs to the logic array. Each path contains a unique programmable delay chain. The IOEs are located in I/O blocks around the periphery of the Cyclone device. There are up to three IOEs per row I/O block and up to three IOEs per column I/O block (column I/O blocks span two columns). The row I/O blocks drive row, column, or direct link interconnects. The column I/O blocks drive column interconnects. Figure 2–28 shows how a row I/O block connects to the logic array. Figure 2–29 shows how a column I/O block connects to the logic array. to automatically minimize setup time while providing a zero hold time. Programmable delays can increase the register-to-pin delays for output registers. Table 2–9 shows the programmable delays for Cyclone devices. | Table 2–9. Cyclone Programmable Delay Chain | | | | | |---------------------------------------------|-----------------------------------------|--|--|--| | Programmable Delays Quartus II Logic Option | | | | | | Input pin to logic array delay | Decrease input delay to internal cells | | | | | Input pin to input register delay | Decrease input delay to input registers | | | | | Output pin delay | Increase delay to output pin | | | | There are two paths in the IOE for a combinatorial input to reach the logic array. Each of the two paths can have a different delay. This allows you adjust delays from the pin to internal LE registers that reside in two different areas of the device. The designer sets the two combinatorial input delays by selecting different delays for two different paths under the **Decrease input delay to internal cells** logic option in the Quartus II software. When the input signal requires two different delays for the combinatorial input, the input register in the IOE is no longer available. The IOE registers in Cyclone devices share the same source for clear or preset. The designer can program preset or clear for each individual IOE. The designer can also program the registers to power up high or low after configuration is complete. If programmed to power up low, an asynchronous clear can control the registers. If programmed to power up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of another device's active-low input upon power up. If one register in an IOE uses a preset or clear signal then all registers in the IOE must use that same signal if they require preset or clear. Additionally a synchronous reset signal is available to the designer for the IOE registers. ## **External RAM Interfacing** Cyclone devices support DDR SDRAM and FCRAM interfaces at up to 133 MHz through dedicated circuitry. #### DDR SDRAM and FCRAM Cyclone devices have dedicated circuitry for interfacing with DDR SDRAM. All I/O banks support DDR SDRAM and FCRAM I/O pins. However, the configuration input pins in bank 1 must operate at 2.5 V because the SSTL-2 $\rm V_{CCIO}$ level is 2.5 V. Additionally, the configuration of the standard. Using minimum settings provides signal slew rate control to reduce system noise and signal overshoot. Table 2–11 shows the possible settings for the I/O standards with drive strength control. | Table 2–11. Programmable Drive Strength Note (1) | | | | | |--------------------------------------------------|----------------------------------------------------------------|--|--|--| | I/O Standard | I <sub>OH</sub> /I <sub>OL</sub> Current Strength Setting (mA) | | | | | LVTTL (3.3 V) | 4 | | | | | | 8 | | | | | | 12 | | | | | | 16 | | | | | | 24(2) | | | | | LVCMOS (3.3 V) | 2 | | | | | | 4 | | | | | | 8 | | | | | | 12(2) | | | | | LVTTL (2.5 V) | 2 | | | | | | 8 | | | | | | 12 | | | | | | 16(2) | | | | | LVTTL (1.8 V) | 2 | | | | | | 8 | | | | | | 12(2) | | | | | LVCMOS (1.5 V) | 2 | | | | | | 4 | | | | | | 8(2) | | | | #### *Notes to Table 2–11:* - SSTL-3 class I and II, SSTL-2 class I and II, and 3.3-V PCI I/O Standards do not support programmable drive strength. - (2) This is the default current strength setting in the Quartus II software. ## **Open-Drain Output** Cyclone devices provide an optional open-drain (equivalent to an open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write-enable signals) that can be asserted by any of several devices. ### Advanced I/O Standard Support Cyclone device IOEs support the following I/O standards: - 3.3-V LVTTL/LVCMOS - 2.5-V LVTTL/LVCMOS - 1.8-V LVTTL/LVCMOS - 1.5-V LVCMOS - 3.3-V PCI - LVDS - RSDS - SSTL-2 class I and II - SSTL-3 class I and II - Differential SSTL-2 class II (on output clocks only) Table 2–12 describes the I/O standards supported by Cyclone devices. | Table 2–12. Cyclone I/C | ) Standards | | | | |-------------------------|--------------------|----------------------------------------------------|---------------------------------------------------|--------------------------------------------------------| | I/O Standard | Туре | Input Reference<br>Voltage (V <sub>REF</sub> ) (V) | Output Supply<br>Voltage (V <sub>CCIO</sub> ) (V) | Board<br>Termination<br>Voltage (V <sub>TT</sub> ) (V) | | 3.3-V LVTTL/LVCMOS | Single-ended | N/A | 3.3 | N/A | | 2.5-V LVTTL/LVCMOS | Single-ended | N/A | 2.5 | N/A | | 1.8-V LVTTL/LVCMOS | Single-ended | N/A | 1.8 | N/A | | 1.5-V LVCMOS | Single-ended | N/A | 1.5 | N/A | | 3.3-V PCI (1) | Single-ended | N/A | 3.3 | N/A | | LVDS (2) | Differential | N/A | 2.5 | N/A | | RSDS (2) | Differential | N/A | 2.5 | N/A | | SSTL-2 class I and II | Voltage-referenced | 1.25 | 2.5 | 1.25 | | SSTL-3 class I and II | Voltage-referenced | 1.5 | 3.3 | 1.5 | | Differential SSTL-2 (3) | Differential | 1.25 | 2.5 | 1.25 | #### Notes to Table 2-12: - (1) There is no megafunction support for EP1C3 devices for the PCI compiler. However, EP1C3 devices support PCI by using the LVTTL 16-mA I/O standard and drive strength assignments in the Quartus II software. The device requires an external diode for PCI compliance. - (2) EP1C3 devices in the 100-pin TQFP package do not support the LVDS and RSDS I/O standards. - (3) This I/O standard is only available on output clock pins (PLL\_OUT pins). EP1C3 devices in the 100-pin package do not support this I/O standard as it does not have PLL\_OUT pins. Cyclone devices contain four I/O banks, as shown in Figure 2–35. I/O banks 1 and 3 support all the I/O standards listed in Table 2–12. I/O banks 2 and 4 support all the I/O standards listed in Table 2–12 except the 3.3-V PCI standard. I/O banks 2 and 4 contain dual-purpose DQS, DQ, and DM pins to support a DDR SDRAM or FCRAM interface. I/O bank 1 can also support a DDR SDRAM or FCRAM interface, however, the configuration input pins in I/O bank 1 must operate at 2.5 V. I/O bank 3 can also support a DDR SDRAM or FCRAM interface, however, all the JTAG pins in I/O bank 3 must operate at 2.5 V. **Figure 2–35. Cyclone I/O Banks** Notes (1), (2) I/O Bank 4 #### *Notes to Figure 2–35:* - (1) Figure 2–35 is a top view of the silicon die. - (2) Figure 2–35 is a graphic representation only. Refer to the pin list and the Quartus II software for exact pin locations. Each I/O bank has its own VCCIO pins. A single device can support 1.5-V, 1.8-V, 2.5-V, and 3.3-V interfaces; each individual bank can support a different standard with different I/O voltages. Each bank also has dual-purpose VREF pins to support any one of the voltage-referenced standards (e.g., SSTL-3) independently. If an I/O bank does not use voltage-referenced standards, the $V_{\rm REF}$ pins are available as user I/O pins. # 3. Configuration and Testing C51003-1.4 ## IEEE Std. 1149.1 (JTAG) Boundary Scan Support All Cyclone<sup>®</sup> devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1a-1990 specification. JTAG boundary-scan testing can be performed either before or after, but not during configuration. Cyclone devices can also use the JTAG port for configuration together with either the Quartus<sup>®</sup> II software or hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Cyclone devices support reconfiguring the I/O standard settings on the IOE through the JTAG BST chain. The JTAG chain can update the I/O standard for all input and output pins any time before or during user mode. Designers can use this ability for JTAG testing before configuration when some of the Cyclone pins drive or receive from other devices on the board using voltage-referenced standards. Since the Cyclone device might not be configured before JTAG testing, the I/O pins might not be configured for appropriate electrical standards for chip-to-chip communication. Programming those I/O standards via JTAG allows designers to fully test I/O connection to other devices. The JTAG pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The TDO pin voltage is determined by the $V_{\rm CCIO}$ of the bank where it resides. The bank $V_{\rm CCIO}$ selects whether the JTAG inputs are 1.5-V, 1.8-V, 2.5-V, or 3.3-V compatible. Cyclone devices also use the JTAG port to monitor the operation of the device with the SignalTap® II embedded logic analyzer. Cyclone devices support the JTAG instructions shown in Table 3–1. | Table 3–1. Cyclone JTAG Instructions (Part 1 of 2) | | | | | | |----------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | JTAG Instruction | Instruction Code | Description | | | | | SAMPLE/PRELOAD | 00 0000 0101 | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap II embedded logic analyzer. | | | | | EXTEST (1) | 00 0000 0000 | Allows the external circuitry and board-level interconnects to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | | | | BYPASS | 11 1111 1111 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation. | | | | # 4. DC and Switching Characteristics C51004-1.7 # Operating Conditions Cyclone® devices are offered in both commercial, industrial, and extended temperature grades. However, industrial-grade and extended-temperature-grade devices may have limited speed-grade availability. Tables 4–1 through 4–16 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for Cyclone devices. | Table 4-1 | Table 4–1. Cyclone Device Absolute Maximum Ratings Notes (1), (2) | | | | | | | | |--------------------|---------------------------------------------------------------------------|----------------------------|---------|---------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | | | V <sub>CCA</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | | Vı | DC input voltage | | -0.5 | 4.6 | V | | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | | | | T <sub>J</sub> | Junction temperature | BGA packages under bias | _ | 135 | °C | | | | | Table 4–2. Cyclone Device Recommended Operating Conditions (Part 1 of 2) | | | | | | | |--------------------------------------------------------------------------|-----------------------------------------------------|------------|---------|---------|------|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (4) | 1.425 | 1.575 | V | | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (4) | 3.00 | 3.60 | V | | | | Supply voltage for output buffers, 2.5-V operation | (4) | 2.375 | 2.625 | V | | | | Supply voltage for output buffers, 1.8-V operation | (4) | 1.71 | 1.89 | V | | | | Supply voltage for output buffers, 1.5-V operation | (4) | 1.4 | 1.6 | V | | | V <sub>I</sub> | Input voltage | (3), (5) | -0.5 | 4.1 | V | | | Table 4–8. 1.5-V I/O Specifications | | | | | | | | |-------------------------------------|---------------------------|--------------------------------|-----------------------------|------------------------------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | $V_{CCIO}$ | Output supply voltage | _ | 1.4 | 1.6 | V | | | | V <sub>IH</sub> | High-level input voltage | _ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 (12) | V | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | V | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ mA } (11)$ | 0.75 ×<br>V <sub>CCIO</sub> | _ | V | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA (11) | _ | 0.25 × V <sub>CCIO</sub> | V | | | | Table 4-9. | 2.5-V LVDS I/O Specification | <b>ns</b> Note (13) | | | | | |-------------------|------------------------------------------------|-------------------------|---------|---------|---------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | I/O supply voltage | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>OD</sub> | Differential output voltage | $R_L = 100 \Omega$ | 250 | | 550 | mV | | Δ V <sub>OD</sub> | Change in V <sub>OD</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | V <sub>OS</sub> | Output offset voltage | R <sub>L</sub> = 100 Ω | 1.125 | 1.25 | 1.375 | V | | Δ V <sub>OS</sub> | Change in V <sub>OS</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | V <sub>TH</sub> | Differential input threshold | V <sub>CM</sub> = 1.2 V | -100 | _ | 100 | mV | | V <sub>IN</sub> | Receiver input voltage range | _ | 0.0 | _ | 2.4 | V | | R <sub>L</sub> | Receiver differential input resistor | _ | 90 | 100 | 110 | Ω | | Table 4-10 | Table 4–10. 3.3-V PCI Specifications (Part 1 of 2) | | | | | | | | | | | |-------------------|----------------------------------------------------|------------|----------------------------|---------|----------------------------|------|--|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.3 | 3.6 | ٧ | | | | | | | V <sub>IH</sub> | High-level input voltage | _ | 0.5 ×<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> + 0.5 | V | | | | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | _ | 0.3 ×<br>V <sub>CCIO</sub> | V | | | | | | | Table 4–29. C | yclone Global Clock External I/O Timing Parameters No | tes (1), (2) (Part 2 of 2) | |---------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | Symbol | Parameter | Conditions | | toutcople | Clock-to-output delay output or bidirectional pin using IOE output register with global clock enhanced PLL with default phase setting | C <sub>LOAD</sub> = 10 pF | #### Notes to Table 4-29: - (1) These timing parameters are sample-tested only. - (2) These timing parameters are for IOE pins using a 3.3-V LVTTL, 24-mA setting. Designers should use the Quartus II software to verify the external timing for any pin. Tables 4–30 through 4–31 show the external timing parameters on column and row pins for EP1C3 devices. | | Table 4–30. EP1C3 Column Pin Global Clock External I/O Timing Parameters | | | | | | | | | | | | |----------------------|--------------------------------------------------------------------------|---------|---------|---------|---------|-------|------|--|--|--|--|--| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | Hait | | | | | | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | | | | | t <sub>INSU</sub> | 3.085 | _ | 3.547 | _ | 4.009 | _ | ns | | | | | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | | | | | toutco | 2.000 | 4.073 | 2.000 | 4.682 | 2.000 | 5.295 | ns | | | | | | | t <sub>INSUPLL</sub> | 1.795 | _ | 2.063 | _ | 2.332 | _ | ns | | | | | | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | | | | | toutcople | 0.500 | 2.306 | 0.500 | 2.651 | 0.500 | 2.998 | ns | | | | | | | Table 4–31 | Table 4–31. EP1C3 Row Pin Global Clock External I/O Timing Parameters | | | | | | | | | | | | |----------------------|-----------------------------------------------------------------------|---------|---------|---------|---------|-------|------|--|--|--|--|--| | 0 | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | Unit | | | | | | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | | | | | t <sub>INSU</sub> | 3.157 | _ | 3.630 | _ | 4.103 | _ | ns | | | | | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | | | | | t <sub>outco</sub> | 2.000 | 3.984 | 2.000 | 4.580 | 2.000 | 5.180 | ns | | | | | | | t <sub>INSUPLL</sub> | 1.867 | _ | 2.146 | _ | 2.426 | _ | ns | | | | | | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | | | | | toutcople | 0.500 | 2.217 | 0.500 | 2.549 | 0.500 | 2.883 | ns | | | | | | | Table 4-39 | . EP1C20 | Row Pin G | Global Clo | ck Externa | al I/O Timi | ng Param | eters | |----------------------|----------|-----------|------------|------------|-------------|----------|-------| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | Unit | | | Symbol | Min | Max | Min | Max | Min | Max | UIIIL | | t <sub>INSU</sub> | 2.417 | _ | 2.779 | _ | 3.140 | _ | ns | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | toutco | 2.000 | 3.724 | 2.000 | 4.282 | 2.000 | 4.843 | ns | | t <sub>XZ</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | t <sub>ZX</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | t <sub>INSUPLL</sub> | 1.417 | _ | 1.629 | _ | 1.840 | _ | ns | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | toutcople | 0.500 | 1.667 | 0.500 | 1.917 | 0.500 | 2.169 | ns | | t <sub>XZPLL</sub> | _ | 1.588 | _ | 1.826 | _ | 2.066 | ns | | t <sub>ZXPLL</sub> | _ | 1.588 | 1 | 1.826 | _ | 2.066 | ns | ## **External I/O Delay Parameters** External I/O delay timing parameters for I/O standard input and output adders and programmable input and output delays are specified by speed grade independent of device density. Tables 4–40 through 4–45 show the adder delays associated with column and row I/O pins for all packages. If an I/O standard is selected other than LVTTL 4 mA with a fast slew rate, add the selected delay to the external $t_{CO}$ and $t_{SU}$ I/O parameters shown in Tables 4–25 through 4–28. | Table 4–40. Cyclone I/O S | tandard Col | umn Pin Inp | ut Delay Add | ders (Part 1 | of 2) | | | |---------------------------|----------------|-------------|----------------|--------------|----------------|------|------| | I/O Standard | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | Unit | | i/O Stalluaru | Min | Max | Min | Max | Min | Max | Uill | | LVCMOS | _ | 0 | _ | 0 | _ | 0 | ps | | 3.3-V LVTTL | _ | 0 | _ | 0 | _ | 0 | ps | | 2.5-V LVTTL | _ | 27 | _ | 31 | _ | 35 | ps | | 1.8-V LVTTL | _ | 182 | _ | 209 | _ | 236 | ps | | 1.5-V LVTTL | _ | 278 | _ | 319 | _ | 361 | ps | | SSTL-3 class I | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-3 class II | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-2 class I | _ | -278 | _ | -320 | _ | -362 | ps | | Table 4–40. Cyclone I/O Standard Column Pin Input Delay Adders (Part 2 of 2) | | | | | | | | | | | |------------------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|--| | I/O Standard | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | Hnit | | | | | | Min | Max | Min | Max | Min | Max | Unit | | | | | SSTL-2 class II | | -278 | _ | -320 | _ | -362 | ps | | | | | LVDS | | -261 | _ | -301 | _ | -340 | ps | | | | | Table 4–41. Cyclone I/O S | Standard Ro | w Pin Input I | Delay Adder | S | | | | |---------------------------|----------------|---------------|----------------|------|----------------|------|------| | I/O Standard | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | Unit | | i/O Stanuaru | Min | Max | Min | Max | Min | Max | UIII | | LVCMOS | _ | 0 | _ | 0 | _ | 0 | ps | | 3.3-V LVTTL | _ | 0 | _ | 0 | _ | 0 | ps | | 2.5-V LVTTL | _ | 27 | _ | 31 | _ | 35 | ps | | 1.8-V LVTTL | _ | 182 | _ | 209 | _ | 236 | ps | | 1.5-V LVTTL | _ | 278 | _ | 319 | _ | 361 | ps | | 3.3-V PCI (1) | _ | 0 | _ | 0 | _ | 0 | ps | | SSTL-3 class I | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-3 class II | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-2 class I | _ | -278 | _ | -320 | _ | -362 | ps | | SSTL-2 class II | _ | -278 | _ | -320 | _ | -362 | ps | | LVDS | _ | -261 | _ | -301 | _ | -340 | ps | | 0 | | -6 Spee | d Grade | -7 Spe | ed Grade | -8 Spe | ed Grade | 11:4 | |-------------|----------|---------|---------|--------|----------|--------|----------|------| | Stallt | Standard | | Max | Min | Max | Min | Max | Unit | | LVCMOS | 2 mA | _ | 0 | _ | 0 | _ | 0 | ps | | | 4 mA | _ | -489 | _ | -563 | _ | -636 | ps | | | 8 mA | _ | -855 | _ | -984 | _ | -1,112 | ps | | | 12 mA | _ | -993 | _ | -1,142 | _ | -1,291 | ps | | 3.3-V LVTTL | 4 mA | _ | 0 | _ | 0 | _ | 0 | ps | | | 8 mA | _ | -347 | _ | -400 | _ | -452 | ps | | | 12 mA | _ | -858 | _ | -987 | _ | -1,116 | ps | | | 16 mA | _ | -819 | _ | -942 | _ | -1,065 | ps | | | 24 mA | _ | -993 | _ | -1,142 | _ | -1,291 | ps | | Table 4-43. ( | Cyclone I/O S | Standard Out | tput Delay A | dders for Fa | st Slew Rate | on Row Pi | ns (Part 2 o | f 2) | |----------------|---------------|--------------|--------------|----------------|--------------|----------------|--------------|--------| | Standard | | -6 Spee | ed Grade | -7 Speed Grade | | -8 Speed Grade | | - Unit | | Stanu | aru | Min | Max | Min | Max | Min | Max | UIIIL | | 1.8-V LVTTL | 2 mA | _ | 1,290 | _ | 1,483 | _ | 1,677 | ps | | | 8 mA | _ | 4 | _ | 4 | _ | 5 | ps | | | 12 mA | _ | -208 | _ | -240 | _ | -271 | ps | | 1.5-V LVTTL | 2 mA | _ | 2,288 | _ | 2,631 | _ | 2,974 | ps | | | 4 mA | _ | 608 | _ | 699 | _ | 790 | ps | | | 8 mA | _ | 292 | _ | 335 | _ | 379 | ps | | 3.3-V PCI (1) | | _ | -877 | _ | -1,009 | _ | -1,141 | ps | | SSTL-3 class I | | _ | -410 | _ | -472 | _ | -533 | ps | | SSTL-3 class I | I | _ | -811 | _ | -933 | _ | -1,055 | ps | | SSTL-2 class I | | _ | -485 | _ | -558 | _ | -631 | ps | | SSTL-2 class I | I | _ | -758 | _ | -872 | _ | -986 | ps | | LVDS | | _ | -998 | _ | -1,148 | _ | -1,298 | ps | | Table 4-44. ( | Cyclone I/O S | tandard Out | tput Delay A | dders for Si | ow Slew Rat | e on Colum | n Pins (Pari | t 1 of 2) | |---------------|---------------|-------------|--------------|----------------|-------------|----------------|------------------|-----------| | 1/0 Sto | ndoud | -6 Spe | ed Grade | -7 Speed Grade | | -8 Speed Grade | | Unit | | I/O Sta | nuaru | Min | Max | Min | Max | Min<br>— | <b>Max</b> 2,340 | Unit | | LVCMOS | 2 mA | _ | 1,800 | _ | 2,070 | | | ps | | | 4 mA | _ | 1,311 | _ | 1,507 | _ | 1,704 | ps | | | 8 mA | _ | 945 | _ | 1,086 | _ | 1,228 | ps | | | 12 mA | _ | 807 | _ | 928 | _ | 1,049 | ps | | 3.3-V LVTTL | 4 mA | _ | 1,831 | _ | 2,105 | _ | 2,380 | ps | | | 8 mA | _ | 1,484 | _ | 1,705 | _ | 1,928 | ps | | | 12 mA | _ | 973 | _ | 1,118 | _ | 1,264 | ps | | | 16 mA | _ | 1,012 | _ | 1,163 | _ | 1,315 | ps | | | 24 mA | _ | 838 | _ | 963 | _ | 1,089 | ps | | 2.5-V LVTTL | 2 mA | _ | 2,747 | _ | 3,158 | _ | 3,570 | ps | | | 8 mA | _ | 1,757 | _ | 2,019 | _ | 2,283 | ps | | | 12 mA | _ | 1,763 | _ | 2,026 | _ | 2,291 | ps | | | 16 mA | _ | 1,623 | _ | 1,865 | _ | 2,109 | ps | | 1.8-V LVTTL | 2 mA | _ | 5,506 | _ | 6,331 | _ | 7,157 | ps | | - | 8 mA | _ | 4,220 | _ | 4,852 | _ | 5,485 | ps | | | 12 mA | _ | 4,008 | _ | 4,608 | _ | 5,209 | ps |