



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                          |
|--------------------------------|----------------------------------------------------------|
| Product Status                 | Obsolete                                                 |
| Number of LABs/CLBs            | 1206                                                     |
| Number of Logic Elements/Cells | 12060                                                    |
| Total RAM Bits                 | 239616                                                   |
| Number of I/O                  | 185                                                      |
| Number of Gates                | -                                                        |
| Voltage - Supply               | 1.425V ~ 1.575V                                          |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                          |
| Package / Case                 | 256-BGA                                                  |
| Supplier Device Package        | 256-FBGA (17x17)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1c12f256c8n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

preset/load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes. The addnsub control signal is allowed in arithmetic mode.

The Quartus II software, in conjunction with parameterized functions such as library of parameterized modules (LPM) functions, automatically chooses the appropriate mode for common functions such as counters, adders, subtractors, and arithmetic functions. If required, you can also create special-purpose functions that specify which LE operating mode to use for optimal performance.

#### Normal Mode

The normal mode is suitable for general logic applications and combinatorial functions. In normal mode, four data inputs from the LAB local interconnect are inputs to a four-input LUT (see Figure 2–6). The Quartus II Compiler automatically selects the carry-in or the data3 signal as one of the inputs to the LUT. Each LE can use LUT chain connections to drive its combinatorial output directly to the next LE in the LAB. Asynchronous load data for the register comes from the data3 input of the LE. LEs in normal mode support packed registers.

Figure 2-6. LE in Normal Mode



Note to Figure 2–6:

This signal is only allowed in normal mode if the LE is at the end of an adder/subtractor chain.





#### Notes to Figure 2-9:

- C4 interconnects can drive R4 interconnects.
- (2) This pattern is repeated for every LAB in the LAB row.

The column interconnect operates similarly to the row interconnect. Each column of LABs is served by a dedicated column interconnect, which vertically routes signals to and from LABs, M4K memory blocks, and row and column IOEs. These column resources include:

- LUT chain interconnects within a LAB
- Register chain interconnects within a LAB
- C4 interconnects traversing a distance of four blocks in an up and down direction

Cyclone devices include an enhanced interconnect structure within LABs for routing LE output to LE input connections faster using LUT chain connections and register chain connections. The LUT chain connection allows the combinatorial output of an LE to directly drive the fast input of the LE right below it, bypassing the local interconnect. These resources can be used as a high-speed connection for wide fan-in functions from LE 1 to LE 10 in the same LAB. The register chain connection allows the register output of one LE to connect directly to the register input of the next LE in the LAB for fast shift registers. The Quartus II Compiler automatically takes advantage of these resources to improve utilization and performance. Figure 2–10 shows the LUT chain and register chain interconnects.



Figure 2–11. C4 Interconnect Connections Note (1)

Note to Figure 2–11:

(1) Each C4 interconnect can drive either up or down four rows.

## Embedded Memory

The Cyclone embedded memory consists of columns of M4K memory blocks. EP1C3 and EP1C6 devices have one column of M4K blocks, while EP1C12 and EP1C20 devices have two columns (refer to Table 1–1 on page 1–1 for total RAM bits per density). Each M4K block can implement various types of memory with or without parity, including true dual-port, simple dual-port, and single-port RAM, ROM, and FIFO buffers. The M4K blocks support the following features:

- 4,608 RAM bits
- 250 MHz performance
- True dual-port memory
- Simple dual-port memory
- Single-port memory
- Byte enable
- Parity bits
- Shift register
- FIFO buffer
- ROM
- Mixed clock mode



Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations.

#### **Memory Modes**

The M4K memory blocks include input registers that synchronize writes and output registers to pipeline designs and improve system performance. M4K blocks offer a true dual-port mode to support any combination of two-port operations: two reads, two writes, or one read and one write at two different clock frequencies. Figure 2–12 shows true dual-port memory.

Figure 2–12. True Dual-Port Memory Configuration



register outputs (number of taps  $n \times$  width w) must be less than the maximum data width of the M4K RAM block (×36). To create larger shift registers, multiple memory blocks are cascaded together.

Data is written into each address location at the falling edge of the clock and read from the address at the rising edge of the clock. The shift register mode logic automatically controls the positive and negative edge clocking to shift the data in one clock cycle. Figure 2–14 shows the M4K memory block in the shift register mode.



Figure 2-14. Shift Register Memory Configuration

## **Memory Configuration Sizes**

The memory address depths and output widths can be configured as  $4,096 \times 1, 2,048 \times 2, 1,024 \times 4,512 \times 8$  (or  $512 \times 9$  bits),  $256 \times 16$  (or  $256 \times 18$  bits), and  $128 \times 32$  (or  $128 \times 36$  bits). The  $128 \times 32$ - or 36-bit configuration

Figure 2-15. M4K RAM Block Control Signals



Figure 2-16. M4K RAM Block LAB Row Interface





Figure 2–18. Input/Output Clock Mode in True Dual-Port Mode Notes (1), (2)

#### Notes to Figure 2–18:

- (1) All registers shown have asynchronous clear ports.
- (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations.

#### **External Clock Inputs**

Each PLL supports single-ended or differential inputs for source-synchronous receivers or for general-purpose use. The dedicated clock pins (CLK[3..0]) feed the PLL inputs. These dual-purpose pins can also act as LVDS input pins. See Figure 2–25.

Table 2–8 shows the I/O standards supported by PLL input and output pins.

| Table 2–8. PLL I/O Standards |           |               |
|------------------------------|-----------|---------------|
| I/O Standard                 | CLK Input | EXTCLK Output |
| 3.3-V LVTTL/LVCMOS           | ✓         | ✓             |
| 2.5-V LVTTL/LVCMOS           | ✓         | ✓             |
| 1.8-V LVTTL/LVCMOS           | ✓         | ✓             |
| 1.5-V LVCMOS                 | ✓         | ✓             |
| 3.3-V PCI                    | ✓         | ✓             |
| LVDS                         | ✓         | ✓             |
| SSTL-2 class I               | ✓         | ✓             |
| SSTL-2 class II              | ✓         | ✓             |
| SSTL-3 class I               | ✓         | ✓             |
| SSTL-3 class II              | ✓         | ✓             |
| Differential SSTL-2          | _         | ✓             |

For more information on LVDS I/O support, refer to "LVDS I/O Pins" on page 2–54.

#### **External Clock Outputs**

Each PLL supports one differential or one single-ended output for source-synchronous transmitters or for general-purpose external clocks. If the PLL does not use these PLL\_OUT pins, the pins are available for use as general-purpose I/O pins. The PLL\_OUT pins support all I/O standards shown in Table 2–8.

The external clock outputs do not have their own  $V_{CC}$  and ground voltage supplies. Therefore, to minimize jitter, do not place switching I/O pins next to these output pins. The EP1C3 device in the 100-pin TQFP package

does not have dedicated clock output pins. The EP1C6 device in the 144-pin TQFP package only supports dedicated clock outputs from PLL 1.

#### **Clock Feedback**

Cyclone PLLs have three modes for multiplication and/or phase shifting:

- Zero delay buffer mode—The external clock output pin is phasealigned with the clock input pin for zero delay.
- Normal mode—If the design uses an internal PLL clock output, the normal mode compensates for the internal clock delay from the input clock pin to the IOE registers. The external clock output pin is phase shifted with respect to the clock input pin if connected in this mode. You defines which internal clock output from the PLL should be phase-aligned to compensate for internal clock delay.
- No compensation mode—In this mode, the PLL will not compensate for any clock networks.

#### **Phase Shifting**

Cyclone PLLs have an advanced clock shift capability that enables programmable phase shifts. You can enter a phase shift (in degrees or time units) for each PLL clock output port or for all outputs together in one shift. You can perform phase shifting in time units with a resolution range of 125 to 250 ps. The finest resolution equals one eighth of the VCO period. The VCO period is a function of the frequency input and the multiplication and division factors. Each clock output counter can choose a different phase of the VCO period from up to eight taps. You can use this clock output counter along with an initial setting on the post-scale counter to achieve a phase-shift range for the entire period of the output clock. The phase tap feedback to the m counter can shift all outputs to a single phase. The Quartus II software automatically sets the phase taps and counter settings according to the phase shift entered.

#### **Lock Detect Signal**

The lock output indicates that there is a stable clock output signal in phase with the reference clock. Without any additional circuitry, the lock signal may toggle as the PLL begins tracking the reference clock. Therefore, you may need to gate the lock signal for use as a system-control signal. For correct operation of the lock circuit below  $-20~\rm C, f_{\rm IN/N} > 200~\rm MHz.$ 

### I/O Structure

IOEs support many features, including:

- Differential and single-ended I/O standards
- 3.3-V, 64- and 32-bit, 66- and 33-MHz PCI compliance
- Joint Test Action Group (JTAG) boundary-scan test (BST) support
- Output drive strength control
- Weak pull-up resistors during configuration
- Slew-rate control
- Tri-state buffers
- Bus-hold circuitry
- Programmable pull-up resistors in user mode
- Programmable input and output delays
- Open-drain outputs
- DQ and DQS I/O pins

Cyclone device IOEs contain a bidirectional I/O buffer and three registers for complete embedded bidirectional single data rate transfer. Figure 2–27 shows the Cyclone IOE structure. The IOE contains one input register, one output register, and one output enable register. You can use the input registers for fast setup times and output registers for fast clock-to-output times. Additionally, you can use the output enable (OE) register for fast clock-to-output enable timing. The Quartus II software automatically duplicates a single OE register that controls multiple output or bidirectional pins. IOEs can be used as input, output, or bidirectional pins.

The pin's datain signals can drive the logic array. The logic array drives the control and data signals, providing a flexible routing resource. The row or column IOE clocks, io\_clk[5..0], provide a dedicated routing resource for low-skew, high-speed clocks. The global clock network generates the IOE clocks that feed the row or column I/O regions (see "Global Clock Network and Phase-Locked Loops" on page 2–29). Figure 2–30 illustrates the signal paths through the I/O block.



Figure 2-30. Signal Path through the I/O Block

Each IOE contains its own control signal selection for the following control signals: oe, ce\_in, ce\_out, aclr/preset, sclr/preset, clk\_in, and clk\_out. Figure 2–31 illustrates the control signal selection.

to automatically minimize setup time while providing a zero hold time. Programmable delays can increase the register-to-pin delays for output registers. Table 2–9 shows the programmable delays for Cyclone devices.

| Table 2–9. Cyclone Programmable   | Delay Chain                             |
|-----------------------------------|-----------------------------------------|
| Programmable Delays               | Quartus II Logic Option                 |
| Input pin to logic array delay    | Decrease input delay to internal cells  |
| Input pin to input register delay | Decrease input delay to input registers |
| Output pin delay                  | Increase delay to output pin            |

There are two paths in the IOE for a combinatorial input to reach the logic array. Each of the two paths can have a different delay. This allows you adjust delays from the pin to internal LE registers that reside in two different areas of the device. The designer sets the two combinatorial input delays by selecting different delays for two different paths under the **Decrease input delay to internal cells** logic option in the Quartus II software. When the input signal requires two different delays for the combinatorial input, the input register in the IOE is no longer available.

The IOE registers in Cyclone devices share the same source for clear or preset. The designer can program preset or clear for each individual IOE. The designer can also program the registers to power up high or low after configuration is complete. If programmed to power up low, an asynchronous clear can control the registers. If programmed to power up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of another device's active-low input upon power up. If one register in an IOE uses a preset or clear signal then all registers in the IOE must use that same signal if they require preset or clear. Additionally a synchronous reset signal is available to the designer for the IOE registers.

#### **External RAM Interfacing**

Cyclone devices support DDR SDRAM and FCRAM interfaces at up to 133 MHz through dedicated circuitry.

#### DDR SDRAM and FCRAM

Cyclone devices have dedicated circuitry for interfacing with DDR SDRAM. All I/O banks support DDR SDRAM and FCRAM I/O pins. However, the configuration input pins in bank 1 must operate at 2.5 V because the SSTL-2  $\rm V_{CCIO}$  level is 2.5 V. Additionally, the configuration

output pins (nSTATUS and CONF\_DONE) and all the JTAG pins in I/O bank 3 must operate at 2.5 V because the  $V_{CCIO}$  level of SSTL-2 is 2.5 V. I/O banks 1, 2, 3, and 4 support DQS signals with DQ bus modes of  $\times$  8.

For ×8 mode, there are up to eight groups of programmable DQS and DQ pins, I/O banks 1, 2, 3, and 4 each have two groups in the 324-pin and 400-pin FineLine BGA packages. Each group consists of one DQS pin, a set of eight DQ pins, and one DM pin (see Figure 2–33). Each DQS pin drives the set of eight DQ pins within that group.

Figure 2–33. Cyclone Device DQ and DQS Groups in ×8 Mode Note (1)





Note to Figure 2-33:

(1) Each DQ group consists of one DQS pin, eight DQ pins, and one DM pin.

Table 2–10 shows the number of DQ pin groups per device.

| Table 2-10. | DQ Pin Groups (Part 1 of | 2)                             |                       |
|-------------|--------------------------|--------------------------------|-----------------------|
| Device      | Package                  | Number of × 8 DQ<br>Pin Groups | Total DQ Pin<br>Count |
| EP1C3       | 100-pin TQFP (1)         | 3                              | 24                    |
|             | 144-pin TQFP             | 4                              | 32                    |
| EP1C4       | 324-pin FineLine BGA     | 8                              | 64                    |
|             | 400-pin FineLine BGA     | 8                              | 64                    |



Cyclone devices must be within the first 8 devices in a JTAG chain. All of these devices have the same JTAG controller. If any of the Cyclone devices are in the 9th or after they will fail configuration. This does not affect the SignalTap® II logic analyzer.



For more information on JTAG, refer to the following documents:

- AN 39: IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices
- Jam Programming & Test Language Specification

## SignalTap II Embedded Logic Analyzer

Cyclone devices feature the SignalTap II embedded logic analyzer, which monitors design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry. A designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages, such as FineLine BGA packages, because it can be difficult to add a connection to a pin during the debugging process after a board is designed and manufactured.

## Configuration

The logic, circuitry, and interconnects in the Cyclone architecture are configured with CMOS SRAM elements. Altera FPGAs are reconfigurable and every device is tested with a high coverage production test program so the designer does not have to perform fault testing and can instead focus on simulation and design verification.

Cyclone devices are configured at system power-up with data stored in an Altera configuration device or provided by a system controller. The Cyclone device's optimized interface allows the device to act as controller in an active serial configuration scheme with the new low-cost serial configuration device. Cyclone devices can be configured in under 120 ms using serial data at 20 MHz. The serial configuration device can be programmed via the ByteBlaster II download cable, the Altera Programming Unit (APU), or third-party programmers.

In addition to the new low-cost serial configuration device, Altera offers in-system programmability (ISP)-capable configuration devices that can configure Cyclone devices via a serial data stream. The interface also enables microprocessors to treat Cyclone devices as memory and configure them by writing to a virtual memory location, making reconfiguration easy. After a Cyclone device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.



# 4. DC and Switching Characteristics

C51004-1.7

## Operating Conditions

Cyclone® devices are offered in both commercial, industrial, and extended temperature grades. However, industrial-grade and extended-temperature-grade devices may have limited speed-grade availability.

Tables 4–1 through 4–16 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for Cyclone devices.

| Table 4-1          | Table 4–1. Cyclone Device Absolute Maximum Ratings Notes (1), (2) |                            |         |         |      |
|--------------------|-------------------------------------------------------------------|----------------------------|---------|---------|------|
| Symbol             | Parameter                                                         | Conditions                 | Minimum | Maximum | Unit |
| V <sub>CCINT</sub> | Supply voltage                                                    | With respect to ground (3) | -0.5    | 2.4     | V    |
| V <sub>CCIO</sub>  |                                                                   |                            | -0.5    | 4.6     | V    |
| V <sub>CCA</sub>   | Supply voltage                                                    | With respect to ground (3) | -0.5    | 2.4     | V    |
| Vı                 | DC input voltage                                                  |                            | -0.5    | 4.6     | V    |
| I <sub>OUT</sub>   | DC output current, per pin                                        |                            | -25     | 25      | mA   |
| T <sub>STG</sub>   | Storage temperature                                               | No bias                    | -65     | 150     | °C   |
| T <sub>AMB</sub>   | Ambient temperature                                               | Under bias                 | -65     | 135     | °C   |
| T <sub>J</sub>     | Junction temperature                                              | BGA packages under bias    | _       | 135     | °C   |

| Table 4–2. C       | yclone Device Recommended Opera                     | ting Conditions (I | Part 1 of 2) |         |      |
|--------------------|-----------------------------------------------------|--------------------|--------------|---------|------|
| Symbol             | Parameter                                           | Conditions         | Minimum      | Maximum | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (4)                | 1.425        | 1.575   | V    |
| V <sub>CCIO</sub>  | Supply voltage for output buffers, 3.3-V operation  | (4)                | 3.00         | 3.60    | V    |
|                    | Supply voltage for output buffers, 2.5-V operation  | (4)                | 2.375        | 2.625   | V    |
|                    | Supply voltage for output buffers, 1.8-V operation  | (4)                | 1.71         | 1.89    | V    |
|                    | Supply voltage for output buffers, 1.5-V operation  | (4)                | 1.4          | 1.6     | V    |
| V <sub>I</sub>     | Input voltage                                       | (3), (5)           | -0.5         | 4.1     | V    |

| Table 4–10.     | 3.3-V PCI Specifications ( | Part 2 of 2)                |                       |         |                            |      |
|-----------------|----------------------------|-----------------------------|-----------------------|---------|----------------------------|------|
| Symbol          | Parameter                  | Conditions                  | Minimum               | Typical | Maximum                    | Unit |
| V <sub>OH</sub> | High-level output voltage  | I <sub>OUT</sub> = -500 μA  | $0.9 \times V_{CCIO}$ | _       | _                          | V    |
| V <sub>OL</sub> | Low-level output voltage   | I <sub>OUT</sub> = 1,500 μA | _                     | _       | 0.1 ×<br>V <sub>CCIO</sub> | V    |

| Table 4–11        | . SSTL-2 Class I Specificatio | ns                                |                         |           |                         |      |
|-------------------|-------------------------------|-----------------------------------|-------------------------|-----------|-------------------------|------|
| Symbol            | Parameter                     | Conditions                        | Minimum                 | Typical   | Maximum                 | Unit |
| V <sub>CCIO</sub> | Output supply voltage         | _                                 | 2.375                   | 2.5       | 2.625                   | V    |
| V <sub>TT</sub>   | Termination voltage           | _                                 | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V    |
| V <sub>REF</sub>  | Reference voltage             | _                                 | 1.15                    | 1.25      | 1.35                    | V    |
| V <sub>IH</sub>   | High-level input voltage      | _                                 | V <sub>REF</sub> + 0.18 | _         | 3.0                     | V    |
| V <sub>IL</sub>   | Low-level input voltage       | _                                 | -0.3                    | _         | V <sub>REF</sub> - 0.18 | V    |
| V <sub>OH</sub>   | High-level output voltage     | I <sub>OH</sub> = -8.1 mA<br>(11) | V <sub>TT</sub> + 0.57  | _         | _                       | V    |
| V <sub>OL</sub>   | Low-level output voltage      | I <sub>OL</sub> = 8.1 mA (11)     | _                       | _         | V <sub>TT</sub> – 0.57  | V    |

| Table 4-12        | . SSTL-2 Class II Specificatio | ons                               |                         |                  |                         |      |
|-------------------|--------------------------------|-----------------------------------|-------------------------|------------------|-------------------------|------|
| Symbol            | Parameter                      | Conditions                        | Minimum                 | Typical          | Maximum                 | Unit |
| V <sub>CCIO</sub> | Output supply voltage          | _                                 | 2.3                     | 2.5              | 2.7                     | V    |
| V <sub>TT</sub>   | Termination voltage            | _                                 | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V    |
| $V_{REF}$         | Reference voltage              | _                                 | 1.15                    | 1.25             | 1.35                    | ٧    |
| V <sub>IH</sub>   | High-level input voltage       | _                                 | V <sub>REF</sub> + 0.18 | _                | V <sub>CCIO</sub> + 0.3 | V    |
| V <sub>IL</sub>   | Low-level input voltage        | _                                 | -0.3                    | _                | V <sub>REF</sub> - 0.18 | ٧    |
| V <sub>OH</sub>   | High-level output voltage      | $I_{OH} = -16.4 \text{ mA}$ (11)  | V <sub>TT</sub> + 0.76  | _                | _                       | ٧    |
| V <sub>OL</sub>   | Low-level output voltage       | I <sub>OL</sub> = 16.4 mA<br>(11) | _                       | _                | V <sub>TT</sub> – 0.76  | V    |

| Table 4-13        | Table 4–13. SSTL-3 Class I Specifications (Part 1 of 2) |            |                         |           |                         |      |
|-------------------|---------------------------------------------------------|------------|-------------------------|-----------|-------------------------|------|
| Symbol            | Parameter                                               | Conditions | Minimum                 | Typical   | Maximum                 | Unit |
| V <sub>CCIO</sub> | Output supply voltage                                   | _          | 3.0                     | 3.3       | 3.6                     | V    |
| $V_{TT}$          | Termination voltage                                     | _          | V <sub>REF</sub> - 0.05 | $V_{REF}$ | V <sub>REF</sub> + 0.05 | V    |

Typically, the user-mode current during device operation is lower than the power-up current in Table 4–17. Altera recommends using the Cyclone Power Calculator, available on the Altera web site, to estimate the user-mode  $I_{\text{CCINT}}$  consumption and then select power supplies or regulators based on the higher value.

## **Timing Model**

The DirectDrive technology and MultiTrack interconnect ensure predictable performance, accurate simulation, and accurate timing analysis across all Cyclone device densities and speed grades. This section describes and specifies the performance, internal, external, and PLL timing specifications.

All specifications are representative of worst-case supply voltage and junction temperature conditions.

#### **Preliminary and Final Timing**

Timing models can have either preliminary or final status. The Quartus® II software issues an informational message during the design compilation if the timing models are preliminary. Table 4–18 shows the status of the Cyclone device timing models.

Preliminary status means the timing model is subject to change. Initially, timing numbers are created using simulation results, process data, and other known parameters. These tests are used to make the preliminary numbers as close to the actual timing parameters as possible.

Final timing numbers are based on actual device operation and testing. These numbers reflect the actual performance of the device under worst-case voltage and junction temperature conditions.

| Table 4–18. Cyclone Dev | Table 4–18. Cyclone Device Timing Model Status |       |  |
|-------------------------|------------------------------------------------|-------|--|
| Device                  | Preliminary                                    | Final |  |
| EP1C3                   | _                                              | ✓     |  |
| EP1C4                   | _                                              | ✓     |  |
| EP1C6                   | _                                              | ✓     |  |
| EP1C12                  | _                                              | ✓     |  |
| EP1C20                  | _                                              | ✓     |  |



Figure 4-2. External Timing in Cyclone Devices

All external I/O timing parameters shown are for 3.3-V LVTTL I/O standard with the maximum current strength and fast slew rate. For external I/O timing using standards other than LVTTL or for different current strengths, use the I/O standard input and output delay adders in Tables 4–40 through 4–44.

Table 4–29 shows the external I/O timing parameters when using global clock networks.

| Table 4–29.          | Cyclone Global Clock External I/O Timing Parameters Not                                                                             | tes (1), (2) <b>(Part 1 of 2)</b> |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Symbol               | Conditions                                                                                                                          |                                   |
| t <sub>INSU</sub>    | Setup time for input or bidirectional pin using IOE input register with global clock fed by CLK pin                                 | _                                 |
| t <sub>INH</sub>     | Hold time for input or bidirectional pin using IOE input register with global clock fed by CLK pin                                  | _                                 |
| t <sub>outco</sub>   | Clock-to-output delay output or bidirectional pin using IOE output register with global clock fed by CLK pin                        | C <sub>LOAD</sub> = 10 pF         |
| t <sub>INSUPLL</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by Enhanced PLL with default phase setting | _                                 |
| t <sub>INHPLL</sub>  | Hold time for input or bidirectional pin using IOE input register with global clock fed by enhanced PLL with default phase setting  | _                                 |

Tables 4–32 through 4–33 show the external timing parameters on column and row pins for EP1C4 devices.

Table 4–32. EP1C4 Column Pin Global Clock External I/O Timing Parameters Note (1)

| Symbol               | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |       | Hait |
|----------------------|----------------|-------|----------------|-------|----------------|-------|------|
|                      | Min            | Max   | Min            | Max   | Min            | Max   | Unit |
| t <sub>INSU</sub>    | 2.471          | _     | 2.841          | _     | 3.210          | _     | ns   |
| t <sub>INH</sub>     | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns   |
| toutco               | 2.000          | 3.937 | 2.000          | 4.526 | 2.000          | 5.119 | ns   |
| t <sub>INSUPLL</sub> | 1.471          | _     | 1.690          | _     | 1.910          | _     | ns   |
| t <sub>INHPLL</sub>  | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns   |
| toutcople            | 0.500          | 2.080 | 0.500          | 2.392 | 0.500          | 2.705 | ns   |

Table 4–33. EP1C4 Row Pin Global Clock External I/O Timing Parameters Note (1)

| Symbol               | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |       | I lait |
|----------------------|----------------|-------|----------------|-------|----------------|-------|--------|
|                      | Min            | Max   | Min            | Max   | Min            | Max   | Unit   |
| t <sub>INSU</sub>    | 2.600          | _     | 2.990          | _     | 3.379          | _     | ns     |
| t <sub>INH</sub>     | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns     |
| t <sub>outco</sub>   | 2.000          | 3.991 | 2.000          | 4.388 | 2.000          | 5.189 | ns     |
| t <sub>INSUPLL</sub> | 1.300          | _     | 1.494          | _     | 1.689          | _     | ns     |
| t <sub>INHPLL</sub>  | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns     |
| toutcople            | 0.500          | 2.234 | 0.500          | 2.569 | 0.500          | 2.905 | ns     |

*Note to Tables 4–32 and 4–33:* 

<sup>(1)</sup> Contact Altera Applications for EP1C4 device timing parameters.

| February 2005<br>v1.1 | Updated Figure 5-1.                        | _ |
|-----------------------|--------------------------------------------|---|
| May 2003<br>v1.0      | Added document to Cyclone Device Handbook. | _ |