Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1206 | | Number of Logic Elements/Cells | 12060 | | Total RAM Bits | 239616 | | Number of I/O | 249 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 324-BGA | | Supplier Device Package | 324-FBGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1c12f324c8 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 2. Cyclone Architecture C51002-1.6 # Functional Description Cyclone® devices contain a two-dimensional row- and column-based architecture to implement custom logic. Column and row interconnects of varying speeds provide signal interconnects between LABs and embedded memory blocks. The logic array consists of LABs, with 10 LEs in each LAB. An LE is a small unit of logic providing efficient implementation of user logic functions. LABs are grouped into rows and columns across the device. Cyclone devices range between 2,910 to 20,060 LEs. M4K RAM blocks are true dual-port memory blocks with 4K bits of memory plus parity (4,608 bits). These blocks provide dedicated true dual-port, simple dual-port, or single-port memory up to 36-bits wide at up to 250 MHz. These blocks are grouped into columns across the device in between certain LABs. Cyclone devices offer between 60 to 288 Kbits of embedded RAM. Each Cyclone device I/O pin is fed by an I/O element (IOE) located at the ends of LAB rows and columns around the periphery of the device. I/O pins support various single-ended and differential I/O standards, such as the 66- and 33-MHz, 64- and 32-bit PCI standard and the LVDS I/O standard at up to 640 Mbps. Each IOE contains a bidirectional I/O buffer and three registers for registering input, output, and output-enable signals. Dual-purpose DQS, DQ, and DM pins along with delay chains (used to phase-align DDR signals) provide interface support with external memory devices such as DDR SDRAM, and FCRAM devices at up to 133 MHz (266 Mbps). Cyclone devices provide a global clock network and up to two PLLs. The global clock network consists of eight global clock lines that drive throughout the entire device. The global clock network can provide clocks for all resources within the device, such as IOEs, LEs, and memory blocks. The global clock lines can also be used for control signals. Cyclone PLLs provide general-purpose clocking with clock multiplication and phase shifting as well as external outputs for high-speed differential I/O support. Figure 2–1 shows a diagram of the Cyclone EP1C12 device. The Quartus II Compiler automatically creates carry chain logic during design processing, or you can create it manually during design entry. Parameterized functions such as LPM functions automatically take advantage of carry chains for the appropriate functions. The Quartus II Compiler creates carry chains longer than 10 LEs by linking LABs together automatically. For enhanced fitting, a long carry chain runs vertically allowing fast horizontal connections to M4K memory blocks. A carry chain can continue as far as a full column. #### Clear and Preset Logic Control LAB-wide signals control the logic for the register's clear and preset signals. The LE directly supports an asynchronous clear and preset function. The register preset is achieved through the asynchronous load of a logic high. The direct asynchronous preset does not require a NOT-gate push-back technique. Cyclone devices support simultaneous preset/ asynchronous load and clear signals. An asynchronous clear signal takes precedence if both signals are asserted simultaneously. Each LAB supports up to two clears and one preset signal. In addition to the clear and preset ports, Cyclone devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. An option set before compilation in the Quartus II software controls this pin. This chip-wide reset overrides all other control signals. ### MultiTrack Interconnect In the Cyclone architecture, connections between LEs, M4K memory blocks, and device I/O pins are provided by the MultiTrack interconnect structure with DirectDrive<sup>TM</sup> technology. The MultiTrack interconnect consists of continuous, performance-optimized routing lines of different speeds used for inter- and intra-design block connectivity. The Quartus II Compiler automatically places critical design paths on faster interconnects to improve design performance. DirectDrive technology is a deterministic routing technology that ensures identical routing resource usage for any function regardless of placement within the device. The MultiTrack interconnect and DirectDrive technology simplify the integration stage of block-based designing by eliminating the re-optimization cycles that typically follow design changes and additions. The MultiTrack interconnect consists of row and column interconnects that span fixed distances. A routing structure with fixed length resources for all devices allows predictable and repeatable performance when #### Notes to Figure 2-9: - C4 interconnects can drive R4 interconnects. - (2) This pattern is repeated for every LAB in the LAB row. The column interconnect operates similarly to the row interconnect. Each column of LABs is served by a dedicated column interconnect, which vertically routes signals to and from LABs, M4K memory blocks, and row and column IOEs. These column resources include: - LUT chain interconnects within a LAB - Register chain interconnects within a LAB - C4 interconnects traversing a distance of four blocks in an up and down direction Cyclone devices include an enhanced interconnect structure within LABs for routing LE output to LE input connections faster using LUT chain connections and register chain connections. The LUT chain connection allows the combinatorial output of an LE to directly drive the fast input of the LE right below it, bypassing the local interconnect. These resources can be used as a high-speed connection for wide fan-in functions from LE 1 to LE 10 in the same LAB. The register chain connection allows the register output of one LE to connect directly to the register input of the next LE in the LAB for fast shift registers. The Quartus II Compiler automatically takes advantage of these resources to improve utilization and performance. Figure 2–10 shows the LUT chain and register chain interconnects. In addition to true dual-port memory, the M4K memory blocks support simple dual-port and single-port RAM. Simple dual-port memory supports a simultaneous read and write. Single-port memory supports non-simultaneous reads and writes. Figure 2–13 shows these different M4K RAM memory port configurations. Figure 2–13. Simple Dual-Port and Single-Port Memory Configurations #### Simple Dual-Port Memory #### Single-Port Memory (1) #### *Note to Figure 2–13:* Two single-port memory blocks can be implemented in a single M4K block as long as each of the two independent block sizes is equal to or less than half of the M4K block size. The memory blocks also enable mixed-width data ports for reading and writing to the RAM ports in dual-port RAM configuration. For example, the memory block can be written in $\times 1$ mode at port A and read out in $\times 16$ mode from port B. The Cyclone memory architecture can implement fully synchronous RAM by registering both the input and output signals to the M4K RAM block. All M4K memory block inputs are registered, providing synchronous write cycles. In synchronous operation, the memory block generates its own self-timed strobe write enable (wren) signal derived from a global clock. In contrast, a circuit using asynchronous RAM must generate the RAM wren signal while ensuring its data and address signals meet setup and hold time specifications relative to the wren Figure 2–19. Input/Output Clock Mode in Simple Dual-Port Mode Notes (1), (2) #### Notes to Figure 2-19: - (1) All registers shown except the rden register have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. ### Read/Write Clock Mode The M4K memory blocks implement read/write clock mode for simple dual-port memory. You can use up to two clocks in this mode. The write clock controls the block's data inputs, wraddress, and wren. The read clock controls the data output, rdaddress, and rden. The memory blocks support independent clock enables for each clock and asynchronous clear signals for the read- and write-side registers. Figure 2–20 shows a memory block in read/write clock mode. Figure 2–20. Read/Write Clock Mode in Simple Dual-Port Mode Notes (1), (2) #### *Notes to Figure 2–20:* - (1) All registers shown except the rden register have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. Figure 2-28. Row I/O Block Connection to the Interconnect #### *Notes to Figure 2–28:* - (1) The 21 data and control signals consist of three data out lines, io\_dataout[2..0], three output enables, io\_coe[2..0], three input clock enables, io\_cce\_in[2..0], three output clock enables, io\_cce\_out[2..0], three clocks, io\_cclk[2..0], three asynchronous clear signals, io\_caclr[2..0], and three synchronous clear signals, io\_csclr[2..0]. - (2) Each of the three IOEs in the row I/O block can have one io\_datain input (combinatorial or registered) and one comb\_io\_datain (combinatorial) input. Figure 2-31. Control Signal Selection per IOE In normal bidirectional operation, you can use the input register for input data requiring fast setup times. The input register can have its own clock input and clock enable separate from the OE and output registers. The output register can be used for data requiring fast clock-to-output performance. The OE register is available for fast clock-to-output enable timing. The OE and output register share the same clock source and the same clock enable source from the local interconnect in the associated LAB, dedicated I/O clocks, or the column and row interconnects. Figure 2–32 shows the IOE in bidirectional configuration. output pins (nSTATUS and CONF\_DONE) and all the JTAG pins in I/O bank 3 must operate at 2.5 V because the $V_{CCIO}$ level of SSTL-2 is 2.5 V. I/O banks 1, 2, 3, and 4 support DQS signals with DQ bus modes of $\times$ 8. For ×8 mode, there are up to eight groups of programmable DQS and DQ pins, I/O banks 1, 2, 3, and 4 each have two groups in the 324-pin and 400-pin FineLine BGA packages. Each group consists of one DQS pin, a set of eight DQ pins, and one DM pin (see Figure 2–33). Each DQS pin drives the set of eight DQ pins within that group. Figure 2–33. Cyclone Device DQ and DQS Groups in ×8 Mode Note (1) Note to Figure 2-33: (1) Each DQ group consists of one DQS pin, eight DQ pins, and one DM pin. Table 2–10 shows the number of DQ pin groups per device. | Table 2–10. DQ Pin Groups (Part 1 of 2) | | | | | |-----------------------------------------|----------------------|--------------------------------|-----------------------|--| | Device | Package | Number of × 8 DQ<br>Pin Groups | Total DQ Pin<br>Count | | | EP1C3 | 100-pin TQFP (1) | 3 | 24 | | | | 144-pin TQFP | 4 | 32 | | | EP1C4 | 324-pin FineLine BGA | 8 | 64 | | | | 400-pin FineLine BGA | 8 | 64 | | | Table 2–10. DQ Pin Groups (Part 2 of 2) | | | | | |-----------------------------------------|----------------------|--------------------------------|-----------------------|--| | Device | Package | Number of × 8 DQ<br>Pin Groups | Total DQ Pin<br>Count | | | EP1C6 | 144-pin TQFP | 4 | 32 | | | | 240-pin PQFP 4 32 | | 32 | | | | 256-pin FineLine BGA | 4 | 32 | | | EP1C12 | 240-pin PQFP | 4 | 32 | | | | 256-pin FineLine BGA | 4 | 32 | | | | 324-pin FineLine BGA | 8 | 64 | | | EP1C20 | 324-pin FineLine BGA | 8 | 64 | | | | 400-pin FineLine BGA | 8 | 64 | | *Note to Table 2–10:* EP1C3 devices in the 100-pin TQFP package do not have any DQ pin groups in I/O bank 1. A programmable delay chain on each DQS pin allows for either a $90^{\circ}$ phase shift (for DDR SDRAM), or a $72^{\circ}$ phase shift (for FCRAM) which automatically center-aligns input DQS synchronization signals within the data window of their corresponding DQ data signals. The phase-shifted DQS signals drive the global clock network. This global DQS signal clocks DQ signals on internal LE registers. These DQS delay elements combine with the PLL's clocking and phase shift ability to provide a complete hardware solution for interfacing to high-speed memory. The clock phase shift allows the PLL to clock the DQ output enable and output paths. The designer should use the following guidelines to meet 133 MHz performance for DDR SDRAM and FCRAM interfaces: - The DQS signal must be in the middle of the DQ group it clocks - Resynchronize the incoming data to the logic array clock using successive LE registers or FIFO buffers - LE registers must be placed in the LAB adjacent to the DQ I/O pin column it is fed by Figure 2–34 illustrates DDR SDRAM and FCRAM interfacing from the I/O through the dedicated circuitry to the logic array. # Referenced Documents This chapter references the following document: Using PLLs in Cyclone Devices chapter in the Cyclone Device Handbook # Document Revision History Table 2–15 shows the revision history for this chapter. | Table 2-15. Do | cument Revision History | | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | May 2008<br>v1.6 | Minor textual and style changes. Added "Referenced Documents" section. | _ | | January 2007<br>v1.5 | <ul> <li>Added document revision history.</li> <li>Updated Figures 2–17, 2–18, 2–19, 2–20, 2–21, and 2–32.</li> </ul> | _ | | August 2005<br>v1.4 | Minor updates. | _ | | February 2005<br>v1.3 | <ul> <li>Updated JTAG chain limits. Added test vector information.</li> <li>Corrected Figure 2-12.</li> <li>Added a note to Tables 2-17 through 2-21 regarding violating the setup or hold time.</li> </ul> | _ | | October 2003<br>v1.2 | <ul><li>Updated phase shift information.</li><li>Added 64-bit PCI support information.</li></ul> | _ | | September<br>2003 v1.1 | Updated LVDS data rates to 640 Mbps from 311 Mbps. | _ | | May 2003 v1.0 | Added document to Cyclone Device Handbook. | _ | ### **Operating Modes** The Cyclone architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. Together, the configuration and initialization processes are called command mode. Normal device operation is called user mode. SRAM configuration elements allow Cyclone devices to be reconfigured in-circuit by loading new configuration data into the device. With real-time reconfiguration, the device is forced into command mode with a device pin. The configuration process loads different configuration data, reinitializes the device, and resumes user-mode operation. Designers can perform in-field upgrades by distributing new configuration files either within the system or remotely. A built-in weak pull-up resistor pulls all user I/O pins to $V_{\text{CCIO}}$ before and during device configuration. The configuration pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The voltage level of the configuration output pins is determined by the $V_{CCIO}$ of the bank where the pins reside. The bank $V_{CCIO}$ selects whether the configuration inputs are 1.5-V, 1.8-V, 2.5-V, or 3.3-V compatible. ### **Configuration Schemes** Designers can load the configuration data for a Cyclone device with one of three configuration schemes (see Table 3–5), chosen on the basis of the target application. Designers can use a configuration device, intelligent controller, or the JTAG port to configure a Cyclone device. A low-cost configuration device can automatically configure a Cyclone device at system power-up. # 4. DC and Switching Characteristics C51004-1.7 ## Operating Conditions Cyclone® devices are offered in both commercial, industrial, and extended temperature grades. However, industrial-grade and extended-temperature-grade devices may have limited speed-grade availability. Tables 4–1 through 4–16 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for Cyclone devices. | Table 4-1 | Table 4–1. Cyclone Device Absolute Maximum Ratings Notes (1), (2) | | | | | | | |--------------------|-------------------------------------------------------------------------|----------------------------|---------|---------|------|--|--| | Symbol | Parameter Conditions | | Minimum | Maximum | Unit | | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | | V <sub>CCA</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | Vı | DC input voltage | | -0.5 | 4.6 | V | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | | | T <sub>J</sub> | Junction temperature | BGA packages under bias | _ | 135 | °C | | | | Table 4–2. Cyclone Device Recommended Operating Conditions (Part 1 of 2) | | | | | | |--------------------------------------------------------------------------|-----------------------------------------------------|------------|---------|---------|------| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (4) | 1.425 | 1.575 | V | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (4) | 3.00 | 3.60 | V | | | Supply voltage for output buffers, 2.5-V operation | (4) | 2.375 | 2.625 | V | | | Supply voltage for output buffers, 1.8-V operation | (4) | 1.71 | 1.89 | V | | | Supply voltage for output buffers, 1.5-V operation | (4) | 1.4 | 1.6 | V | | V <sub>I</sub> | Input voltage | (3), (5) | -0.5 | 4.1 | V | | Table 4–8. 1.5-V I/O Specifications | | | | | | | |-------------------------------------|---------------------------|--------------------------------|-----------------------------|------------------------------|------|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | $V_{CCIO}$ | Output supply voltage | _ | 1.4 | 1.6 | V | | | V <sub>IH</sub> | High-level input voltage | _ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 (12) | V | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | V | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ mA } (11)$ | 0.75 ×<br>V <sub>CCIO</sub> | _ | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA (11) | _ | 0.25 × V <sub>CCIO</sub> | V | | | Table 4-9. | Table 4–9. 2.5-V LVDS I/O SpecificationsNote (13) | | | | | | |-------------------|---------------------------------------------------|-------------------------|---------|---------|---------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | I/O supply voltage | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>OD</sub> | Differential output voltage | $R_L = 100 \Omega$ | 250 | | 550 | mV | | Δ V <sub>OD</sub> | Change in V <sub>OD</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | V <sub>OS</sub> | Output offset voltage | R <sub>L</sub> = 100 Ω | 1.125 | 1.25 | 1.375 | V | | Δ V <sub>OS</sub> | Change in V <sub>OS</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | V <sub>TH</sub> | Differential input threshold | V <sub>CM</sub> = 1.2 V | -100 | _ | 100 | mV | | V <sub>IN</sub> | Receiver input voltage range | _ | 0.0 | _ | 2.4 | V | | R <sub>L</sub> | Receiver differential input resistor | _ | 90 | 100 | 110 | Ω | | Table 4–10. 3.3-V PCI Specifications (Part 1 of 2) | | | | | | | |----------------------------------------------------|--------------------------|------------|----------------------------|---------|----------------------------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.3 | 3.6 | ٧ | | V <sub>IH</sub> | High-level input voltage | _ | 0.5 ×<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> + 0.5 | V | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | _ | 0.3 ×<br>V <sub>CCIO</sub> | V | | | | | R | esources U | sed | F | Performanc | е | |------------------|-----------------------------|-----------------------------|-----|-----------------------|-------------------------|----------------------------|----------------------------|----------------------------| | Resource<br>Used | Design Size and<br>Function | Mode | LEs | M4K<br>Memory<br>Bits | M4K<br>Memory<br>Blocks | -6 Speed<br>Grade<br>(MHz) | -7 Speed<br>Grade<br>(MHz) | -8 Speed<br>Grade<br>(MHz) | | M4K | RAM 128 × 36 bit | Single port | _ | 4,608 | 1 | 256.00 | 222.67 | 197.01 | | memory<br>block | RAM 128 × 36 bit | Simple<br>dual-port<br>mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | RAM 256 × 18 bit | True dual-<br>port mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | FIFO 128 × 36 bit | _ | 40 | 4,608 | 1 | 256.02 | 222.67 | 197.01 | | | Shift register 9 × 4 × 128 | Shift register | 11 | 4,536 | 1 | 255.95 | 222.67 | 196.97 | Note to Table 4-20: ### **Internal Timing Parameters** Internal timing parameters are specified on a speed grade basis independent of device density. Tables 4–21 through 4–24 describe the Cyclone device internal timing microparameters for LEs, IOEs, M4K memory structures, and MultiTrack interconnects. | Table 4–21. LE li | Table 4–21. LE Internal Timing Microparameter Descriptions | | | | | |--------------------|------------------------------------------------------------|--|--|--|--| | Symbol | Parameter | | | | | | t <sub>SU</sub> | LE register setup time before clock | | | | | | t <sub>H</sub> | LE register hold time after clock | | | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | | | t <sub>LUT</sub> | LE combinatorial LUT delay for data-in to data-out | | | | | | t <sub>CLR</sub> | Minimum clear pulse width | | | | | | t <sub>PRE</sub> | Minimum preset pulse width | | | | | | t <sub>CLKHL</sub> | Minimum clock high or low time | | | | | <sup>(1)</sup> The performance numbers for this function are from an EP1C6 device in a 240-pin PQFP package. | Table 4–24. Ro | Table 4–24. Routing Delay Internal Timing Microparameter Descriptions | | | | | |--------------------|----------------------------------------------------------------------------------|--|--|--|--| | Symbol Parameter | | | | | | | t <sub>R4</sub> | Delay for an R4 line with average loading; covers a distance of four LAB columns | | | | | | t <sub>C4</sub> | Delay for an C4 line with average loading; covers a distance of four LAB rows | | | | | | t <sub>LOCAL</sub> | Local interconnect delay | | | | | Figure 4–1 shows the memory waveforms for the M4K timing parameters shown in Table 4–23. Figure 4-2. External Timing in Cyclone Devices All external I/O timing parameters shown are for 3.3-V LVTTL I/O standard with the maximum current strength and fast slew rate. For external I/O timing using standards other than LVTTL or for different current strengths, use the I/O standard input and output delay adders in Tables 4–40 through 4–44. Table 4–29 shows the external I/O timing parameters when using global clock networks. | Table 4–29. Cyclone Global Clock External I/O Timing ParametersNotes (1), (2) (Part 1 of 2) | | | | | | |---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--| | Symbol | Parameter | Conditions | | | | | t <sub>INSU</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by CLK pin | _ | | | | | t <sub>INH</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by CLK pin | _ | | | | | t <sub>outco</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with global clock fed by CLK pin | C <sub>LOAD</sub> = 10 pF | | | | | t <sub>INSUPLL</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by Enhanced PLL with default phase setting | _ | | | | | t <sub>INHPLL</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by enhanced PLL with default phase setting | _ | | | | | Table 4–42. Cyclone I/O Standard Output Delay Adders for Fast Slew Rate on Column Pins (Part 2 of 2) | | | | | | | | | |------------------------------------------------------------------------------------------------------|-------|----------------|-------|----------------|--------|----------------|--------|------| | Standard | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 1124 | | | | Min | Max | Min | Max | Min | Max | Unit | | 2.5-V LVTTL | 2 mA | _ | 329 | _ | 378 | _ | 427 | ps | | | 8 mA | _ | -661 | _ | -761 | _ | -860 | ps | | | 12 mA | _ | -655 | _ | -754 | _ | -852 | ps | | | 16 mA | _ | -795 | _ | -915 | _ | -1034 | ps | | 1.8-V LVTTL | 2 mA | _ | 4 | _ | 4 | _ | 5 | ps | | | 8 mA | _ | -208 | _ | -240 | _ | -271 | ps | | | 12 mA | _ | -208 | _ | -240 | _ | -271 | ps | | 1.5-V LVTTL | 2 mA | _ | 2,288 | _ | 2,631 | _ | 2,974 | ps | | | 4 mA | _ | 608 | _ | 699 | _ | 790 | ps | | | 8 mA | _ | 292 | _ | 335 | _ | 379 | ps | | SSTL-3 class I | | _ | -410 | _ | -472 | _ | -533 | ps | | SSTL-3 class II | | _ | -811 | _ | -933 | _ | -1,055 | ps | | SSTL-2 class I | | _ | -485 | _ | -558 | _ | -631 | ps | | SSTL-2 class II | | _ | -758 | _ | -872 | _ | -986 | ps | | LVDS | | _ | -998 | _ | -1,148 | _ | -1,298 | ps | | Table 4–43. Cyclone I/O Standard Output Delay Adders for Fast Slew Rate on Row Pins (Part 1 of 2) | | | | | | | | | |---------------------------------------------------------------------------------------------------|-------|----------------|------|----------------|--------|----------------|--------|------| | Standard | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 1114 | | | | Min | Max | Min | Max | Min | Max | Unit | | LVCMOS | 2 mA | _ | 0 | _ | 0 | _ | 0 | ps | | | 4 mA | _ | -489 | _ | -563 | _ | -636 | ps | | | 8 mA | _ | -855 | _ | -984 | _ | -1,112 | ps | | | 12 mA | _ | -993 | _ | -1,142 | _ | -1,291 | ps | | 3.3-V LVTTL | 4 mA | _ | 0 | _ | 0 | _ | 0 | ps | | | 8 mA | _ | -347 | _ | -400 | _ | -452 | ps | | | 12 mA | _ | -858 | _ | -987 | _ | -1,116 | ps | | | 16 mA | _ | -819 | _ | -942 | _ | -1,065 | ps | | | 24 mA | _ | -993 | _ | -1,142 | _ | -1,291 | ps | | 2.5-V LVTTL | 2 mA | _ | 329 | _ | 378 | _ | 427 | ps | | | 8 mA | _ | -661 | _ | -761 | _ | -860 | ps | | | 12 mA | _ | -655 | _ | -754 | _ | -852 | ps | | | 16 mA | _ | -795 | _ | -915 | _ | -1,034 | ps | # Referenced Document This chapter references the following documents: - Cyclone Architecture chapter in the Cyclone Device Handbook - Operating Requirements for Altera Devices Data Sheet ## Document Revision History Table 4–53 shows the revision history for this chapter. | Table 4–53. Document Revision History | | | | | | | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | | May 2008<br>v1.7 | Minor textual and style changes. Added "Referenced Document" section. | _ | | | | | | January 2007<br>v1.6 | <ul> <li>Added document revision history.</li> <li>Added new row for V<sub>CCA</sub> details in Table 4–1.</li> <li>Updated R<sub>CONF</sub> information in Table 4–3.</li> <li>Added new Note (12) on voltage overdrive information to Table 4–7 and Table 4–8.</li> <li>Updated Note (9) on R<sub>CONF</sub> information to Table 4–3.</li> <li>Updated information in "External I/O Delay Parameters" section.</li> <li>Updated speed grade information in Table 4–46 and Table 4–47.</li> <li>Updated LVDS information in Table 4–51.</li> </ul> | <del>-</del> | | | | | | August 2005<br>v1.5 | Minor updates. | _ | | | | | | February 2005<br>v1.4 | <ul> <li>Updated information on Undershoot voltage. Updated Table 4-2.</li> <li>Updated Table 4-3.</li> <li>Updated the undershoot voltage from 0.5 V to 2.0 V in Note 3 of Table 4-16.</li> <li>Updated Table 4-17.</li> </ul> | _ | | | | | | January 2004<br>v.1.3 | <ul> <li>Added extended-temperature grade device information.<br/>Updated Table 4-2.</li> <li>Updated I<sub>CC0</sub> information in Table 4-3.</li> </ul> | _ | | | | | | October 2003<br>v.1.2 | <ul> <li>Added clock tree information in Table 4-19.</li> <li>Finalized timing information for EP1C3 and EP1C12 devices.<br/>Updated timing information in Tables 4-25 through 4-26 and<br/>Tables 4-30 through 4-51.</li> <li>Updated PLL specifications in Table 4-52.</li> </ul> | _ | | | | | | July 2003<br>v1.1 | Updated timing information. Timing finalized for EP1C6 and EP1C20 devices. Updated performance information. Added PLL Timing section. | _ | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------|---| | May 2003<br>v1.0 | Added document to Cyclone Device Handbook. | _ |