Welcome to **E-XFL.COM** ### Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 291 | | Number of Logic Elements/Cells | 2910 | | Total RAM Bits | 59904 | | Number of I/O | 104 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1c3t144c6 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong functions. Another special packing mode allows the register output to feed back into the LUT of the same LE so that the register is packed with its own fan-out LUT. This provides another mechanism for improved fitting. The LE can also drive out registered and unregistered versions of the LUT output. ### **LUT Chain and Register Chain** In addition to the three general routing outputs, the LEs within a LAB have LUT chain and register chain outputs. LUT chain connections allow LUTs within the same LAB to cascade together for wide input functions. Register chain outputs allow registers within the same LAB to cascade together. The register chain output allows a LAB to use LUTs for a single combinatorial function and the registers to be used for an unrelated shift register implementation. These resources speed up connections between LABs while saving local interconnect resources. "MultiTrack Interconnect" on page 2–12 for more information on LUT chain and register chain connections. ### addnsub Signal The LE's dynamic adder/subtractor feature saves logic resources by using one set of LEs to implement both an adder and a subtractor. This feature is controlled by the LAB-wide control signal addnsub. The addnsub signal sets the LAB to perform either A + B or A -B. The LUT computes addition; subtraction is computed by adding the two's complement of the intended subtractor. The LAB-wide signal converts to two's complement by inverting the B bits within the LAB and setting carry-in = 1 to add one to the least significant bit (LSB). The LSB of an adder/subtractor must be placed in the first LE of the LAB, where the LAB-wide addnsub signal automatically sets the carry-in to 1. The Quartus II Compiler automatically places and uses the adder/subtractor feature when using adder/subtractor parameterized functions. ### **LE Operating Modes** The Cyclone LE can operate in one of the following modes: - Normal mode - Dynamic arithmetic mode Each mode uses LE resources differently. In each mode, eight available inputs to the LE—the four data inputs from the LAB local interconnect, carry-in0 and carry-in1 from the previous LE, the LAB carry-in from the previous carry-chain LAB, and the register chain connection—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous Figure 2-7. LE in Dynamic Arithmetic Mode Note to Figure 2-7: (1) The addnsub signal is tied to the carry input for the first LE of a carry chain only. ### Carry-Select Chain The carry-select chain provides a very fast carry-select function between LEs in dynamic arithmetic mode. The carry-select chain uses the redundant carry calculation to increase the speed of carry functions. The LE is configured to calculate outputs for a possible carry-in of 0 and carry-in of 1 in parallel. The carry-in0 and carry-in1 signals from a lower-order bit feed forward into the higher-order bit via the parallel carry chain and feed into both the LUT and the next portion of the carry chain. Carry-select chains can begin in any LE within a LAB. The speed advantage of the carry-select chain is in the parallel pre-computation of carry chains. Since the LAB carry-in selects the precomputed carry chain, not every LE is in the critical path. Only the propagation delays between LAB carry-in generation (LE 5 and LE 10) are now part of the critical path. This feature allows the Cyclone architecture to implement high-speed counters, adders, multipliers, parity functions, and comparators of arbitrary width. Figure 2–11. C4 Interconnect Connections Note (1) Note to Figure 2–11: (1) Each C4 interconnect can drive either up or down four rows. Figure 2–19. Input/Output Clock Mode in Simple Dual-Port Mode Notes (1), (2) ### Notes to Figure 2-19: - (1) All registers shown except the rden register have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. The eight global clock lines in the global clock network drive throughout the entire device. The global clock network can provide clocks for all resources within the device—IOEs, LEs, and memory blocks. The global clock lines can also be used for control signals, such as clock enables and synchronous or asynchronous clears fed from the external pin, or DQS signals for DDR SDRAM or FCRAM interfaces. Internal logic can also drive the global clock network for internally generated global clocks and asynchronous clears, clock enables, or other control signals with large fanout. Figure 2–22 shows the various sources that drive the global clock network. DPCLK2 DPCLK3 Cyclone Device Global Clock Network 8 DPCLK1 \_ □ DPCLK4 From logic From logic array array CLK0 [ □ CLK2 PLL2 PLL<sub>1</sub> CLK1 (3) □ CLK3 (3) (2) 2 DPCLK0 [ □ DPCLK5 DPCLK7 DPCLK6 Figure 2–22. Global Clock Generation Note (1) #### *Notes to Figure 2–22:* - (1) The EP1C3 device in the 100-pin TQFP package has five DPCLK pins (DPCLK2, DPCLK3, DPCLK4, DPCLK6, and DPCLK7). - (2) EP1C3 devices only contain one PLL (PLL 1). - (3) The EP1C3 device in the 100-pin TQFP package does not have dedicated clock pins CLK1 and CLK3. Table 2–6 shows the PLL features in Cyclone devices. Figure 2–25 shows a Cyclone PLL. | Table 2–6. Cyclone PLL Features | | | | | | |-----------------------------------|------------------------------------------|--|--|--|--| | Feature | PLL Support | | | | | | Clock multiplication and division | $m/(n \times post-scale counter)$ (1) | | | | | | Phase shift | Down to 125-ps increments (2), (3) | | | | | | Programmable duty cycle | Yes | | | | | | Number of internal clock outputs | 2 | | | | | | Number of external clock outputs | One differential or one single-ended (4) | | | | | ### Notes to Table 2-6: - (1) The *m* counter ranges from 2 to 32. The *n* counter and the post-scale counters range from 1 to 32. - (2) The smallest phase shift is determined by the voltage-controlled oscillator (VCO) period divided by 8. - (3) For degree increments, Cyclone devices can shift all output frequencies in increments of 45°. Smaller degree increments are possible depending on the frequency and divide parameters. - (4) The EP1C3 device in the 100-pin TQFP package does not support external clock output. The EP1C6 device in the 144-pin TQFP package does not support external clock output from PLL2. Figure 2–25. Cyclone PLL Note (1) #### *Notes to Figure 2–25:* - The EP1C3 device in the 100-pin TQFP package does not support external outputs or LVDS inputs. The EP1C6 device in the 144-pin TQFP package does not support external output from PLL2. - (2) LVDS input is supported via the secondary function of the dedicated clock pins. For PLL 1, the CLK0 pin's secondary function is LVDSCLK1p and the CLK1 pin's secondary function is LVDSCLK1n. For PLL 2, the CLK2 pin's secondary function is LVDSCLK2p and the CLK3 pin's secondary function is LVDSCLK2n. - (3) PFD: phase frequency detector. Figure 2–26 shows the PLL global clock connections. Figure 2-26. Cyclone PLL Global Clock Connections ### Notes to Figure 2-26: - (1) PLL 1 supports one single-ended or LVDS input via pins CLKO and CLK1. - (2) PLL2 supports one single-ended or LVDS input via pins CLK2 and CLK3. - (3) PLL1\_OUT and PLL2\_OUT support single-ended or LVDS output. If external output is not required, these pins are available as regular user I/O pins. - (4) The EP1C3 device in the 100-pin TQFP package does not support external clock output. The EP1C6 device in the 144-pin TQFP package does not support external clock output from PLL2. Table 2–7 shows the global clock network sources available in Cyclone devices. | Table 2–7. Global Clock Network Sources (Part 1 of 2) | | | | | | | | | | |-------------------------------------------------------|-------------|----------|----------|----------|----------|----------|----------|----------|----------| | Sou | rce | GCLKO | GCLK1 | GCLK2 | GCLK3 | GCLK4 | GCLK5 | GCLK6 | GCLK7 | | PLL Counter | PLL1 G0 | _ | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | | Output | PLL1 G1 | <b>✓</b> | _ | _ | <b>✓</b> | _ | _ | _ | _ | | | PLL2 G0 (1) | _ | _ | _ | _ | _ | <b>✓</b> | <b>✓</b> | _ | | | PLL2 G1 (1) | _ | _ | _ | _ | <b>✓</b> | _ | _ | <b>✓</b> | | Dedicated | CLK0 | <b>✓</b> | _ | <b>✓</b> | _ | _ | _ | _ | _ | | Clock Input<br>Pins | CLK1 (2) | _ | <b>✓</b> | _ | <b>✓</b> | _ | _ | _ | _ | | | CLK2 | _ | _ | _ | _ | <b>✓</b> | _ | <b>✓</b> | _ | | | CLK3 (2) | _ | _ | _ | _ | _ | <b>✓</b> | _ | <b>✓</b> | Figure 2-28. Row I/O Block Connection to the Interconnect #### *Notes to Figure 2–28:* - (1) The 21 data and control signals consist of three data out lines, io\_dataout[2..0], three output enables, io\_coe[2..0], three input clock enables, io\_cce\_in[2..0], three output clock enables, io\_cce\_out[2..0], three clocks, io\_cclk[2..0], three asynchronous clear signals, io\_caclr[2..0], and three synchronous clear signals, io\_csclr[2..0]. - (2) Each of the three IOEs in the row I/O block can have one io\_datain input (combinatorial or registered) and one comb\_io\_datain (combinatorial) input. output pins (nSTATUS and CONF\_DONE) and all the JTAG pins in I/O bank 3 must operate at 2.5 V because the $V_{CCIO}$ level of SSTL-2 is 2.5 V. I/O banks 1, 2, 3, and 4 support DQS signals with DQ bus modes of $\times$ 8. For ×8 mode, there are up to eight groups of programmable DQS and DQ pins, I/O banks 1, 2, 3, and 4 each have two groups in the 324-pin and 400-pin FineLine BGA packages. Each group consists of one DQS pin, a set of eight DQ pins, and one DM pin (see Figure 2–33). Each DQS pin drives the set of eight DQ pins within that group. Figure 2–33. Cyclone Device DQ and DQS Groups in ×8 Mode Note (1) Note to Figure 2-33: (1) Each DQ group consists of one DQS pin, eight DQ pins, and one DM pin. Table 2–10 shows the number of DQ pin groups per device. | Table 2–10. DQ Pin Groups (Part 1 of 2) | | | | | | | |-----------------------------------------|----------------------|--------------------------------|-----------------------|--|--|--| | Device | Package | Number of × 8 DQ<br>Pin Groups | Total DQ Pin<br>Count | | | | | EP1C3 | 100-pin TQFP (1) | 3 | 24 | | | | | | 144-pin TQFP | 4 | 32 | | | | | EP1C4 | 324-pin FineLine BGA | 8 | 64 | | | | | | 400-pin FineLine BGA | 8 | 64 | | | | ## Referenced Documents This chapter references the following document: Using PLLs in Cyclone Devices chapter in the Cyclone Device Handbook # Document Revision History Table 2–15 shows the revision history for this chapter. | Table 2–15. Document Revision History | | | | | | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | May 2008<br>v1.6 | Minor textual and style changes. Added "Referenced Documents" section. | _ | | | | | January 2007<br>v1.5 | <ul> <li>Added document revision history.</li> <li>Updated Figures 2–17, 2–18, 2–19, 2–20, 2–21, and 2–32.</li> </ul> | _ | | | | | August 2005<br>v1.4 | Minor updates. | _ | | | | | February 2005<br>v1.3 | <ul> <li>Updated JTAG chain limits. Added test vector information.</li> <li>Corrected Figure 2-12.</li> <li>Added a note to Tables 2-17 through 2-21 regarding violating the setup or hold time.</li> </ul> | _ | | | | | October 2003<br>v1.2 | <ul><li>Updated phase shift information.</li><li>Added 64-bit PCI support information.</li></ul> | _ | | | | | September<br>2003 v1.1 | Updated LVDS data rates to 640 Mbps from 311 Mbps. | _ | | | | | May 2003 v1.0 | Added document to Cyclone Device Handbook. | _ | | | | ### 3. Configuration and Testing C51003-1.4 ### IEEE Std. 1149.1 (JTAG) Boundary Scan Support All Cyclone<sup>®</sup> devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1a-1990 specification. JTAG boundary-scan testing can be performed either before or after, but not during configuration. Cyclone devices can also use the JTAG port for configuration together with either the Quartus<sup>®</sup> II software or hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Cyclone devices support reconfiguring the I/O standard settings on the IOE through the JTAG BST chain. The JTAG chain can update the I/O standard for all input and output pins any time before or during user mode. Designers can use this ability for JTAG testing before configuration when some of the Cyclone pins drive or receive from other devices on the board using voltage-referenced standards. Since the Cyclone device might not be configured before JTAG testing, the I/O pins might not be configured for appropriate electrical standards for chip-to-chip communication. Programming those I/O standards via JTAG allows designers to fully test I/O connection to other devices. The JTAG pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The TDO pin voltage is determined by the $V_{\rm CCIO}$ of the bank where it resides. The bank $V_{\rm CCIO}$ selects whether the JTAG inputs are 1.5-V, 1.8-V, 2.5-V, or 3.3-V compatible. Cyclone devices also use the JTAG port to monitor the operation of the device with the SignalTap® II embedded logic analyzer. Cyclone devices support the JTAG instructions shown in Table 3–1. | Table 3–1. Cyclone JTAG Instructions (Part 1 of 2) | | | | | | |----------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | JTAG Instruction | Instruction Code | Description | | | | | SAMPLE/PRELOAD | 00 0000 0101 | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap II embedded logic analyzer. | | | | | EXTEST (1) | 00 0000 0000 | Allows the external circuitry and board-level interconnects to be tested by forcing a test pattern at the output pins and capturing test results at the input pins. | | | | | BYPASS | 11 1111 1111 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation. | | | | ### **Operating Modes** The Cyclone architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. Together, the configuration and initialization processes are called command mode. Normal device operation is called user mode. SRAM configuration elements allow Cyclone devices to be reconfigured in-circuit by loading new configuration data into the device. With real-time reconfiguration, the device is forced into command mode with a device pin. The configuration process loads different configuration data, reinitializes the device, and resumes user-mode operation. Designers can perform in-field upgrades by distributing new configuration files either within the system or remotely. A built-in weak pull-up resistor pulls all user I/O pins to $V_{\text{CCIO}}$ before and during device configuration. The configuration pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The voltage level of the configuration output pins is determined by the $V_{CCIO}$ of the bank where the pins reside. The bank $V_{CCIO}$ selects whether the configuration inputs are 1.5-V, 1.8-V, 2.5-V, or 3.3-V compatible. ### **Configuration Schemes** Designers can load the configuration data for a Cyclone device with one of three configuration schemes (see Table 3–5), chosen on the basis of the target application. Designers can use a configuration device, intelligent controller, or the JTAG port to configure a Cyclone device. A low-cost configuration device can automatically configure a Cyclone device at system power-up. ## 4. DC and Switching Characteristics C51004-1.7 ## Operating Conditions Cyclone® devices are offered in both commercial, industrial, and extended temperature grades. However, industrial-grade and extended-temperature-grade devices may have limited speed-grade availability. Tables 4–1 through 4–16 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for Cyclone devices. | Table 4-1 | Table 4–1. Cyclone Device Absolute Maximum Ratings Notes (1), (2) | | | | | | | | | |--------------------|---------------------------------------------------------------------------|----------------------------|---------|---------|------|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | | | | V <sub>CCA</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | | | Vı | DC input voltage | | -0.5 | 4.6 | V | | | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | | | | | T <sub>J</sub> | Junction temperature | BGA packages under bias | _ | 135 | °C | | | | | | Table 4–2. Cyclone Device Recommended Operating Conditions (Part 1 of 2) | | | | | | | | | |--------------------------------------------------------------------------|--------------------------------------------------------|------------|---------|---------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (4) | 1.425 | 1.575 | V | | | | | V <sub>CCIO</sub> | Supply voltage for output buffers, (4) 3.3-V operation | | 3.00 | 3.60 | V | | | | | | Supply voltage for output buffers, 2.5-V operation | (4) | 2.375 | 2.625 | V | | | | | | Supply voltage for output buffers, 1.8-V operation | (4) | 1.71 | 1.89 | V | | | | | | Supply voltage for output buffers, 1.5-V operation | (4) | 1.4 | 1.6 | V | | | | | V <sub>I</sub> | Input voltage | (3), (5) | -0.5 | 4.1 | V | | | | | Table 4–2. Cyclone Device Recommended Operating Conditions (Part 2 of 2) | | | | | | | | | |--------------------------------------------------------------------------|--------------------------------|----------------------------------|---------|-------------------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | | | | T <sub>J</sub> | Operating junction temperature | For commercial use | 0 | 85 | ° C | | | | | | | For industrial use | -40 | 100 | ° C | | | | | | | For extended-<br>temperature use | -40 | 125 | ° C | | | | | Table 4–3. Cyclone Device DC Operating Conditions Note (6) | | | | | | | | | | |------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------|---------|---------|---------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | I <sub>I</sub> | Input pin leakage current | $V_I = V_{CCIOmax}$ to 0 V (8) | -10 | _ | 10 | μΑ | | | | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = V_{CCIOmax}$ to 0 V (8) | -10 | _ | 10 | μА | | | | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) (All M4K blocks in power-down mode) (7) | EP1C3 | _ | 4 | _ | mA | | | | | | | EP1C4 | _ | 6 | _ | mA | | | | | | | EP1C6 | _ | 6 | _ | mA | | | | | | | EP1C12 | _ | 8 | _ | mA | | | | | | | EP1C20 | _ | 12 | _ | mA | | | | | R <sub>CONF</sub> (9) | | $V_{I} = 0 \text{ V}; V_{CCI0} = 3.3 \text{ V}$ | 15 | 25 | 50 | kΩ | | | | | | before and during configuration | $V_{I} = 0 \text{ V}; V_{CCI0} = 2.5 \text{ V}$ | 20 | 45 | 70 | kΩ | | | | | | | $V_I = 0 \ V; \ V_{CCI0} = 1.8 \ V$ | 30 | 65 | 100 | kΩ | | | | | | | $V_I = 0 \ V; \ V_{CCI0} = 1.5 \ V$ | 50 | 100 | 150 | kΩ | | | | | | Recommended value of I/O pin<br>external pull-down resistor<br>before and during configuration | _ | _ | 1 | 2 | kΩ | | | | | Table 4–4. LVTTL Specifications | | | | | | | | | |---------------------------------|---------------------------|------------------------------------------------|---------|---------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.6 | V | | | | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.1 | V | | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | 0.7 | V | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -4 \text{ to } -24 \text{ mA } (11)$ | 2.4 | _ | V | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4 to 24 mA (11) | _ | 0.45 | V | | | | | Table 4–10. | Table 4–10. 3.3-V PCI Specifications (Part 2 of 2) | | | | | | | | | |-----------------|----------------------------------------------------|-----------------------------|-----------------------|---------|----------------------------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | V <sub>OH</sub> | High-level output voltage | I <sub>OUT</sub> = -500 μA | $0.9 \times V_{CCIO}$ | _ | _ | V | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OUT</sub> = 1,500 μA | _ | _ | 0.1 ×<br>V <sub>CCIO</sub> | V | | | | | Table 4–11. SSTL-2 Class I Specifications | | | | | | | | | | |-------------------------------------------|---------------------------|-----------------------------------|-------------------------|-----------|-------------------------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 2.375 | 2.5 | 2.625 | V | | | | | V <sub>TT</sub> | Termination voltage | _ | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V | | | | | V <sub>REF</sub> | Reference voltage | _ | 1.15 | 1.25 | 1.35 | V | | | | | V <sub>IH</sub> | High-level input voltage | _ | V <sub>REF</sub> + 0.18 | _ | 3.0 | V | | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | _ | V <sub>REF</sub> - 0.18 | V | | | | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -8.1 mA<br>(11) | V <sub>TT</sub> + 0.57 | _ | _ | V | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8.1 mA (11) | _ | _ | V <sub>TT</sub> – 0.57 | V | | | | | Table 4–12. SSTL-2 Class II Specifications | | | | | | | | | | |--------------------------------------------|---------------------------|-----------------------------------|-------------------------|------------------|-------------------------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 2.3 | 2.5 | 2.7 | V | | | | | V <sub>TT</sub> | Termination voltage | _ | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V | | | | | $V_{REF}$ | Reference voltage | _ | 1.15 | 1.25 | 1.35 | ٧ | | | | | V <sub>IH</sub> | High-level input voltage | _ | V <sub>REF</sub> + 0.18 | _ | V <sub>CCIO</sub> + 0.3 | V | | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | _ | V <sub>REF</sub> - 0.18 | ٧ | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -16.4 \text{ mA}$ (11) | V <sub>TT</sub> + 0.76 | _ | _ | ٧ | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 16.4 mA<br>(11) | _ | _ | V <sub>TT</sub> – 0.76 | V | | | | | Table 4–13. SSTL-3 Class I Specifications (Part 1 of 2) | | | | | | | | | |---------------------------------------------------------|---------------------------------------------------|---|-------------------------|-----------|-------------------------|---|--|--| | Symbol | Parameter Conditions Minimum Typical Maximum Unit | | | | | | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.3 | 3.6 | V | | | | $V_{TT}$ | Termination voltage | _ | V <sub>REF</sub> - 0.05 | $V_{REF}$ | V <sub>REF</sub> + 0.05 | V | | | | Table 4–16. Cyclone Device Capacitance Note (14) | | | | | | | | | |--------------------------------------------------|--------------------------------------------------------------------|---------|------|--|--|--|--|--| | Symbol | Parameter | Typical | Unit | | | | | | | C <sub>IO</sub> | Input capacitance for user I/O pin | 4.0 | pF | | | | | | | C <sub>LVDS</sub> | Input capacitance for dual-purpose LVDS/user I/O pin | 4.7 | pF | | | | | | | C <sub>VREF</sub> | Input capacitance for dual-purpose V <sub>REF</sub> /user I/O pin. | 12.0 | pF | | | | | | | C <sub>DPCLK</sub> | Input capacitance for dual-purpose DPCLK/user I/O pin. | 4.4 | pF | | | | | | | C <sub>CLK</sub> | Input capacitance for CLK pin. | 4.7 | pF | | | | | | ### *Notes to Tables 4–1 through 4–16:* - (1) Refer to the Operating Requirements for Altera Devices Data Sheet. - (2) Conditions beyond those listed in Table 4–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device. - (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 1.5$ V, and $V_{CCIO} = 1.5$ V, 1.8 V, 2.5 V, and 3.3 V. - (7) $V_I$ = ground, no load, no toggling inputs. - (8) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 2.5, 1.8, and 1.5 V). - (9) R<sub>CONF</sub> is the measured value of internal pull-up resistance when the I/O pin is tied directly to GND. R<sub>CONF</sub> value will be lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (10) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (11) Drive strength is programmable according to values in Cyclone Architecture chapter in the Cyclone Device Handbook. - (12) Overdrive is possible when a 1.5 V or 1.8 V and a 2.5 V or 3.3 V input signal feeds an input pin. Turn on "Allow voltage overdrive" for LVTTL/LVCMOS input pins in the Assignments > Device > Device and Pin Options > Pin Placement tab when a device has this I/O combination. However, higher leakage current is expected. - (13) The Cyclone LVDS interface requires a resistor network outside of the transmitter channels. - (14) Capacitance is sample-tested only. Capacitance is measured using time-domain reflections (TDR). Measurement accuracy is within ±0.5 pF. | Table 4–22. IOE Internal Timing Microparameter Descriptions | | | | | | |-------------------------------------------------------------|-------------------------------------------------------|--|--|--|--| | Symbol | Parameter | | | | | | $t_{SU}$ | IOE input and output register setup time before clock | | | | | | t <sub>H</sub> | IOE input and output register hold time after clock | | | | | | t <sub>CO</sub> | IOE input and output register clock-to-output delay | | | | | | t <sub>PIN2COMBOUT_R</sub> | Row input pin to IOE combinatorial output | | | | | | t <sub>PIN2COMBOUT_C</sub> | Column input pin to IOE combinatorial output | | | | | | t <sub>COMBIN2PIN_R</sub> | Row IOE data input to combinatorial output pin | | | | | | t <sub>COMBIN2PIN_C</sub> | Column IOE data input to combinatorial output pin | | | | | | t <sub>CLR</sub> | Minimum clear pulse width | | | | | | t <sub>PRE</sub> | Minimum preset pulse width | | | | | | t <sub>CLKHL</sub> | Minimum clock high or low time | | | | | | Table 4–23. M4 | Table 4–23. M4K Block Internal Timing Microparameter Descriptions | | | | | | | |-------------------------|-------------------------------------------------------------------|--|--|--|--|--|--| | Symbol | Parameter | | | | | | | | t <sub>M4KRC</sub> | Synchronous read cycle time | | | | | | | | t <sub>M4KWC</sub> | Synchronous write cycle time | | | | | | | | t <sub>M4KWERESU</sub> | Write or read enable setup time before clock | | | | | | | | t <sub>M4KWEREH</sub> | Write or read enable hold time after clock | | | | | | | | t <sub>M4KBESU</sub> | Byte enable setup time before clock | | | | | | | | t <sub>M4KBEH</sub> | Byte enable hold time after clock | | | | | | | | t <sub>M4KDATAASU</sub> | A port data setup time before clock | | | | | | | | t <sub>M4KDATAAH</sub> | A port data hold time after clock | | | | | | | | t <sub>M4KADDRASU</sub> | A port address setup time before clock | | | | | | | | t <sub>M4KADDRAH</sub> | A port address hold time after clock | | | | | | | | t <sub>M4KDATABSU</sub> | B port data setup time before clock | | | | | | | | t <sub>M4KDATABH</sub> | B port data hold time after clock | | | | | | | | t <sub>M4KADDRBSU</sub> | B port address setup time before clock | | | | | | | | t <sub>M4KADDRBH</sub> | B port address hold time after clock | | | | | | | | t <sub>M4KDATACO1</sub> | Clock-to-output delay when using output registers | | | | | | | | t <sub>M4KDATACO2</sub> | Clock-to-output delay without output registers | | | | | | | | t <sub>M4KCLKHL</sub> | Minimum clock high or low time | | | | | | | | t <sub>M4KCLR</sub> | Minimum clear pulse width | | | | | | | | Cumbal | - | -6 | | -7 | | -8 | | |-------------------------|-------|-------|-------|-------|-------|-------|------| | Symbol | Min | Max | Min | Max | Min | Max | Unit | | t <sub>M4KRC</sub> | _ | 4,379 | | 5,035 | | 5,691 | ps | | t <sub>M4KWC</sub> | _ | 2,910 | | 3,346 | | 3,783 | ps | | t <sub>M4KWERESU</sub> | 72 | _ | 82 | _ | 93 | _ | ps | | t <sub>M4KWEREH</sub> | 43 | _ | 49 | _ | 55 | _ | ps | | t <sub>M4KBESU</sub> | 72 | _ | 82 | _ | 93 | _ | ps | | t <sub>M4KBEH</sub> | 43 | _ | 49 | _ | 55 | _ | ps | | t <sub>M4KDATAASU</sub> | 72 | _ | 82 | _ | 93 | _ | ps | | t <sub>M4KDATAAH</sub> | 43 | _ | 49 | _ | 55 | _ | ps | | t <sub>M4KADDRASU</sub> | 72 | _ | 82 | _ | 93 | _ | ps | | t <sub>M4KADDRAH</sub> | 43 | _ | 49 | _ | 55 | _ | ps | | t <sub>M4KDATABSU</sub> | 72 | _ | 82 | _ | 93 | _ | ps | | t <sub>M4KDATABH</sub> | 43 | _ | 49 | _ | 55 | _ | ps | | t <sub>M4KADDRBSU</sub> | 72 | _ | 82 | _ | 93 | _ | ps | | t <sub>M4KADDRBH</sub> | 43 | _ | 49 | _ | 55 | _ | ps | | t <sub>M4KDATACO1</sub> | _ | 621 | _ | 714 | _ | 807 | ps | | t <sub>M4KDATACO2</sub> | _ | 4,351 | _ | 5,003 | _ | 5,656 | ps | | t <sub>M4KCLKHL</sub> | 1,234 | _ | 1,562 | _ | 1,818 | _ | ps | | t <sub>M4KCLR</sub> | 286 | _ | 328 | | 371 | | ps | | Table 4–28. Routing Delay Internal Timing Microparameters | | | | | | | | | | |-----------------------------------------------------------|-----|-----|-------|-----|-----|-----|------|--|--| | Symbol | - | -6 | -7 -8 | | 8 | l | | | | | | Min | Max | Min | Max | Min | Max | Unit | | | | t <sub>R4</sub> | _ | 261 | _ | 300 | _ | 339 | ps | | | | t <sub>C4</sub> | _ | 338 | _ | 388 | _ | 439 | ps | | | | t <sub>LOCAL</sub> | _ | 244 | _ | 281 | _ | 318 | ps | | | ### **External Timing Parameters** External timing parameters are specified by device density and speed grade. Figure 4–2 shows the timing model for bidirectional IOE pin timing. All registers are within the IOE. | Table 4–39. EP1C20 Row Pin Global Clock External I/O Timing Parameters | | | | | | | | | | |------------------------------------------------------------------------|---------|---------|---------|---------|---------|-------|------|--|--| | Oumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | 11:4 | | | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | | t <sub>INSU</sub> | 2.417 | _ | 2.779 | _ | 3.140 | _ | ns | | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | | toutco | 2.000 | 3.724 | 2.000 | 4.282 | 2.000 | 4.843 | ns | | | | t <sub>XZ</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | | | t <sub>ZX</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | | | t <sub>INSUPLL</sub> | 1.417 | _ | 1.629 | _ | 1.840 | _ | ns | | | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | | toutcople | 0.500 | 1.667 | 0.500 | 1.917 | 0.500 | 2.169 | ns | | | | t <sub>XZPLL</sub> | _ | 1.588 | _ | 1.826 | _ | 2.066 | ns | | | | t <sub>ZXPLL</sub> | | 1.588 | _ | 1.826 | _ | 2.066 | ns | | | ### **External I/O Delay Parameters** External I/O delay timing parameters for I/O standard input and output adders and programmable input and output delays are specified by speed grade independent of device density. Tables 4–40 through 4–45 show the adder delays associated with column and row I/O pins for all packages. If an I/O standard is selected other than LVTTL 4 mA with a fast slew rate, add the selected delay to the external $t_{CO}$ and $t_{SU}$ I/O parameters shown in Tables 4–25 through 4–28. | Table 4–40. Cyclone I/O Standard Column Pin Input Delay Adders (Part 1 of 2) | | | | | | | | | | |------------------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|-------|--|--| | I/O Standard | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | IIm!4 | | | | i/O Stanuaru | Min | Max | Min | Max | Min | Max | Unit | | | | LVCMOS | _ | 0 | _ | 0 | _ | 0 | ps | | | | 3.3-V LVTTL | _ | 0 | _ | 0 | _ | 0 | ps | | | | 2.5-V LVTTL | _ | 27 | _ | 31 | _ | 35 | ps | | | | 1.8-V LVTTL | _ | 182 | _ | 209 | _ | 236 | ps | | | | 1.5-V LVTTL | _ | 278 | _ | 319 | _ | 361 | ps | | | | SSTL-3 class I | _ | -250 | _ | -288 | _ | -325 | ps | | | | SSTL-3 class II | _ | -250 | _ | -288 | _ | -325 | ps | | | | SSTL-2 class I | _ | -278 | _ | -320 | | -362 | ps | | |