Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 400 | | Number of Logic Elements/Cells | 4000 | | Total RAM Bits | 78336 | | Number of I/O | 249 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 324-BGA | | Supplier Device Package | 324-FBGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1c4f324c8n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 1. Introduction C51001-1.5 #### Introduction The Cyclone® field programmable gate array family is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase-locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost-effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 640 megabits per second (Mbps), and 66- and 33-MHz, 64- and 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. #### **Features** The Cyclone device family offers the following features: - 2,910 to 20,060 LEs, see Table 1–1 - Up to 294,912 RAM bits (36,864 bytes) - Supports configuration through low-cost serial configuration device - Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards - Support for 66- and 33-MHz, 64- and 32-bit PCI standard - High-speed (640 Mbps) LVDS I/O support - Low-speed (311 Mbps) LVDS I/O support - 311-Mbps RSDS I/O support - Up to two PLLs per device provide clock multiplication and phase shifting - Up to eight global clock lines with six clock resources available per logic array block (LAB) row - Support for external memory, including DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM - Support for multiple intellectual property (IP) cores, including Altera® MegaCore® functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions. | Table 1–1. Cyclone Device Features (Part 1 of 2) | | | | | | |--------------------------------------------------|-------|-------|-------|--------|--------| | Feature | EP1C3 | EP1C4 | EP1C6 | EP1C12 | EP1C20 | | LEs | 2,910 | 4,000 | 5,980 | 12,060 | 20,060 | | M4K RAM blocks (128 × 36 bits) | 13 | 17 | 20 | 52 | 64 | preset/load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes. The addnsub control signal is allowed in arithmetic mode. The Quartus II software, in conjunction with parameterized functions such as library of parameterized modules (LPM) functions, automatically chooses the appropriate mode for common functions such as counters, adders, subtractors, and arithmetic functions. If required, you can also create special-purpose functions that specify which LE operating mode to use for optimal performance. #### Normal Mode The normal mode is suitable for general logic applications and combinatorial functions. In normal mode, four data inputs from the LAB local interconnect are inputs to a four-input LUT (see Figure 2–6). The Quartus II Compiler automatically selects the carry-in or the data3 signal as one of the inputs to the LUT. Each LE can use LUT chain connections to drive its combinatorial output directly to the next LE in the LAB. Asynchronous load data for the register comes from the data3 input of the LE. LEs in normal mode support packed registers. Figure 2-6. LE in Normal Mode Note to Figure 2–6: This signal is only allowed in normal mode if the LE is at the end of an adder/subtractor chain. migrating through different device densities. Dedicated row interconnects route signals to and from LABs, PLLs, and M4K memory blocks within the same row. These row resources include: - Direct link interconnects between LABs and adjacent blocks - R4 interconnects traversing four blocks to the right or left The direct link interconnect allows a LAB or M4K memory block to drive into the local interconnect of its left and right neighbors. Only one side of a PLL block interfaces with direct link and row interconnects. The direct link interconnect provides fast communication between adjacent LABs and/or blocks without using row interconnect resources. The R4 interconnects span four LABs, or two LABs and one M4K RAM block. These resources are used for fast row connections in a four-LAB region. Every LAB has its own set of R4 interconnects to drive either left or right. Figure 2–9 shows R4 interconnect connections from a LAB. R4 interconnects can drive and be driven by M4K memory blocks, PLLs, and row IOEs. For LAB interfacing, a primary LAB or LAB neighbor can drive a given R4 interconnect. For R4 interconnects that drive to the right, the primary LAB and right neighbor can drive on to the interconnect. For R4 interconnects that drive to the left, the primary LAB and its left neighbor can drive on to the interconnect. R4 interconnects can drive other R4 interconnects to extend the range of LABs they can drive. R4 interconnects can also drive C4 interconnects for connections from one row to another. In addition to true dual-port memory, the M4K memory blocks support simple dual-port and single-port RAM. Simple dual-port memory supports a simultaneous read and write. Single-port memory supports non-simultaneous reads and writes. Figure 2–13 shows these different M4K RAM memory port configurations. Figure 2–13. Simple Dual-Port and Single-Port Memory Configurations #### Simple Dual-Port Memory #### Single-Port Memory (1) #### *Note to Figure 2–13:* Two single-port memory blocks can be implemented in a single M4K block as long as each of the two independent block sizes is equal to or less than half of the M4K block size. The memory blocks also enable mixed-width data ports for reading and writing to the RAM ports in dual-port RAM configuration. For example, the memory block can be written in $\times 1$ mode at port A and read out in $\times 16$ mode from port B. The Cyclone memory architecture can implement fully synchronous RAM by registering both the input and output signals to the M4K RAM block. All M4K memory block inputs are registered, providing synchronous write cycles. In synchronous operation, the memory block generates its own self-timed strobe write enable (wren) signal derived from a global clock. In contrast, a circuit using asynchronous RAM must generate the RAM wren signal while ensuring its data and address signals meet setup and hold time specifications relative to the wren #### **Independent Clock Mode** The M4K memory blocks implement independent clock mode for true dual-port memory. In this mode, a separate clock is available for each port (ports A and B). Clock A controls all registers on the port A side, while clock B controls all registers on the port B side. Each port, A and B, also supports independent clock enables and asynchronous clear signals for port A and B registers. Figure 2–17 shows an M4K memory block in independent clock mode. Figure 2–17. Independent Clock Mode Notes (1), (2) *Notes to Figure 2–17:* - (1) All registers shown have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. ## Input/Output Clock Mode Input/output clock mode can be implemented for both the true and simple dual-port memory modes. On each of the two ports, A or B, one clock controls all registers for inputs into the memory block: data input, wren, and address. The other clock controls the block's data output registers. Each memory block port, A or B, also supports independent clock enables and asynchronous clear signals for input and output registers. Figures 2–18 and 2–19 show the memory block in input/output clock mode. Table 2–6 shows the PLL features in Cyclone devices. Figure 2–25 shows a Cyclone PLL. | Table 2–6. Cyclone PLL Features | | | | | | |-----------------------------------|------------------------------------------|--|--|--|--| | Feature | PLL Support | | | | | | Clock multiplication and division | $m/(n \times post-scale counter)$ (1) | | | | | | Phase shift | Down to 125-ps increments (2), (3) | | | | | | Programmable duty cycle | Yes | | | | | | Number of internal clock outputs | 2 | | | | | | Number of external clock outputs | One differential or one single-ended (4) | | | | | #### Notes to Table 2-6: - (1) The *m* counter ranges from 2 to 32. The *n* counter and the post-scale counters range from 1 to 32. - (2) The smallest phase shift is determined by the voltage-controlled oscillator (VCO) period divided by 8. - (3) For degree increments, Cyclone devices can shift all output frequencies in increments of 45°. Smaller degree increments are possible depending on the frequency and divide parameters. - (4) The EP1C3 device in the 100-pin TQFP package does not support external clock output. The EP1C6 device in the 144-pin TQFP package does not support external clock output from PLL2. Figure 2–25. Cyclone PLL Note (1) #### *Notes to Figure 2–25:* - The EP1C3 device in the 100-pin TQFP package does not support external outputs or LVDS inputs. The EP1C6 device in the 144-pin TQFP package does not support external output from PLL2. - (2) LVDS input is supported via the secondary function of the dedicated clock pins. For PLL 1, the CLK0 pin's secondary function is LVDSCLK1p and the CLK1 pin's secondary function is LVDSCLK1n. For PLL 2, the CLK2 pin's secondary function is LVDSCLK2p and the CLK3 pin's secondary function is LVDSCLK2n. - (3) PFD: phase frequency detector. Figure 2–26 shows the PLL global clock connections. Figure 2-26. Cyclone PLL Global Clock Connections #### Notes to Figure 2-26: - (1) PLL 1 supports one single-ended or LVDS input via pins CLK0 and CLK1. - (2) PLL2 supports one single-ended or LVDS input via pins CLK2 and CLK3. - (3) PLL1\_OUT and PLL2\_OUT support single-ended or LVDS output. If external output is not required, these pins are available as regular user I/O pins. - (4) The EP1C3 device in the 100-pin TQFP package does not support external clock output. The EP1C6 device in the 144-pin TQFP package does not support external clock output from PLL2. Table 2–7 shows the global clock network sources available in Cyclone devices. | Table 2–7. Global Clock Network Sources (Part 1 of 2) | | | | | | | | | | |-------------------------------------------------------|-------------|----------|----------|----------|----------|----------|----------|----------|----------| | Sou | rce | GCLKO | GCLK1 | GCLK2 | GCLK3 | GCLK4 | GCLK5 | GCLK6 | GCLK7 | | PLL Counter | PLL1 G0 | _ | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | | Output | PLL1 G1 | <b>✓</b> | _ | _ | <b>✓</b> | _ | _ | _ | _ | | | PLL2 G0 (1) | _ | _ | _ | _ | _ | <b>✓</b> | <b>✓</b> | _ | | | PLL2 G1 (1) | _ | _ | _ | _ | <b>✓</b> | _ | _ | <b>✓</b> | | Dedicated | CLK0 | <b>✓</b> | _ | <b>✓</b> | _ | _ | _ | _ | _ | | Clock Input<br>Pins | CLK1 (2) | _ | <b>✓</b> | _ | <b>✓</b> | _ | _ | _ | _ | | | CLK2 | _ | _ | _ | _ | <b>✓</b> | _ | <b>✓</b> | _ | | | CLK3 (2) | _ | _ | _ | _ | _ | <b>✓</b> | _ | <b>✓</b> | Figure 2-28. Row I/O Block Connection to the Interconnect #### *Notes to Figure 2–28:* - (1) The 21 data and control signals consist of three data out lines, io\_dataout[2..0], three output enables, io\_coe[2..0], three input clock enables, io\_cce\_in[2..0], three output clock enables, io\_cce\_out[2..0], three clocks, io\_cclk[2..0], three asynchronous clear signals, io\_caclr[2..0], and three synchronous clear signals, io\_csclr[2..0]. - (2) Each of the three IOEs in the row I/O block can have one io\_datain input (combinatorial or registered) and one comb\_io\_datain (combinatorial) input. The pin's datain signals can drive the logic array. The logic array drives the control and data signals, providing a flexible routing resource. The row or column IOE clocks, io\_clk[5..0], provide a dedicated routing resource for low-skew, high-speed clocks. The global clock network generates the IOE clocks that feed the row or column I/O regions (see "Global Clock Network and Phase-Locked Loops" on page 2–29). Figure 2–30 illustrates the signal paths through the I/O block. Figure 2-30. Signal Path through the I/O Block Each IOE contains its own control signal selection for the following control signals: oe, ce\_in, ce\_out, aclr/preset, sclr/preset, clk\_in, and clk\_out. Figure 2–31 illustrates the control signal selection. output pins (nSTATUS and CONF\_DONE) and all the JTAG pins in I/O bank 3 must operate at 2.5 V because the $V_{CCIO}$ level of SSTL-2 is 2.5 V. I/O banks 1, 2, 3, and 4 support DQS signals with DQ bus modes of $\times$ 8. For ×8 mode, there are up to eight groups of programmable DQS and DQ pins, I/O banks 1, 2, 3, and 4 each have two groups in the 324-pin and 400-pin FineLine BGA packages. Each group consists of one DQS pin, a set of eight DQ pins, and one DM pin (see Figure 2–33). Each DQS pin drives the set of eight DQ pins within that group. Figure 2–33. Cyclone Device DQ and DQS Groups in ×8 Mode Note (1) Note to Figure 2-33: (1) Each DQ group consists of one DQS pin, eight DQ pins, and one DM pin. Table 2–10 shows the number of DQ pin groups per device. | Table 2–10. DQ Pin Groups (Part 1 of 2) | | | | | | |-----------------------------------------|----------------------|--------------------------------|-----------------------|--|--| | Device | Package | Number of × 8 DQ<br>Pin Groups | Total DQ Pin<br>Count | | | | EP1C3 | 100-pin TQFP (1) | 3 | 24 | | | | | 144-pin TQFP | 4 | 32 | | | | EP1C4 | 324-pin FineLine BGA | 8 | 64 | | | | | 400-pin FineLine BGA | 8 | 64 | | | | Table 4–8. 1.5-V I/O Specifications | | | | | | | | |-------------------------------------|---------------------------|--------------------------------|-----------------------------|------------------------------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | $V_{CCIO}$ | Output supply voltage | _ | 1.4 | 1.6 | V | | | | V <sub>IH</sub> | High-level input voltage | _ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 (12) | V | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | V | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ mA } (11)$ | 0.75 ×<br>V <sub>CCIO</sub> | _ | V | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA (11) | _ | 0.25 × V <sub>CCIO</sub> | V | | | | Table 4–9. 2.5-V LVDS I/O Specifications Note (13) | | | | | | | | |----------------------------------------------------|------------------------------------------------|-------------------------|---------|---------|---------|------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | V <sub>CCIO</sub> | I/O supply voltage | _ | 2.375 | 2.5 | 2.625 | V | | | V <sub>OD</sub> | Differential output voltage | $R_L = 100 \Omega$ | 250 | | 550 | mV | | | Δ V <sub>OD</sub> | Change in V <sub>OD</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | | V <sub>OS</sub> | Output offset voltage | R <sub>L</sub> = 100 Ω | 1.125 | 1.25 | 1.375 | V | | | Δ V <sub>OS</sub> | Change in V <sub>OS</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | | V <sub>TH</sub> | Differential input threshold | V <sub>CM</sub> = 1.2 V | -100 | _ | 100 | mV | | | V <sub>IN</sub> | Receiver input voltage range | _ | 0.0 | _ | 2.4 | V | | | R <sub>L</sub> | Receiver differential input resistor | _ | 90 | 100 | 110 | Ω | | | Table 4–10. 3.3-V PCI Specifications (Part 1 of 2) | | | | | | | | |----------------------------------------------------|--------------------------|------------|----------------------------|---------|----------------------------|------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.3 | 3.6 | ٧ | | | V <sub>IH</sub> | High-level input voltage | _ | 0.5 ×<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> + 0.5 | V | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | _ | 0.3 ×<br>V <sub>CCIO</sub> | V | | | Table 4–16. Cyclone Device Capacitance Note (14) | | | | | | | |----------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--| | Symbol | Parameter Typical | | | | | | | C <sub>IO</sub> | Input capacitance for user I/O pin 4.0 pF | | | | | | | C <sub>LVDS</sub> | Input capacitance for dual-purpose LVDS/user I/O pin 4.7 pF | | | | | | | C <sub>VREF</sub> | Input capacitance for dual-purpose V <sub>REF</sub> /user I/O pin. 12.0 pF | | | | | | | C <sub>DPCLK</sub> | Input capacitance for dual-purpose DPCLK/user I/O pin. 4.4 pF | | | | | | | C <sub>CLK</sub> | Input capacitance for CLK pin. 4.7 pF | | | | | | #### *Notes to Tables 4–1 through 4–16:* - (1) Refer to the Operating Requirements for Altera Devices Data Sheet. - (2) Conditions beyond those listed in Table 4–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device. - (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 1.5$ V, and $V_{CCIO} = 1.5$ V, 1.8 V, 2.5 V, and 3.3 V. - (7) $V_I$ = ground, no load, no toggling inputs. - (8) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 2.5, 1.8, and 1.5 V). - (9) R<sub>CONF</sub> is the measured value of internal pull-up resistance when the I/O pin is tied directly to GND. R<sub>CONF</sub> value will be lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (10) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (11) Drive strength is programmable according to values in Cyclone Architecture chapter in the Cyclone Device Handbook. - (12) Overdrive is possible when a 1.5 V or 1.8 V and a 2.5 V or 3.3 V input signal feeds an input pin. Turn on "Allow voltage overdrive" for LVTTL/LVCMOS input pins in the Assignments > Device > Device and Pin Options > Pin Placement tab when a device has this I/O combination. However, higher leakage current is expected. - (13) The Cyclone LVDS interface requires a resistor network outside of the transmitter channels. - (14) Capacitance is sample-tested only. Capacitance is measured using time-domain reflections (TDR). Measurement accuracy is within ±0.5 pF. Typically, the user-mode current during device operation is lower than the power-up current in Table 4–17. Altera recommends using the Cyclone Power Calculator, available on the Altera web site, to estimate the user-mode $I_{\text{CCINT}}$ consumption and then select power supplies or regulators based on the higher value. ## **Timing Model** The DirectDrive technology and MultiTrack interconnect ensure predictable performance, accurate simulation, and accurate timing analysis across all Cyclone device densities and speed grades. This section describes and specifies the performance, internal, external, and PLL timing specifications. All specifications are representative of worst-case supply voltage and junction temperature conditions. #### **Preliminary and Final Timing** Timing models can have either preliminary or final status. The Quartus® II software issues an informational message during the design compilation if the timing models are preliminary. Table 4–18 shows the status of the Cyclone device timing models. Preliminary status means the timing model is subject to change. Initially, timing numbers are created using simulation results, process data, and other known parameters. These tests are used to make the preliminary numbers as close to the actual timing parameters as possible. Final timing numbers are based on actual device operation and testing. These numbers reflect the actual performance of the device under worst-case voltage and junction temperature conditions. | Table 4–18. Cyclone Device Timing Model Status | | | | | | |------------------------------------------------|-------------|-------|--|--|--| | Device | Preliminary | Final | | | | | EP1C3 | _ | ✓ | | | | | EP1C4 | _ | ✓ | | | | | EP1C6 | _ | ✓ | | | | | EP1C12 | _ | ✓ | | | | | EP1C20 | _ | ✓ | | | | | | | | R | esources U | sed | F | Performanc | е | |------------------|-----------------------------|-----------------------------|-----|-----------------------|-------------------------|----------------------------|----------------------------|----------------------------| | Resource<br>Used | Design Size and<br>Function | Mode | LEs | M4K<br>Memory<br>Bits | M4K<br>Memory<br>Blocks | -6 Speed<br>Grade<br>(MHz) | -7 Speed<br>Grade<br>(MHz) | -8 Speed<br>Grade<br>(MHz) | | M4K | RAM 128 × 36 bit | Single port | _ | 4,608 | 1 | 256.00 | 222.67 | 197.01 | | memory<br>block | RAM 128 × 36 bit | Simple<br>dual-port<br>mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | RAM 256 × 18 bit | True dual-<br>port mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | FIFO 128 × 36 bit | _ | 40 | 4,608 | 1 | 256.02 | 222.67 | 197.01 | | | Shift register 9 × 4 × 128 | Shift register | 11 | 4,536 | 1 | 255.95 | 222.67 | 196.97 | Note to Table 4-20: ## **Internal Timing Parameters** Internal timing parameters are specified on a speed grade basis independent of device density. Tables 4–21 through 4–24 describe the Cyclone device internal timing microparameters for LEs, IOEs, M4K memory structures, and MultiTrack interconnects. | Table 4–21. LE Internal Timing Microparameter Descriptions | | | | | |------------------------------------------------------------|----------------------------------------------------|--|--|--| | Symbol Parameter | | | | | | t <sub>SU</sub> | LE register setup time before clock | | | | | t <sub>H</sub> | LE register hold time after clock | | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | | t <sub>LUT</sub> | LE combinatorial LUT delay for data-in to data-out | | | | | t <sub>CLR</sub> | Minimum clear pulse width | | | | | t <sub>PRE</sub> | Minimum preset pulse width | | | | | t <sub>CLKHL</sub> | Minimum clock high or low time | | | | <sup>(1)</sup> The performance numbers for this function are from an EP1C6 device in a 240-pin PQFP package. Tables 4-34 through 4-35 show the external timing parameters on column and row pins for EP1C6 devices. | Table 4–34. EP1C6 Column Pin Global Clock External I/O Timing Parameters | | | | | | | | | |--------------------------------------------------------------------------|---------|---------|---------|---------|---------|-------|------|--| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | Heit | | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>INSU</sub> | 2.691 | _ | 3.094 | _ | 3.496 | _ | ns | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutco | 2.000 | 3.917 | 2.000 | 4.503 | 2.000 | 5.093 | ns | | | t <sub>INSUPLL</sub> | 1.513 | _ | 1.739 | _ | 1.964 | _ | ns | | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutcople | 0.500 | 2.038 | 0.500 | 2.343 | 0.500 | 2.651 | ns | | | Table 4–35. EP1C6 Row Pin Global Clock External I/O Timing Parameters | | | | | | | | | |-----------------------------------------------------------------------|---------|---------|---------|---------|---------|--------|------|--| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | IImit. | | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>INSU</sub> | 2.774 | _ | 3.190 | _ | 3.605 | _ | ns | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutco | 2.000 | 3.817 | 2.000 | 4.388 | 2.000 | 4.963 | ns | | | t <sub>INSUPLL</sub> | 1.596 | _ | 1.835 | _ | 2.073 | _ | ns | | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutcople | 0.500 | 1.938 | 0.500 | 2.228 | 0.500 | 2.521 | ns | | Tables 4–36 through 4–37 show the external timing parameters on column and row pins for EP1C12 devices. | Table 4–36. EP1C12 Column Pin Global Clock External I/O Timing<br>Parameters (Part 1 of 2) | | | | | | | | | | |--------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|-------|------|--|--| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | Hait | | | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | | t <sub>INSU</sub> | 2.510 | _ | 2.885 | _ | 3.259 | _ | ns | | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | | tO <sub>UTCO</sub> | 2.000 | 3.798 | 2.000 | 4.367 | 2.000 | 4.940 | ns | | | | t <sub>INSUPLL</sub> | 1.588 | _ | 1.824 | _ | 2.061 | _ | ns | | | | Table 4–39. EP1C20 Row Pin Global Clock External I/O Timing Parameters | | | | | | | | | |------------------------------------------------------------------------|---------|---------|---------|---------|---------|-------|------|--| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | | | | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>INSU</sub> | 2.417 | _ | 2.779 | _ | 3.140 | _ | ns | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutco | 2.000 | 3.724 | 2.000 | 4.282 | 2.000 | 4.843 | ns | | | t <sub>XZ</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | | t <sub>ZX</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | | t <sub>INSUPLL</sub> | 1.417 | _ | 1.629 | _ | 1.840 | _ | ns | | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutcople | 0.500 | 1.667 | 0.500 | 1.917 | 0.500 | 2.169 | ns | | | t <sub>XZPLL</sub> | _ | 1.588 | _ | 1.826 | _ | 2.066 | ns | | | t <sub>ZXPLL</sub> | | 1.588 | _ | 1.826 | _ | 2.066 | ns | | ### **External I/O Delay Parameters** External I/O delay timing parameters for I/O standard input and output adders and programmable input and output delays are specified by speed grade independent of device density. Tables 4–40 through 4–45 show the adder delays associated with column and row I/O pins for all packages. If an I/O standard is selected other than LVTTL 4 mA with a fast slew rate, add the selected delay to the external $t_{CO}$ and $t_{SU}$ I/O parameters shown in Tables 4–25 through 4–28. | Table 4–40. Cyclone I/O Standard Column Pin Input Delay Adders (Part 1 of 2) | | | | | | | | |------------------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------| | I/O Standard | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 1114 | | I/O Standard | Min | Max | Min | Max | Min | Max | Unit | | LVCMOS | _ | 0 | _ | 0 | _ | 0 | ps | | 3.3-V LVTTL | _ | 0 | _ | 0 | _ | 0 | ps | | 2.5-V LVTTL | _ | 27 | _ | 31 | _ | 35 | ps | | 1.8-V LVTTL | _ | 182 | _ | 209 | _ | 236 | ps | | 1.5-V LVTTL | _ | 278 | _ | 319 | _ | 361 | ps | | SSTL-3 class I | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-3 class II | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-2 class I | _ | -278 | _ | -320 | | -362 | ps | | Table 4–44. Cyclone I/O Standard Output Delay Adders for Slow Slew Rate on Column Pins (Part 2 of 2) | | | | | | | | | |------------------------------------------------------------------------------------------------------|-------|----------------|-------|----------------|-------|----------------|-------|------| | 1/0.01 | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | | | I/O Star | iuaru | Min | Max | Min | Max | Min | Max | Unit | | 1.5-V LVTTL | 2 mA | _ | 6,789 | _ | 7,807 | _ | 8,825 | ps | | | 4 mA | _ | 5,109 | _ | 5,875 | _ | 6,641 | ps | | | 8 mA | _ | 4,793 | _ | 5,511 | _ | 6,230 | ps | | SSTL-3 class I | | _ | 1,390 | _ | 1,598 | _ | 1,807 | ps | | SSTL-3 class I | I | _ | 989 | _ | 1,137 | _ | 1,285 | ps | | SSTL-2 class I | | _ | 1,965 | _ | 2,259 | _ | 2,554 | ps | | SSTL-2 class I | I | _ | 1,692 | _ | 1,945 | | 2,199 | ps | | LVDS | · | _ | 802 | _ | 922 | _ | 1,042 | ps | | -6 Speed Grade -7 Speed Grade | | | | | ad Grada | -8 Sno | ed Grade | | | |-------------------------------|-------|----------------|-------|---------|----------|--------|----------|------|--| | I/O Standard | | -o speed Grade | | -/ Spec | tu ulaut | -o she | u uraue | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | LVCMOS | 2 mA | _ | 1,800 | _ | 2,070 | _ | 2,340 | ps | | | | 4 mA | _ | 1,311 | _ | 1,507 | _ | 1,704 | ps | | | | 8 mA | _ | 945 | _ | 1,086 | _ | 1,228 | ps | | | | 12 mA | _ | 807 | _ | 928 | _ | 1,049 | ps | | | 3.3-V LVTTL | 4 mA | _ | 1,831 | _ | 2,105 | _ | 2,380 | ps | | | | 8 mA | _ | 1,484 | _ | 1,705 | _ | 1,928 | ps | | | | 12 mA | _ | 973 | _ | 1,118 | _ | 1,264 | ps | | | | 16 mA | _ | 1,012 | _ | 1,163 | _ | 1,315 | ps | | | | 24 mA | _ | 838 | _ | 963 | _ | 1,089 | ps | | | 2.5-V LVTTL | 2 mA | _ | 2,747 | _ | 3,158 | _ | 3,570 | ps | | | | 8 mA | _ | 1,757 | _ | 2,019 | _ | 2,283 | ps | | | | 12 mA | _ | 1,763 | _ | 2,026 | _ | 2,291 | ps | | | | 16 mA | _ | 1,623 | _ | 1,865 | _ | 2,109 | ps | | | 1.8-V LVTTL | 2 mA | _ | 5,506 | _ | 6,331 | _ | 7,157 | ps | | | | 8 mA | _ | 4,220 | _ | 4,852 | _ | 5,485 | ps | | | | 12 mA | _ | 4,008 | _ | 4,608 | _ | 5,209 | ps | | | 1.5-V LVTTL | 2 mA | _ | 6,789 | _ | 7,807 | _ | 8,825 | ps | | | | 4 mA | _ | 5,109 | _ | 5,875 | _ | 6,641 | ps | | | | 8 mA | _ | 4,793 | _ | 5,511 | _ | 6,230 | ps | | | 3.3-V PCI | | _ | 923 | _ | 1,061 | _ | 1,199 | ps | | # Referenced Document This chapter references the following documents: - Cyclone Architecture chapter in the Cyclone Device Handbook - Operating Requirements for Altera Devices Data Sheet ## Document Revision History Table 4–53 shows the revision history for this chapter. | Table 4–53. Document Revision History | | | | | | | | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | | | May 2008<br>v1.7 | Minor textual and style changes. Added "Referenced Document" section. | _ | | | | | | | January 2007<br>v1.6 | <ul> <li>Added document revision history.</li> <li>Added new row for V<sub>CCA</sub> details in Table 4–1.</li> <li>Updated R<sub>CONF</sub> information in Table 4–3.</li> <li>Added new Note (12) on voltage overdrive information to Table 4–7 and Table 4–8.</li> <li>Updated Note (9) on R<sub>CONF</sub> information to Table 4–3.</li> <li>Updated information in "External I/O Delay Parameters" section.</li> <li>Updated speed grade information in Table 4–46 and Table 4–47.</li> <li>Updated LVDS information in Table 4–51.</li> </ul> | <del>-</del> | | | | | | | August 2005<br>v1.5 | Minor updates. | _ | | | | | | | February 2005<br>v1.4 | <ul> <li>Updated information on Undershoot voltage. Updated Table 4-2.</li> <li>Updated Table 4-3.</li> <li>Updated the undershoot voltage from 0.5 V to 2.0 V in Note 3 of Table 4-16.</li> <li>Updated Table 4-17.</li> </ul> | _ | | | | | | | January 2004<br>v.1.3 | <ul> <li>Added extended-temperature grade device information.<br/>Updated Table 4-2.</li> <li>Updated I<sub>CC0</sub> information in Table 4-3.</li> </ul> | _ | | | | | | | October 2003<br>v.1.2 | <ul> <li>Added clock tree information in Table 4-19.</li> <li>Finalized timing information for EP1C3 and EP1C12 devices. Updated timing information in Tables 4-25 through 4-26 and Tables 4-30 through 4-51. </li> <li>Updated PLL specifications in Table 4-52.</li> </ul> | _ | | | | | | Figure 5-1. Cyclone Device Packaging Ordering Information ## Referenced Documents This chapter references the following documents: - Package Information for Cyclone Devices chapter in the Cyclone Device Handbook - Quartus II Handbook ## Document Revision History Table 5–1 shows the revision history for this chapter. | Table 5–1. Document Revision History | | | | | | | |--------------------------------------|------------------------------------------------------------------------|--------------------|--|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | | May 2008<br>v1.4 | Minor textual and style changes. Added "Referenced Documents" section. | _ | | | | | | January 2007<br>v1.3 | Added document revision history. | _ | | | | | | August 2005<br>v1.2 | Minor updates. | _ | | | | |