Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 400 | | Number of Logic Elements/Cells | 4000 | | Total RAM Bits | 78336 | | Number of I/O | 249 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 324-BGA | | Supplier Device Package | 324-FBGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1c4f324i7 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong to the appropriate plane on the board. The Quartus II software reserves I/O pins as power pins as necessary for layout with the larger densities in the same package having more power pins. | Table 1–3. Cyclone QFP and FineLine BGA Package Sizes | | | | | | | | | | |--------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|----------------------------|----------------------------|----------------------------|--|--|--| | Dimension | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 240-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA | 324-Pin<br>FineLine<br>BGA | 400-Pin<br>FineLine<br>BGA | | | | | Pitch (mm) | 0.5 | 0.5 | 0.5 | 1.0 | 1.0 | 1.0 | | | | | Area (mm²) | 256 | 484 | 1,024 | 289 | 361 | 441 | | | | | $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 16×16 | 22×22 | 34.6×34.6 | 17×17 | 19×19 | 21×21 | | | | ## Document Revision History Table 1–4 shows the revision history for this document. | Table 1–4. Document Revision History | | | | | | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | May 2008<br>v1.5 | Minor textual and style changes. | _ | | | | | January 2007<br>v1.4 | Added document revision history. | _ | | | | | August 2005<br>v1.3 | Minor updates. | _ | | | | | October 2003<br>v1.2 | Added 64-bit PCI support information. | _ | | | | | September<br>2003 v1.1 | <ul> <li>Updated LVDS data rates to 640 Mbps from 311 Mbps.</li> <li>Updated RSDS feature information.</li> </ul> | _ | | | | | May 2003 v1.0 | Added document to Cyclone Device Handbook. | _ | | | | All embedded blocks communicate with the logic array similar to LAB-to-LAB interfaces. Each block (i.e., M4K memory or PLL) connects to row and column interconnects and has local interconnect regions driven by row and column interconnects. These blocks also have direct link interconnects for fast connections to and from a neighboring LAB. Table 2–2 shows the Cyclone device's routing scheme. | Table 2–2. Cyclone Device Routing Scheme | | | | | | | | | | | | |------------------------------------------|-----------|----------------|--------------------|--------------------------|-----------------|-----------------|----------|---------------|----------|------------|----------| | Destination | | | | | | | | | | | | | Source | LUT Chain | Register Chain | Local Interconnect | Direct Link Interconnect | R4 Interconnect | C4 Interconnect | 31 | M4K RAM Block | PLL | Column 10E | Row 10E | | LUT Chain | _ | _ | _ | _ | _ | _ | <b>✓</b> | _ | _ | _ | _ | | Register Chain | _ | _ | _ | _ | _ | _ | <b>✓</b> | _ | _ | _ | _ | | Local Interconnect | _ | _ | _ | _ | _ | _ | <b>✓</b> | ~ | <b>✓</b> | ~ | <b>✓</b> | | Direct Link<br>Interconnect | _ | _ | <b>✓</b> | _ | _ | _ | _ | _ | _ | _ | _ | | R4 Interconnect | _ | _ | <b>✓</b> | _ | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | | C4 Interconnect | _ | _ | <b>✓</b> | _ | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | | LE | <b>✓</b> | <b>✓</b> | ~ | ~ | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | | M4K RAM Block | _ | _ | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | | PLL | _ | _ | _ | <b>✓</b> | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | | Column IOE | _ | _ | _ | _ | _ | <b>✓</b> | _ | _ | _ | _ | _ | | Row IOE | _ | _ | _ | <b>✓</b> | <b>✓</b> | <b>✓</b> | _ | _ | _ | _ | _ | signal. The output registers can be bypassed. Pseudo-asynchronous reading is possible in the simple dual-port mode of M4K blocks by clocking the read enable and read address registers on the negative clock edge and bypassing the output registers. When configured as RAM or ROM, you can use an initialization file to pre-load the memory contents. Two single-port memory blocks can be implemented in a single M4K block as long as each of the two independent block sizes is equal to or less than half of the M4K block size. The Quartus II software automatically implements larger memory by combining multiple M4K memory blocks. For example, two 256×16-bit RAM blocks can be combined to form a 256×32-bit RAM block. Memory performance does not degrade for memory blocks using the maximum number of words allowed. Logical memory blocks using less than the maximum number of words use physical blocks in parallel, eliminating any external control logic that would increase delays. To create a larger high-speed memory block, the Quartus II software automatically combines memory blocks with LE control logic. #### **Parity Bit Support** The M4K blocks support a parity bit for each byte. The parity bit, along with internal LE logic, can implement parity checking for error detection to ensure data integrity. You can also use parity-size data words to store user-specified control bits. Byte enables are also available for data input masking during write operations. ### **Shift Register Support** You can configure M4K memory blocks to implement shift registers for DSP applications such as pseudo-random number generators, multi-channel filtering, auto-correlation, and cross-correlation functions. These and other DSP applications require local data storage, traditionally implemented with standard flip-flops, which can quickly consume many logic cells and routing resources for large shift registers. A more efficient alternative is to use embedded memory as a shift register block, which saves logic cell and routing resources and provides a more efficient implementation with the dedicated circuitry. The size of a $w \times m \times n$ shift register is determined by the input data width (w), the length of the taps (m), and the number of taps (n). The size of a $w \times m \times n$ shift register must be less than or equal to the maximum number of memory bits in the M4K block (4,608 bits). The total number of shift register outputs (number of taps $n \times$ width w) must be less than the maximum data width of the M4K RAM block (×36). To create larger shift registers, multiple memory blocks are cascaded together. Data is written into each address location at the falling edge of the clock and read from the address at the rising edge of the clock. The shift register mode logic automatically controls the positive and negative edge clocking to shift the data in one clock cycle. Figure 2–14 shows the M4K memory block in the shift register mode. Figure 2-14. Shift Register Memory Configuration ## **Memory Configuration Sizes** The memory address depths and output widths can be configured as $4,096 \times 1, 2,048 \times 2, 1,024 \times 4,512 \times 8$ (or $512 \times 9$ bits), $256 \times 16$ (or $256 \times 18$ bits), and $128 \times 32$ (or $128 \times 36$ bits). The $128 \times 32$ - or 36-bit configuration Figure 2–18. Input/Output Clock Mode in True Dual-Port Mode Notes (1), (2) #### Notes to Figure 2–18: - (1) All registers shown have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. Figure 2-29. Column I/O Block Connection to the Interconnect #### Notes to Figure 2-29: - (1) The 21 data and control signals consist of three data out lines, io\_dataout[2..0], three output enables, io\_coe[2..0], three input clock enables, io\_cce\_in[2..0], three output clock enables, io\_cce\_out[2..0], three clocks, io\_cclk[2..0], three asynchronous clear signals, io\_caclr[2..0], and three synchronous clear signals, io\_csclr[2..0]. - (2) Each of the three IOEs in the column I/O block can have one io\_datain input (combinatorial or registered) and one comb io datain (combinatorial) input. to automatically minimize setup time while providing a zero hold time. Programmable delays can increase the register-to-pin delays for output registers. Table 2–9 shows the programmable delays for Cyclone devices. | Table 2–9. Cyclone Programmable Delay Chain | | | | | |---------------------------------------------|-----------------------------------------|--|--|--| | Programmable Delays Quartus II Logic Option | | | | | | Input pin to logic array delay | Decrease input delay to internal cells | | | | | Input pin to input register delay | Decrease input delay to input registers | | | | | Output pin delay | Increase delay to output pin | | | | There are two paths in the IOE for a combinatorial input to reach the logic array. Each of the two paths can have a different delay. This allows you adjust delays from the pin to internal LE registers that reside in two different areas of the device. The designer sets the two combinatorial input delays by selecting different delays for two different paths under the **Decrease input delay to internal cells** logic option in the Quartus II software. When the input signal requires two different delays for the combinatorial input, the input register in the IOE is no longer available. The IOE registers in Cyclone devices share the same source for clear or preset. The designer can program preset or clear for each individual IOE. The designer can also program the registers to power up high or low after configuration is complete. If programmed to power up low, an asynchronous clear can control the registers. If programmed to power up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of another device's active-low input upon power up. If one register in an IOE uses a preset or clear signal then all registers in the IOE must use that same signal if they require preset or clear. Additionally a synchronous reset signal is available to the designer for the IOE registers. ### **External RAM Interfacing** Cyclone devices support DDR SDRAM and FCRAM interfaces at up to 133 MHz through dedicated circuitry. #### DDR SDRAM and FCRAM Cyclone devices have dedicated circuitry for interfacing with DDR SDRAM. All I/O banks support DDR SDRAM and FCRAM I/O pins. However, the configuration input pins in bank 1 must operate at 2.5 V because the SSTL-2 $\rm V_{CCIO}$ level is 2.5 V. Additionally, the configuration | Table 2–10. DQ Pin Groups (Part 2 of 2) | | | | | | |-----------------------------------------|----------------------|--------------------------------|-----------------------|--|--| | Device | Package | Number of × 8 DQ<br>Pin Groups | Total DQ Pin<br>Count | | | | EP1C6 | 144-pin TQFP | 4 | 32 | | | | | 240-pin PQFP | 4 | 32 | | | | | 256-pin FineLine BGA | 4 | 32 | | | | EP1C12 | 240-pin PQFP | 4 | 32 | | | | | 256-pin FineLine BGA | 4 | 32 | | | | | 324-pin FineLine BGA | 8 | 64 | | | | EP1C20 | 324-pin FineLine BGA | 8 | 64 | | | | | 400-pin FineLine BGA | 8 | 64 | | | *Note to Table 2–10:* EP1C3 devices in the 100-pin TQFP package do not have any DQ pin groups in I/O bank 1. A programmable delay chain on each DQS pin allows for either a $90^{\circ}$ phase shift (for DDR SDRAM), or a $72^{\circ}$ phase shift (for FCRAM) which automatically center-aligns input DQS synchronization signals within the data window of their corresponding DQ data signals. The phase-shifted DQS signals drive the global clock network. This global DQS signal clocks DQ signals on internal LE registers. These DQS delay elements combine with the PLL's clocking and phase shift ability to provide a complete hardware solution for interfacing to high-speed memory. The clock phase shift allows the PLL to clock the DQ output enable and output paths. The designer should use the following guidelines to meet 133 MHz performance for DDR SDRAM and FCRAM interfaces: - The DQS signal must be in the middle of the DQ group it clocks - Resynchronize the incoming data to the logic array clock using successive LE registers or FIFO buffers - LE registers must be placed in the LAB adjacent to the DQ I/O pin column it is fed by Figure 2–34 illustrates DDR SDRAM and FCRAM interfacing from the I/O through the dedicated circuitry to the logic array. ## Referenced Documents This chapter references the following document: Using PLLs in Cyclone Devices chapter in the Cyclone Device Handbook # Document Revision History Table 2–15 shows the revision history for this chapter. | Table 2–15. Document Revision History | | | | | | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | May 2008<br>v1.6 | Minor textual and style changes. Added "Referenced Documents" section. | _ | | | | | January 2007<br>v1.5 | <ul> <li>Added document revision history.</li> <li>Updated Figures 2–17, 2–18, 2–19, 2–20, 2–21, and 2–32.</li> </ul> | _ | | | | | August 2005<br>v1.4 | Minor updates. | _ | | | | | February 2005<br>v1.3 | <ul> <li>Updated JTAG chain limits. Added test vector information.</li> <li>Corrected Figure 2-12.</li> <li>Added a note to Tables 2-17 through 2-21 regarding violating the setup or hold time.</li> </ul> | _ | | | | | October 2003<br>v1.2 | <ul><li>Updated phase shift information.</li><li>Added 64-bit PCI support information.</li></ul> | _ | | | | | September<br>2003 v1.1 | Updated LVDS data rates to 640 Mbps from 311 Mbps. | _ | | | | | May 2003 v1.0 | Added document to Cyclone Device Handbook. | _ | | | | Cyclone devices must be within the first 8 devices in a JTAG chain. All of these devices have the same JTAG controller. If any of the Cyclone devices are in the 9th or after they will fail configuration. This does not affect the SignalTap® II logic analyzer. For more information on JTAG, refer to the following documents: - AN 39: IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices - Jam Programming & Test Language Specification ## SignalTap II Embedded Logic Analyzer Cyclone devices feature the SignalTap II embedded logic analyzer, which monitors design operation over a period of time through the IEEE Std. 1149.1 (JTAG) circuitry. A designer can analyze internal logic at speed without bringing internal signals to the I/O pins. This feature is particularly important for advanced packages, such as FineLine BGA packages, because it can be difficult to add a connection to a pin during the debugging process after a board is designed and manufactured. ### Configuration The logic, circuitry, and interconnects in the Cyclone architecture are configured with CMOS SRAM elements. Altera FPGAs are reconfigurable and every device is tested with a high coverage production test program so the designer does not have to perform fault testing and can instead focus on simulation and design verification. Cyclone devices are configured at system power-up with data stored in an Altera configuration device or provided by a system controller. The Cyclone device's optimized interface allows the device to act as controller in an active serial configuration scheme with the new low-cost serial configuration device. Cyclone devices can be configured in under 120 ms using serial data at 20 MHz. The serial configuration device can be programmed via the ByteBlaster II download cable, the Altera Programming Unit (APU), or third-party programmers. In addition to the new low-cost serial configuration device, Altera offers in-system programmability (ISP)-capable configuration devices that can configure Cyclone devices via a serial data stream. The interface also enables microprocessors to treat Cyclone devices as memory and configure them by writing to a virtual memory location, making reconfiguration easy. After a Cyclone device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. #### **Operating Modes** The Cyclone architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. Together, the configuration and initialization processes are called command mode. Normal device operation is called user mode. SRAM configuration elements allow Cyclone devices to be reconfigured in-circuit by loading new configuration data into the device. With real-time reconfiguration, the device is forced into command mode with a device pin. The configuration process loads different configuration data, reinitializes the device, and resumes user-mode operation. Designers can perform in-field upgrades by distributing new configuration files either within the system or remotely. A built-in weak pull-up resistor pulls all user I/O pins to $V_{\text{CCIO}}$ before and during device configuration. The configuration pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The voltage level of the configuration output pins is determined by the $V_{CCIO}$ of the bank where the pins reside. The bank $V_{CCIO}$ selects whether the configuration inputs are 1.5-V, 1.8-V, 2.5-V, or 3.3-V compatible. ### **Configuration Schemes** Designers can load the configuration data for a Cyclone device with one of three configuration schemes (see Table 3–5), chosen on the basis of the target application. Designers can use a configuration device, intelligent controller, or the JTAG port to configure a Cyclone device. A low-cost configuration device can automatically configure a Cyclone device at system power-up. ## 4. DC and Switching Characteristics C51004-1.7 ## Operating Conditions Cyclone® devices are offered in both commercial, industrial, and extended temperature grades. However, industrial-grade and extended-temperature-grade devices may have limited speed-grade availability. Tables 4–1 through 4–16 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for Cyclone devices. | Table 4-1 | Table 4–1. Cyclone Device Absolute Maximum Ratings Notes (1), (2) | | | | | | | | |--------------------|-------------------------------------------------------------------------|----------------------------|---------|---------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | | | V <sub>CCA</sub> | Supply voltage | With respect to ground (3) | -0.5 | 2.4 | V | | | | | Vı | DC input voltage | | -0.5 | 4.6 | V | | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | °C | | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | °C | | | | | T <sub>J</sub> | Junction temperature | BGA packages under bias | _ | 135 | °C | | | | | Table 4–2. Cyclone Device Recommended Operating Conditions (Part 1 of 2) | | | | | | | | |--------------------------------------------------------------------------|-----------------------------------------------------|------------|---------|---------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (4) | 1.425 | 1.575 | V | | | | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (4) | 3.00 | 3.60 | V | | | | | Supply voltage for output buffers, 2.5-V operation | (4) | 2.375 | 2.625 | V | | | | | Supply voltage for output buffers, 1.8-V operation | (4) | 1.71 | 1.89 | V | | | | | Supply voltage for output buffers, 1.5-V operation | (4) | 1.4 | 1.6 | V | | | | V <sub>I</sub> | Input voltage | (3), (5) | -0.5 | 4.1 | V | | | | Table 4–8. 1.5-V I/O Specifications | | | | | | | | |-------------------------------------|---------------------------|--------------------------------|-----------------------------|------------------------------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | $V_{CCIO}$ | Output supply voltage | _ | 1.4 | 1.6 | V | | | | V <sub>IH</sub> | High-level input voltage | _ | 0.65 ×<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 (12) | V | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | V | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ mA } (11)$ | 0.75 ×<br>V <sub>CCIO</sub> | _ | V | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA (11) | _ | 0.25 × V <sub>CCIO</sub> | V | | | | Table 4–9. 2.5-V LVDS I/O Specifications Note (13) | | | | | | | | |----------------------------------------------------|------------------------------------------------|-------------------------|---------|---------|---------|------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | V <sub>CCIO</sub> | I/O supply voltage | _ | 2.375 | 2.5 | 2.625 | V | | | V <sub>OD</sub> | Differential output voltage | $R_L = 100 \Omega$ | 250 | | 550 | mV | | | Δ V <sub>OD</sub> | Change in V <sub>OD</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | | V <sub>OS</sub> | Output offset voltage | R <sub>L</sub> = 100 Ω | 1.125 | 1.25 | 1.375 | V | | | Δ V <sub>OS</sub> | Change in V <sub>OS</sub> between high and low | R <sub>L</sub> = 100 Ω | _ | _ | 50 | mV | | | V <sub>TH</sub> | Differential input threshold | V <sub>CM</sub> = 1.2 V | -100 | _ | 100 | mV | | | V <sub>IN</sub> | Receiver input voltage range | _ | 0.0 | _ | 2.4 | V | | | R <sub>L</sub> | Receiver differential input resistor | _ | 90 | 100 | 110 | Ω | | | Table 4–10. 3.3-V PCI Specifications (Part 1 of 2) | | | | | | | | |----------------------------------------------------|--------------------------|------------|----------------------------|---------|----------------------------|------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.3 | 3.6 | ٧ | | | V <sub>IH</sub> | High-level input voltage | _ | 0.5 ×<br>V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> + 0.5 | V | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | _ | 0.3 ×<br>V <sub>CCIO</sub> | V | | #### **Performance** The maximum internal logic array clock tree frequency is limited to the specifications shown in Table 4–19. | Table 4–19. | Table 4–19. Clock Tree Maximum Performance Specification | | | | | | | | | | | |-----------------------------|---------------------------------------------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|-----|-------|-----|--------| | Parameter Definition | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | | Units | | | | ratatiletei | Deminition | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIIS | | Clock tree f <sub>MAX</sub> | Maximum frequency<br>that the clock tree<br>can support for<br>clocking registered<br>logic | | _ | 405 | _ | _ | 320 | | _ | 275 | MHz | Table 4–20 shows the Cyclone device performance for some common designs. All performance values were obtained with the Quartus II software compilation of library of parameterized modules (LPM) functions or megafunctions. These performance values are based on EP1C6 devices in 144-pin TQFP packages. | Table 4–20. Cyclone Device Performance | | | | | | | | | |----------------------------------------|-----------------------------|------|----------------|-----------------------|-------------------------|----------------------------|----------------------------|----------------------------| | | | | Resources Used | | | Performance | | | | Resource<br>Used | Design Size and<br>Function | Mode | LEs | M4K<br>Memory<br>Bits | M4K<br>Memory<br>Blocks | -6 Speed<br>Grade<br>(MHz) | -7 Speed<br>Grade<br>(MHz) | -8 Speed<br>Grade<br>(MHz) | | LE | 16-to-1<br>multiplexer | _ | 21 | _ | _ | 405.00 | 320.00 | 275.00 | | | 32-to-1<br>multiplexer | _ | 44 | _ | _ | 317.36 | 284.98 | 260.15 | | | 16-bit counter | _ | 16 | _ | _ | 405.00 | 320.00 | 275.00 | | | 64-bit counter (1) | _ | 66 | _ | _ | 208.99 | 181.98 | 160.75 | | | | | Resources Used | | | Performance | | | |------------------|-----------------------------|-----------------------------|----------------|-----------------------|-------------------------|----------------------------|----------------------------|----------------------------| | Resource<br>Used | Design Size and<br>Function | Mode | LEs | M4K<br>Memory<br>Bits | M4K<br>Memory<br>Blocks | -6 Speed<br>Grade<br>(MHz) | -7 Speed<br>Grade<br>(MHz) | -8 Speed<br>Grade<br>(MHz) | | M4K | RAM 128 × 36 bit | Single port | _ | 4,608 | 1 | 256.00 | 222.67 | 197.01 | | memory<br>block | RAM 128 × 36 bit | Simple<br>dual-port<br>mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | RAM 256 × 18 bit | True dual-<br>port mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | FIFO 128 × 36 bit | _ | 40 | 4,608 | 1 | 256.02 | 222.67 | 197.01 | | | Shift register 9 × 4 × 128 | Shift register | 11 | 4,536 | 1 | 255.95 | 222.67 | 196.97 | Note to Table 4-20: ### **Internal Timing Parameters** Internal timing parameters are specified on a speed grade basis independent of device density. Tables 4–21 through 4–24 describe the Cyclone device internal timing microparameters for LEs, IOEs, M4K memory structures, and MultiTrack interconnects. | Table 4–21. LE Internal Timing Microparameter Descriptions | | | | | | |------------------------------------------------------------|----------------------------------------------------|--|--|--|--| | Symbol | Parameter | | | | | | t <sub>SU</sub> | LE register setup time before clock | | | | | | t <sub>H</sub> | LE register hold time after clock | | | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | | | t <sub>LUT</sub> | LE combinatorial LUT delay for data-in to data-out | | | | | | t <sub>CLR</sub> | Minimum clear pulse width | | | | | | t <sub>PRE</sub> | Minimum preset pulse width | | | | | | t <sub>CLKHL</sub> | Minimum clock high or low time | | | | | <sup>(1)</sup> The performance numbers for this function are from an EP1C6 device in a 240-pin PQFP package. Figure 4-2. External Timing in Cyclone Devices All external I/O timing parameters shown are for 3.3-V LVTTL I/O standard with the maximum current strength and fast slew rate. For external I/O timing using standards other than LVTTL or for different current strengths, use the I/O standard input and output delay adders in Tables 4–40 through 4–44. Table 4–29 shows the external I/O timing parameters when using global clock networks. | Table 4–29. | Cyclone Global Clock External I/O Timing Parameters Not | tes (1), (2) <b>(Part 1 of 2)</b> | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | Symbol | Parameter | Conditions | | t <sub>INSU</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by CLK pin | _ | | t <sub>INH</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by CLK pin | _ | | t <sub>outco</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with global clock fed by CLK pin | C <sub>LOAD</sub> = 10 pF | | t <sub>INSUPLL</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by Enhanced PLL with default phase setting | _ | | t <sub>INHPLL</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by enhanced PLL with default phase setting | _ | | Table 4–49. Cyclone Maximum Input Clock Rate for Row Pins | | | | | | | |-----------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | LVTTL | 464 | 428 | 387 | MHz | | | | 2.5 V | 392 | 302 | 207 | MHz | | | | 1.8 V | 387 | 311 | 252 | MHz | | | | 1.5 V | 387 | 320 | 243 | MHz | | | | LVCMOS | 405 | 374 | 333 | MHz | | | | SSTL-3 class I | 405 | 356 | 293 | MHz | | | | SSTL-3 class II | 414 | 365 | 302 | MHz | | | | SSTL-2 class I | 464 | 428 | 396 | MHz | | | | SSTL-2 class II | 473 | 432 | 396 | MHz | | | | 3.3-V PCI (1) | 464 | 428 | 387 | MHz | | | | LVDS | 567 | 549 | 531 | MHz | | | Note to Tables 4–48 through 4–49: Tables 4–50 and 4–51 show the maximum output clock rate for column and row pins in Cyclone devices. | Table 4–50. Cyclone Maximum Output Clock Rate for Column Pins | | | | | | | |---------------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | LVTTL | 304 | 304 | 304 | MHz | | | | 2.5 V | 220 | 220 | 220 | MHz | | | | 1.8 V | 213 | 213 | 213 | MHz | | | | 1.5 V | 166 | 166 | 166 | MHz | | | | LVCMOS | 304 | 304 | 304 | MHz | | | | SSTL-3 class I | 100 | 100 | 100 | MHz | | | | SSTL-3 class II | 100 | 100 | 100 | MHz | | | | SSTL-2 class I | 134 | 134 | 134 | MHz | | | | SSTL-2 class II | 134 | 134 | 134 | MHz | | | | LVDS | 320 | 320 | 275 | MHz | | | Note to Table 4-50: (1) EP1C3 devices do not support the PCI I/O standard. <sup>(1)</sup> EP1C3 devices do not support the PCI I/O standard. These parameters are only available on row I/O pins. | Table 4–51. Cyclone Maximum Output Clock Rate for Row Pins | | | | | | | |------------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | LVTTL | 296 | 285 | 273 | MHz | | | | 2.5 V | 381 | 366 | 349 | MHz | | | | 1.8 V | 286 | 277 | 267 | MHz | | | | 1.5 V | 219 | 208 | 195 | MHz | | | | LVCMOS | 367 | 356 | 343 | MHz | | | | SSTL-3 class I | 169 | 166 | 162 | MHz | | | | SSTL-3 class II | 160 | 151 | 146 | MHz | | | | SSTL-2 class I | 160 | 151 | 142 | MHz | | | | SSTL-2 class II | 131 | 123 | 115 | MHz | | | | 3.3-V PCI (1) | 66 | 66 | 66 | MHz | | | | LVDS | 320 | 303 | 275 | MHz | | | *Note to Tables 4–50 through 4–51:* ### **PLL Timing** Table 4–52 describes the Cyclone FPGA PLL specifications. | Table 4–52. Cyclone PLL Specifications (Part 1 of 2) | | | | | | | | |------------------------------------------------------|---------------------------------------|--------|-------|------|--|--|--| | Symbol | Parameter | Min | Max | Unit | | | | | f <sub>IN</sub> | Input frequency (-6 speed grade) | 15.625 | 464 | MHz | | | | | | Input frequency (-7 speed grade) | 15.625 | 428 | MHz | | | | | | Input frequency (-8 speed grade) | 15.625 | 387 | MHz | | | | | f <sub>IN</sub> DUTY | Input clock duty cycle | 40.00 | 60 | % | | | | | t <sub>IN</sub> JITTER | Input clock period jitter | _ | ± 200 | ps | | | | | f <sub>OUT_EXT</sub> (external PLL clock output) | PLL output frequency (-6 speed grade) | 15.625 | 320 | MHz | | | | | | PLL output frequency (-7 speed grade) | 15.625 | 320 | MHz | | | | | | PLL output frequency (-8 speed grade) | 15.625 | 275 | MHz | | | | <sup>(1)</sup> EP1C3 devices do not support the PCI I/O standard. These parameters are only available on row I/O pins. | July 2003<br>v1.1 | Updated timing information. Timing finalized for EP1C6 and EP1C20 devices. Updated performance information. Added PLL Timing section. | _ | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------|---| | May 2003<br>v1.0 | Added document to Cyclone Device Handbook. | _ | ## 5. Reference and Ordering Information C51005-1.4 #### Software Cyclone® devices are supported by the Altera® Quartus® II design software, which provides a comprehensive environment for system-on-a-programmable-chip (SOPC) design. The Quartus II software includes HDL and schematic design entry, compilation and logic synthesis, full simulation and advanced timing analysis, SignalTap® II logic analysis, and device configuration. For more information about the Quartus II software features, refer to the *Quartus II Handbook*. The Quartus II software supports the Windows 2000/NT/98, Sun Solaris, Linux Red Hat v7.1 and HP-UX operating systems. It also supports seamless integration with industry-leading EDA tools through the NativeLink® interface. #### **Device Pin-Outs** Device pin-outs for Cyclone devices are available on the Altera website (www.altera.com) and in the *Cyclone Device Handbook*. ## Ordering Information Figure 5–1 describes the ordering codes for Cyclone devices. For more information about a specific package, refer to the *Package Information for Cyclone Devices* chapter in the *Cyclone Device Handbook*.