Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 598 | | Number of Logic Elements/Cells | 5980 | | Total RAM Bits | 92160 | | Number of I/O | 185 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 256-BGA | | Supplier Device Package | 256-FBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1c6f256c7n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Section I–2 Altera Corporation ## Logic Array Blocks Each LAB consists of 10 LEs, LE carry chains, LAB control signals, a local interconnect, look-up table (LUT) chain, and register chain connection lines. The local interconnect transfers signals between LEs in the same LAB. LUT chain connections transfer the output of one LE's LUT to the adjacent LE for fast sequential LUT connections within the same LAB. Register chain connections transfer the output of one LE's register to the adjacent LE's register within a LAB. The Quartus® II Compiler places associated logic within a LAB or adjacent LABs, allowing the use of local, LUT chain, and register chain connections for performance and area efficiency. Figure 2–2 details the Cyclone LAB. Row Interconnect Column Interconnect Direct link interconnect from Direct link adjacent block interconnect from adjacent block Direct link Direct link interconnect to interconnect to adjacent block adjacent block LÄB Local Interconnect Figure 2-2. Cyclone LAB Structure #### LAB Interconnects The LAB local interconnect can drive LEs within the same LAB. The LAB local interconnect is driven by column and row interconnects and LE outputs within the same LAB. Neighboring LABs, PLLs, and M4K RAM blocks from the left and right can also drive a LAB's local interconnect through the direct link connection. The direct link connection feature minimizes the use of row and column interconnects, providing higher functions. Another special packing mode allows the register output to feed back into the LUT of the same LE so that the register is packed with its own fan-out LUT. This provides another mechanism for improved fitting. The LE can also drive out registered and unregistered versions of the LUT output. ### **LUT Chain and Register Chain** In addition to the three general routing outputs, the LEs within a LAB have LUT chain and register chain outputs. LUT chain connections allow LUTs within the same LAB to cascade together for wide input functions. Register chain outputs allow registers within the same LAB to cascade together. The register chain output allows a LAB to use LUTs for a single combinatorial function and the registers to be used for an unrelated shift register implementation. These resources speed up connections between LABs while saving local interconnect resources. "MultiTrack Interconnect" on page 2–12 for more information on LUT chain and register chain connections. ### addnsub Signal The LE's dynamic adder/subtractor feature saves logic resources by using one set of LEs to implement both an adder and a subtractor. This feature is controlled by the LAB-wide control signal addnsub. The addnsub signal sets the LAB to perform either A + B or A -B. The LUT computes addition; subtraction is computed by adding the two's complement of the intended subtractor. The LAB-wide signal converts to two's complement by inverting the B bits within the LAB and setting carry-in = 1 to add one to the least significant bit (LSB). The LSB of an adder/subtractor must be placed in the first LE of the LAB, where the LAB-wide addnsub signal automatically sets the carry-in to 1. The Quartus II Compiler automatically places and uses the adder/subtractor feature when using adder/subtractor parameterized functions. ## **LE Operating Modes** The Cyclone LE can operate in one of the following modes: - Normal mode - Dynamic arithmetic mode Each mode uses LE resources differently. In each mode, eight available inputs to the LE—the four data inputs from the LAB local interconnect, carry-in0 and carry-in1 from the previous LE, the LAB carry-in from the previous carry-chain LAB, and the register chain connection—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear, asynchronous #### Dynamic Arithmetic Mode The dynamic arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An LE in dynamic arithmetic mode uses four 2-input LUTs configurable as a dynamic adder/subtractor. The first two 2-input LUTs compute two summations based on a possible carry-in of 1 or 0; the other two LUTs generate carry outputs for the two chains of the carry select circuitry. As shown in Figure 2–7, the LAB carry-in signal selects either the carry-in0 or carry-in1 chain. The selected chain's logic level in turn determines which parallel sum is generated as a combinatorial or registered output. For example, when implementing an adder, the sum output is the selection of two possible calculated sums: ``` data1 + data2 + carry-in0 or data1 + data2 + carry-in1 ``` The other two LUTs use the data1 and data2 signals to generate two possible carry-out signals—one for a carry of 1 and the other for a carry of 0. The carry-in0 signal acts as the carry select for the carry-out0 output and carry-in1 acts as the carry select for the carry-out1 output. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. The dynamic arithmetic mode also offers clock enable, counter enable, synchronous up/down control, synchronous clear, synchronous load, and dynamic adder/subtractor options. The LAB local interconnect data inputs generate the counter enable and synchronous up/down control signals. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. The Quartus II software automatically places any registers that are not used by the counter into other LABs. The addnsub LAB-wide signal controls whether the LE acts as an adder or subtractor. ### **Byte Enables** M4K blocks support byte writes when the write port has a data width of 16, 18, 32, or 36 bits. The byte enables allow the input data to be masked so the device can write to specific bytes. The unwritten bytes retain the previous written value. Table 2–5 summarizes the byte selection. | Table 2–5. Byte Enable for M4K BlocksNotes (1), (2) | | | | | | |-----------------------------------------------------|------------|------------|--|--|--| | byteena[30] | datain ×18 | datain ×36 | | | | | [0] = 1 | [80] | [80] | | | | | [1] = 1 | [179] | [179] | | | | | [2] = 1 | _ | [2618] | | | | | [3] = 1 | _ | [3527] | | | | Notes to Table 2-5: - (1) Any combination of byte enables is possible. - (2) Byte enables can be used in the same manner with 8-bit words, i.e., in ×16 and ×32 modes. ### **Control Signals and M4K Interface** The M4K blocks allow for different clocks on their inputs and outputs. Either of the two clocks feeding the block can clock M4K block registers (renwe, address, byte enable, datain, and output registers). Only the output register can be bypassed. The six labclk signals or local interconnects can drive the control signals for the A and B ports of the M4K block. LEs can also control the clock\_a, clock\_b, renwe\_a, renwe\_b, clr\_a, clr\_b, clocken\_a, and clocken\_b signals, as shown in Figure 2–15. The R4, C4, and direct link interconnects from adjacent LABs drive the M4K block local interconnect. The M4K blocks can communicate with LABs on either the left or right side through these row resources or with LAB columns on either the right or left with the column resources. Up to 10 direct link input connections to the M4K block are possible from the left adjacent LABs and another 10 possible from the right adjacent LAB. M4K block outputs can also connect to left and right LABs through 10 direct link interconnects each. Figure 2–16 shows the M4K block to logic array interface. ### **Independent Clock Mode** The M4K memory blocks implement independent clock mode for true dual-port memory. In this mode, a separate clock is available for each port (ports A and B). Clock A controls all registers on the port A side, while clock B controls all registers on the port B side. Each port, A and B, also supports independent clock enables and asynchronous clear signals for port A and B registers. Figure 2–17 shows an M4K memory block in independent clock mode. Figure 2–17. Independent Clock Mode Notes (1), (2) *Notes to Figure 2–17:* - (1) All registers shown have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. ## Input/Output Clock Mode Input/output clock mode can be implemented for both the true and simple dual-port memory modes. On each of the two ports, A or B, one clock controls all registers for inputs into the memory block: data input, wren, and address. The other clock controls the block's data output registers. Each memory block port, A or B, also supports independent clock enables and asynchronous clear signals for input and output registers. Figures 2–18 and 2–19 show the memory block in input/output clock mode. Figure 2–19. Input/Output Clock Mode in Simple Dual-Port Mode Notes (1), (2) #### Notes to Figure 2-19: - (1) All registers shown except the rden register have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. The pin's datain signals can drive the logic array. The logic array drives the control and data signals, providing a flexible routing resource. The row or column IOE clocks, io\_clk[5..0], provide a dedicated routing resource for low-skew, high-speed clocks. The global clock network generates the IOE clocks that feed the row or column I/O regions (see "Global Clock Network and Phase-Locked Loops" on page 2–29). Figure 2–30 illustrates the signal paths through the I/O block. Figure 2-30. Signal Path through the I/O Block Each IOE contains its own control signal selection for the following control signals: oe, ce\_in, ce\_out, aclr/preset, sclr/preset, clk\_in, and clk\_out. Figure 2–31 illustrates the control signal selection. and DM pins to support a DDR SDRAM or FCRAM interface. I/O bank 1 can also support a DDR SDRAM or FCRAM interface, however, the configuration input pins in I/O bank 1 must operate at 2.5 V. I/O bank 3 can also support a DDR SDRAM or FCRAM interface, however, all the JTAG pins in I/O bank 3 must operate at 2.5 V. **Figure 2–35. Cyclone I/O Banks** Notes (1), (2) I/O Bank 4 #### *Notes to Figure 2–35:* - (1) Figure 2–35 is a top view of the silicon die. - (2) Figure 2–35 is a graphic representation only. Refer to the pin list and the Quartus II software for exact pin locations. Each I/O bank has its own VCCIO pins. A single device can support 1.5-V, 1.8-V, 2.5-V, and 3.3-V interfaces; each individual bank can support a different standard with different I/O voltages. Each bank also has dual-purpose VREF pins to support any one of the voltage-referenced standards (e.g., SSTL-3) independently. If an I/O bank does not use voltage-referenced standards, the $V_{\rm REF}$ pins are available as user I/O pins. The Cyclone $V_{\rm CCINT}$ pins must always be connected to a 1.5-V power supply. If the $V_{\rm CCINT}$ level is 1.5 V, then input pins are 1.5-V, 1.8-V, 2.5-V, and 3.3-V tolerant. The $V_{\rm CCIO}$ pins can be connected to either a 1.5-V, 1.8-V, 2.5-V, or 3.3-V power supply, depending on the output requirements. The output levels are compatible with systems of the same voltage as the power supply (i.e., when $V_{\rm CCIO}$ pins are connected to a 1.5-V power supply, the output levels are compatible with 1.5-V systems). When $V_{\rm CCIO}$ pins are connected to a 3.3-V power supply, the output high is 3.3-V and is compatible with 3.3-V or 5.0-V systems. Table 2–14 summarizes Cyclone MultiVolt I/O support. | Table 2–14. Cyclone MultiVolt I/O Support Note (1) | | | | | | | | | | | |----------------------------------------------------|----------|----------------------------|--------------|--------------|--------------|--------------|--------------|--------------|----------|--------------| | V (V) | | Input Signal Output Signal | | | | nal | | | | | | V <sub>CCIO</sub> (V) | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | | 1.5 | <b>✓</b> | <b>✓</b> | <b>√</b> (2) | <b>√</b> (2) | _ | <b>✓</b> | _ | _ | _ | _ | | 1.8 | <b>✓</b> | <b>✓</b> | <b>√</b> (2) | <b>√</b> (2) | _ | <b>√</b> (3) | <b>✓</b> | _ | _ | _ | | 2.5 | _ | _ | <b>✓</b> | <b>✓</b> | _ | <b>√</b> (5) | <b>√</b> (5) | <b>✓</b> | _ | _ | | 3.3 | _ | _ | <b>√</b> (4) | <b>✓</b> | <b>√</b> (6) | <b>√</b> (7) | <b>√</b> (7) | <b>√</b> (7) | <b>✓</b> | <b>√</b> (8) | #### Notes to Table 2-14: - (1) The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>. - (2) When V<sub>CCIO</sub> = 1.5-V or 1.8-V and a 2.5-V or 3.3-V input signal feeds an input pin, higher pin leakage current is expected. Turn on Allow voltage overdrive for LVTTL / LVCMOS input pins in the Assignments > Device > Device and Pin Options > Pin Placement tab when a device has this I/O combinations. - (3) When $V_{CCIO} = 1.8$ -V, a Cyclone device can drive a 1.5-V device with 1.8-V tolerant inputs. - (4) When $V_{CCIO} = 3.3$ -V and a 2.5-V input signal feeds an input pin, the $V_{CCIO}$ supply current will be slightly larger than expected. - (5) When V<sub>CCIO</sub> = 2.5-V, a Cyclone device can drive a 1.5-V or 1.8-V device with 2.5-V tolerant inputs. - (6) Cyclone devices can be 5.0-V tolerant with the use of an external resistor and the internal PCI clamp diode. - (7) When V<sub>CCIO</sub> = 3.3-V, a Cyclone device can drive a 1.5-V, 1.8-V, or 2.5-V device with 3.3-V tolerant inputs. - (8) When $V_{CCIO} = 3.3$ -V, a Cyclone device can drive a device with 5.0-V LVTTL inputs but not 5.0-V LVCMOS inputs. ## Power Sequencing and Hot Socketing Because Cyclone devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the $V_{\text{CCIO}}$ and $V_{\text{CCINT}}$ power supplies may be powered in any order. Signals can be driven into Cyclone devices before and during power up without damaging the device. In addition, Cyclone devices do not drive out during power up. Once operating conditions are reached and the device is configured, Cyclone devices operate as specified by the user. | Table 3–1. Cyclone | Table 3–1. Cyclone JTAG Instructions (Part 2 of 2) | | | | | | |---------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | JTAG Instruction | Instruction Code | Description | | | | | | USERCODE | 00 0000 0111 | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO. | | | | | | IDCODE | 00 0000 0110 | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO. | | | | | | HIGHZ (1) | 00 0000 1011 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation, while tri-stating all of the I/O pins. | | | | | | CLAMP (1) | 00 0000 1010 | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation while holding I/O pins to a state defined by the data in the boundary-scan register. | | | | | | ICR instructions | _ | Used when configuring a Cyclone device via the JTAG port with a MasterBlaster <sup>TM</sup> or ByteBlasterMV <sup>TM</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor. | | | | | | PULSE_NCONFIG | 00 0000 0001 | Emulates pulsing the nCONFIG pin low to trigger reconfiguration even though the physical pin is unaffected. | | | | | | CONFIG_IO | 00 0000 1101 | Allows configuration of I/O standards through the JTAG chain for JTAG testing. Can be executed before, after, or during configuration. Stops configuration if executed during configuration. Once issued, the CONFIG_IO instruction will hold nSTATUS low to reset the configuration device. nSTATUS is held low until the device is reconfigured. | | | | | | SignalTap II instructions | _ | Monitors internal device operation with the SignalTap II embedded logic analyzer. | | | | | #### *Note to Table 3–1:* In the Quartus II software, there is an Auto Usercode feature where you can choose to use the checksum value of a programming file as the JTAG user code. If selected, the checksum is automatically loaded to the USERCODE register. Choose Assignments > Device > Device and Pin Options > General. Turn on **Auto Usercode**. <sup>(1)</sup> Bus hold and weak pull-up resistor features override the high-impedance state of HIGHZ, CLAMP, and EXTEST. | Table 4–2. Cyclone Device Recommended Operating Conditions (Part 2 of 2) | | | | | | | |--------------------------------------------------------------------------|--------------------------------|----------------------------------|---------|-------------------|------|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | | T <sub>J</sub> | Operating junction temperature | For commercial use | 0 | 85 | ° C | | | | | For industrial use | -40 | 100 | ° C | | | | | For extended-<br>temperature use | -40 | 125 | ° C | | | Table 4- | Table 4–3. Cyclone Device DC Operating Conditions Note (6) | | | | | | | | | |-----------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------|---------|---------|---------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | I <sub>I</sub> | Input pin leakage current | $V_I = V_{CCIOmax}$ to 0 V (8) | -10 | _ | 10 | μΑ | | | | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | $V_O = V_{CCIOmax}$ to 0 V (8) | -10 | _ | 10 | μА | | | | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) | EP1C3 | _ | 4 | _ | mA | | | | | | (All M4K blocks in power-down mode) (7) | EP1C4 | _ | 6 | _ | mA | | | | | | mode) (/) | EP1C6 | _ | 6 | _ | mA | | | | | | | EP1C12 | _ | 8 | _ | mA | | | | | | | EP1C20 | _ | 12 | _ | mA | | | | | R <sub>CONF</sub> (9) | | $V_I = 0 \ V; \ V_{CCI0} = 3.3 \ V$ | 15 | 25 | 50 | kΩ | | | | | | before and during configuration | $V_{I} = 0 \text{ V}; V_{CCI0} = 2.5 \text{ V}$ | 20 | 45 | 70 | kΩ | | | | | | | $V_I = 0 \ V; \ V_{CCI0} = 1.8 \ V$ | 30 | 65 | 100 | kΩ | | | | | | | $V_I = 0 \ V; \ V_{CCI0} = 1.5 \ V$ | 50 | 100 | 150 | kΩ | | | | | | Recommended value of I/O pin<br>external pull-down resistor<br>before and during configuration | _ | _ | 1 | 2 | kΩ | | | | | Table 4–4. LVTTL Specifications | | | | | | | | |---------------------------------|---------------------------|------------------------------------------------|---------|---------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.6 | V | | | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.1 | V | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | 0.7 | V | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -4 \text{ to } -24 \text{ mA } (11)$ | 2.4 | _ | V | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 4 to 24 mA (11) | _ | 0.45 | V | | | | Table 4–5. LVCMOS Specifications | | | | | | | |----------------------------------|---------------------------|----------------------------------------------|-------------------------|---------|------|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.6 | V | | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.1 | V | | | $V_{IL}$ | Low-level input voltage | _ | -0.5 | 0.7 | V | | | V <sub>OH</sub> | High-level output voltage | $V_{CCIO} = 3.0,$ $I_{OH} = -0.1 \text{ mA}$ | V <sub>CCIO</sub> - 0.2 | _ | V | | | V <sub>OL</sub> | Low-level output voltage | $V_{CCIO} = 3.0,$ $I_{OL} = 0.1 \text{ mA}$ | _ | 0.2 | V | | | Table 4–6. 2.5-V I/O Specifications | | | | | | | |-------------------------------------|---------------------------|------------------------------------------------|---------|---------|------|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | V <sub>CCIO</sub> | Output supply voltage | _ | 2.375 | 2.625 | V | | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.1 | V | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | 0.7 | V | | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -0.1 mA | 2.1 | _ | V | | | | | $I_{OH} = -1 \text{ mA}$ | 2.0 | _ | V | | | | | $I_{OH} = -2 \text{ to } -16 \text{ mA } (11)$ | 1.7 | _ | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 0.1 mA | _ | 0.2 | V | | | | | I <sub>OH</sub> = 1 mA | _ | 0.4 | V | | | | | I <sub>OH</sub> = 2 to 16 mA (11) | | 0.7 | V | | | Table 4–7. 1.8-V I/O Specifications | | | | | | | | |-------------------------------------|---------------------------|-----------------------------------------------|-----------------------------|-----------------------------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 1.65 | 1.95 | V | | | | V <sub>IH</sub> | High-level input voltage | _ | 0.65 ×<br>V <sub>CCIO</sub> | 2.25 (12) | V | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | V | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ to } -8 \text{ mA } (11)$ | V <sub>CCIO</sub> - 0.45 | _ | V | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 to 8 mA (11) | _ | 0.45 | V | | | | Table 4–24. Routing Delay Internal Timing Microparameter Descriptions | | | | | |-----------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--| | Symbol | Parameter | | | | | t <sub>R4</sub> | Delay for an R4 line with average loading; covers a distance of four LAB columns | | | | | t <sub>C4</sub> | Delay for an C4 line with average loading; covers a distance of four LAB rows | | | | | t <sub>LOCAL</sub> | Local interconnect delay | | | | Figure 4–1 shows the memory waveforms for the M4K timing parameters shown in Table 4–23. | Table 4–36. EP1C12 Column Pin Global Clock External I/O Timing<br>Parameters (Part 2 of 2) | | | | | | | | |--------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|-------| | Symbol | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | Unit | | | Min | Max | Min | Max | Min | Max | Ullit | 0.000 0.500 1.913 0.000 0.500 ns ns 2.164 0.000 0.500 1.663 tinhpll $t_{\text{OUTCOPLL}}$ | Table 4-37 | Table 4–37. EP1C12 Row Pin Global Clock External I/O Timing Parameters | | | | | | | |----------------------|------------------------------------------------------------------------|---------|---------|---------|---------|---------|------| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | Hait | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 2.620 | _ | 3.012 | _ | 3.404 | _ | ns | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | toutco | 2.000 | 3.671 | 2.000 | 4.221 | 2.000 | 4.774 | ns | | t <sub>INSUPLL</sub> | 1.698 | _ | 1.951 | _ | 2.206 | _ | ns | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | toutcople | 0.500 | 1.536 | 0.500 | 1.767 | 0.500 | 1.998 | ns | Tables 4–38 through 4–39 show the external timing parameters on column and row pins for EP1C20 devices. | | Table 4–38. EP1C20 Column Pin Global Clock External I/O Timing Parameters | | | | | | | |----------------------|---------------------------------------------------------------------------|---------|---------|---------|---------|---------|------| | Cumbal | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | Hait | | Symbol | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 2.417 | _ | 2.779 | _ | 3.140 | _ | ns | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | t <sub>outco</sub> | 2.000 | 3.724 | 2.000 | 4.282 | 2.000 | 4.843 | ns | | t <sub>INSUPLL</sub> | 1.417 | _ | 1.629 | _ | 1.840 | _ | ns | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | toutcople | 0.500 | 1.667 | 0.500 | 1.917 | 0.500 | 2.169 | ns | | Table 4-39 | Table 4–39. EP1C20 Row Pin Global Clock External I/O Timing Parameters | | | | | | | | |----------------------|------------------------------------------------------------------------|-------------------------------|-------|---------|-------|-------|-------|--| | Cumbal | -6 Spee | -6 Speed Grade -7 Speed Grade | | -8 Spee | Unit | | | | | Symbol | Min | Max | Min | Max | Min | Max | UIIIL | | | t <sub>INSU</sub> | 2.417 | _ | 2.779 | _ | 3.140 | _ | ns | | | t <sub>INH</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutco | 2.000 | 3.724 | 2.000 | 4.282 | 2.000 | 4.843 | ns | | | t <sub>XZ</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | | t <sub>ZX</sub> | _ | 3.645 | _ | 4.191 | _ | 4.740 | ns | | | t <sub>INSUPLL</sub> | 1.417 | _ | 1.629 | _ | 1.840 | _ | ns | | | t <sub>INHPLL</sub> | 0.000 | _ | 0.000 | _ | 0.000 | _ | ns | | | toutcople | 0.500 | 1.667 | 0.500 | 1.917 | 0.500 | 2.169 | ns | | | t <sub>XZPLL</sub> | _ | 1.588 | _ | 1.826 | _ | 2.066 | ns | | | t <sub>ZXPLL</sub> | | 1.588 | _ | 1.826 | _ | 2.066 | ns | | ## **External I/O Delay Parameters** External I/O delay timing parameters for I/O standard input and output adders and programmable input and output delays are specified by speed grade independent of device density. Tables 4–40 through 4–45 show the adder delays associated with column and row I/O pins for all packages. If an I/O standard is selected other than LVTTL 4 mA with a fast slew rate, add the selected delay to the external $t_{CO}$ and $t_{SU}$ I/O parameters shown in Tables 4–25 through 4–28. | Table 4–40. Cyclone I/O S | Table 4–40. Cyclone I/O Standard Column Pin Input Delay Adders (Part 1 of 2) | | | | | | | |---------------------------|------------------------------------------------------------------------------|------|----------------|------|----------------|------|------| | I/O Standard | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | Heit | | i/O Stanuaru | Min | Max | Min | Max | Min | Max | Unit | | LVCMOS | _ | 0 | _ | 0 | _ | 0 | ps | | 3.3-V LVTTL | _ | 0 | _ | 0 | _ | 0 | ps | | 2.5-V LVTTL | _ | 27 | _ | 31 | _ | 35 | ps | | 1.8-V LVTTL | _ | 182 | _ | 209 | _ | 236 | ps | | 1.5-V LVTTL | _ | 278 | _ | 319 | _ | 361 | ps | | SSTL-3 class I | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-3 class II | _ | -250 | _ | -288 | _ | -325 | ps | | SSTL-2 class I | _ | -278 | _ | -320 | | -362 | ps | | Table 4-42. ( | Table 4–42. Cyclone I/O Standard Output Delay Adders for Fast Slew Rate on Column Pins (Part 2 of 2) | | | | | | | | | |----------------|------------------------------------------------------------------------------------------------------|----------------|-------|---------|----------------|-----|----------------|------|--| | Standard | | -6 Speed Grade | | -7 Spec | -7 Speed Grade | | -8 Speed Grade | | | | Stanu | aru | Min | Max | Min | Max | Min | Max | Unit | | | 2.5-V LVTTL | 2 mA | _ | 329 | _ | 378 | _ | 427 | ps | | | | 8 mA | _ | -661 | _ | -761 | _ | -860 | ps | | | | 12 mA | _ | -655 | _ | -754 | _ | -852 | ps | | | | 16 mA | _ | -795 | _ | -915 | _ | -1034 | ps | | | 1.8-V LVTTL | 2 mA | _ | 4 | _ | 4 | _ | 5 | ps | | | | 8 mA | _ | -208 | _ | -240 | _ | -271 | ps | | | | 12 mA | _ | -208 | _ | -240 | _ | -271 | ps | | | 1.5-V LVTTL | 2 mA | _ | 2,288 | _ | 2,631 | _ | 2,974 | ps | | | | 4 mA | _ | 608 | _ | 699 | _ | 790 | ps | | | | 8 mA | _ | 292 | _ | 335 | _ | 379 | ps | | | SSTL-3 class I | | _ | -410 | _ | -472 | _ | -533 | ps | | | SSTL-3 class I | I | _ | -811 | _ | -933 | _ | -1,055 | ps | | | SSTL-2 class I | | _ | -485 | _ | -558 | _ | -631 | ps | | | SSTL-2 class I | I | _ | -758 | _ | -872 | _ | -986 | ps | | | LVDS | | _ | -998 | _ | -1,148 | _ | -1,298 | ps | | | Table 4–43. Cyclone I/O Standard Output Delay Adders for Fast Slew Rate on Row Pins (Part 1 of 2) | | | | | | | | f 2) | | |---------------------------------------------------------------------------------------------------|-------|----------------|------|---------|----------------|-----|----------------|------|--| | | | -6 Speed Grade | | -7 Spee | -7 Speed Grade | | -8 Speed Grade | | | | Stand | aru | Min | Max | Min | Max | Min | Max | Unit | | | LVCMOS | 2 mA | _ | 0 | _ | 0 | _ | 0 | ps | | | | 4 mA | _ | -489 | _ | -563 | _ | -636 | ps | | | | 8 mA | _ | -855 | _ | -984 | _ | -1,112 | ps | | | | 12 mA | _ | -993 | _ | -1,142 | _ | -1,291 | ps | | | 3.3-V LVTTL | 4 mA | _ | 0 | _ | 0 | _ | 0 | ps | | | | 8 mA | _ | -347 | _ | -400 | _ | -452 | ps | | | | 12 mA | _ | -858 | _ | -987 | _ | -1,116 | ps | | | | 16 mA | _ | -819 | _ | -942 | _ | -1,065 | ps | | | | 24 mA | _ | -993 | _ | -1,142 | _ | -1,291 | ps | | | 2.5-V LVTTL | 2 mA | _ | 329 | _ | 378 | _ | 427 | ps | | | | 8 mA | _ | -661 | _ | -761 | _ | -860 | ps | | | | 12 mA | _ | -655 | _ | -754 | _ | -852 | ps | | | | 16 mA | _ | -795 | _ | -915 | _ | -1,034 | ps | | | Table 4–47. Cyclone IOE Pro | ogrammable | Delays o | n Row Pin | s | | | | | |-------------------------------|------------|----------------|-----------|----------------|-------|----------------|-------|------| | Davamatav | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 11 | | Parameter | Setting | Min | Max | Min | Max | Min | Max | Unit | | Decrease input delay to | Off | _ | 154 | _ | 177 | _ | 200 | ps | | internal cells | Small | _ | 2,212 | _ | 2,543 | _ | 2,875 | ps | | | Medium | _ | 2,639 | _ | 3,034 | _ | 3,430 | ps | | | Large | _ | 3,057 | _ | 3,515 | _ | 3,974 | ps | | | On | _ | 154 | _ | 177 | _ | 200 | ps | | Decrease input delay to input | Off | _ | 0 | _ | 0 | _ | 0 | ps | | register | On | _ | 3,057 | _ | 3,515 | _ | 3,974 | ps | | Increase delay to output pin | Off | _ | 0 | _ | 0 | | 0 | ps | | | On | _ | 556 | _ | 639 | _ | 722 | ps | Note to Table 4-47: ## **Maximum Input and Output Clock Rates** Tables 4--48 and 4--49 show the maximum input clock rate for column and row pins in Cyclone devices. | Table 4–48. Cyclone Ma | aximum Input Cl | ock Rate for C | olumn Pins | | |------------------------|-------------------|-------------------|-------------------|------| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | LVTTL | 464 | 428 | 387 | MHz | | 2.5 V | 392 | 302 | 207 | MHz | | 1.8 V | 387 | 311 | 252 | MHz | | 1.5 V | 387 | 320 | 243 | MHz | | LVCMOS | 405 | 374 | 333 | MHz | | SSTL-3 class I | 405 | 356 | 293 | MHz | | SSTL-3 class II | 414 | 365 | 302 | MHz | | SSTL-2 class I | 464 | 428 | 396 | MHz | | SSTL-2 class II | 473 | 432 | 396 | MHz | | LVDS | 567 | 549 | 531 | MHz | <sup>(1)</sup> EPC1C3 devices do not support the PCI I/O standard. | Table 4–49. Cyclone Maximum Input Clock Rate for Row Pins | | | | | | | |-----------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | LVTTL | 464 | 428 | 387 | MHz | | | | 2.5 V | 392 | 302 | 207 | MHz | | | | 1.8 V | 387 | 311 | 252 | MHz | | | | 1.5 V | 387 | 320 | 243 | MHz | | | | LVCMOS | 405 | 374 | 333 | MHz | | | | SSTL-3 class I | 405 | 356 | 293 | MHz | | | | SSTL-3 class II | 414 | 365 | 302 | MHz | | | | SSTL-2 class I | 464 | 428 | 396 | MHz | | | | SSTL-2 class II | 473 | 432 | 396 | MHz | | | | 3.3-V PCI (1) | 464 | 428 | 387 | MHz | | | | LVDS | 567 | 549 | 531 | MHz | | | Note to Tables 4–48 through 4–49: Tables 4–50 and 4–51 show the maximum output clock rate for column and row pins in Cyclone devices. | Table 4–50. Cyclone Maximum Output Clock Rate for Column Pins | | | | | | | |---------------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | LVTTL | 304 | 304 | 304 | MHz | | | | 2.5 V | 220 | 220 | 220 | MHz | | | | 1.8 V | 213 | 213 | 213 | MHz | | | | 1.5 V | 166 | 166 | 166 | MHz | | | | LVCMOS | 304 | 304 | 304 | MHz | | | | SSTL-3 class I | 100 | 100 | 100 | MHz | | | | SSTL-3 class II | 100 | 100 | 100 | MHz | | | | SSTL-2 class I | 134 | 134 | 134 | MHz | | | | SSTL-2 class II | 134 | 134 | 134 | MHz | | | | LVDS | 320 | 320 | 275 | MHz | | | Note to Table 4-50: (1) EP1C3 devices do not support the PCI I/O standard. <sup>(1)</sup> EP1C3 devices do not support the PCI I/O standard. These parameters are only available on row I/O pins. | February 2005<br>v1.1 | Updated Figure 5-1. | _ | |-----------------------|--------------------------------------------|---| | May 2003<br>v1.0 | Added document to Cyclone Device Handbook. | _ |