



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                         |
|--------------------------------|---------------------------------------------------------|
| Product Status                 | Obsolete                                                |
| Number of LABs/CLBs            | 598                                                     |
| Number of Logic Elements/Cells | 5980                                                    |
| Total RAM Bits                 | 92160                                                   |
| Number of I/O                  | 185                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.425V ~ 1.575V                                         |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                         |
| Package / Case                 | 256-BGA                                                 |
| Supplier Device Package        | 256-FBGA (17x17)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1c6f256c8n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

to the appropriate plane on the board. The Quartus II software reserves I/O pins as power pins as necessary for layout with the larger densities in the same package having more power pins.

| Table 1–3. Cyclone QFP and FineLine BGA Package Sizes                                            |                 |                 |                 |                            |                            |                            |  |
|--------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|----------------------------|----------------------------|----------------------------|--|
| Dimension                                                                                        | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 240-Pin<br>PQFP | 256-Pin<br>FineLine<br>BGA | 324-Pin<br>FineLine<br>BGA | 400-Pin<br>FineLine<br>BGA |  |
| Pitch (mm)                                                                                       | 0.5             | 0.5             | 0.5             | 1.0                        | 1.0                        | 1.0                        |  |
| Area (mm²)                                                                                       | 256             | 484             | 1,024           | 289                        | 361                        | 441                        |  |
| $\begin{array}{c} \text{Length} \times \text{width} \\ \text{(mm} \times \text{mm)} \end{array}$ | 16×16           | 22×22           | 34.6×34.6       | 17×17                      | 19×19                      | 21×21                      |  |

# Document Revision History

Table 1–4 shows the revision history for this document.

| Table 1–4. Document Revision History |                                                                                                                   |                    |  |  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------|--|--|
| Date and<br>Document<br>Version      | Changes Made                                                                                                      | Summary of Changes |  |  |
| May 2008<br>v1.5                     | Minor textual and style changes.                                                                                  | _                  |  |  |
| January 2007<br>v1.4                 | Added document revision history.                                                                                  | _                  |  |  |
| August 2005<br>v1.3                  | Minor updates.                                                                                                    | _                  |  |  |
| October 2003<br>v1.2                 | Added 64-bit PCI support information.                                                                             | _                  |  |  |
| September<br>2003 v1.1               | <ul> <li>Updated LVDS data rates to 640 Mbps from 311 Mbps.</li> <li>Updated RSDS feature information.</li> </ul> | _                  |  |  |
| May 2003 v1.0                        | Added document to Cyclone Device Handbook.                                                                        | _                  |  |  |



Figure 2-1. Cyclone EP1C12 Device Block Diagram

The number of M4K RAM blocks, PLLs, rows, and columns vary per device. Table 2–1 lists the resources available in each Cyclone device.

| Table 2–1. Cyclone Device Resources |         |        |             |               |          |  |  |
|-------------------------------------|---------|--------|-------------|---------------|----------|--|--|
| Davisa                              | M4K     | PLLs   | LAB Columns | I AD D        |          |  |  |
| Device                              | Columns | Blocks | PLLS        | LAD CUIUIIIIS | LAB Rows |  |  |
| EP1C3                               | 1       | 13     | 1           | 24            | 13       |  |  |
| EP1C4                               | 1       | 17     | 2           | 26            | 17       |  |  |
| EP1C6                               | 1       | 20     | 2           | 32            | 20       |  |  |
| EP1C12                              | 2       | 52     | 2           | 48            | 26       |  |  |
| EP1C20                              | 2       | 64     | 2           | 64            | 32       |  |  |

preset/load, synchronous clear, synchronous load, and clock enable control for the register. These LAB-wide signals are available in all LE modes. The addnsub control signal is allowed in arithmetic mode.

The Quartus II software, in conjunction with parameterized functions such as library of parameterized modules (LPM) functions, automatically chooses the appropriate mode for common functions such as counters, adders, subtractors, and arithmetic functions. If required, you can also create special-purpose functions that specify which LE operating mode to use for optimal performance.

#### Normal Mode

The normal mode is suitable for general logic applications and combinatorial functions. In normal mode, four data inputs from the LAB local interconnect are inputs to a four-input LUT (see Figure 2–6). The Quartus II Compiler automatically selects the carry-in or the data3 signal as one of the inputs to the LUT. Each LE can use LUT chain connections to drive its combinatorial output directly to the next LE in the LAB. Asynchronous load data for the register comes from the data3 input of the LE. LEs in normal mode support packed registers.

Figure 2-6. LE in Normal Mode



Note to Figure 2–6:

This signal is only allowed in normal mode if the LE is at the end of an adder/subtractor chain.



Figure 2-7. LE in Dynamic Arithmetic Mode

Note to Figure 2-7:

(1) The addnsub signal is tied to the carry input for the first LE of a carry chain only.

### Carry-Select Chain

The carry-select chain provides a very fast carry-select function between LEs in dynamic arithmetic mode. The carry-select chain uses the redundant carry calculation to increase the speed of carry functions. The LE is configured to calculate outputs for a possible carry-in of 0 and carry-in of 1 in parallel. The carry-in0 and carry-in1 signals from a lower-order bit feed forward into the higher-order bit via the parallel carry chain and feed into both the LUT and the next portion of the carry chain. Carry-select chains can begin in any LE within a LAB.

The speed advantage of the carry-select chain is in the parallel pre-computation of carry chains. Since the LAB carry-in selects the precomputed carry chain, not every LE is in the critical path. Only the propagation delays between LAB carry-in generation (LE 5 and LE 10) are now part of the critical path. This feature allows the Cyclone architecture to implement high-speed counters, adders, multipliers, parity functions, and comparators of arbitrary width.

The Quartus II Compiler automatically creates carry chain logic during design processing, or you can create it manually during design entry. Parameterized functions such as LPM functions automatically take advantage of carry chains for the appropriate functions.

The Quartus II Compiler creates carry chains longer than 10 LEs by linking LABs together automatically. For enhanced fitting, a long carry chain runs vertically allowing fast horizontal connections to M4K memory blocks. A carry chain can continue as far as a full column.

#### Clear and Preset Logic Control

LAB-wide signals control the logic for the register's clear and preset signals. The LE directly supports an asynchronous clear and preset function. The register preset is achieved through the asynchronous load of a logic high. The direct asynchronous preset does not require a NOT-gate push-back technique. Cyclone devices support simultaneous preset/ asynchronous load and clear signals. An asynchronous clear signal takes precedence if both signals are asserted simultaneously. Each LAB supports up to two clears and one preset signal.

In addition to the clear and preset ports, Cyclone devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. An option set before compilation in the Quartus II software controls this pin. This chip-wide reset overrides all other control signals.

## MultiTrack Interconnect

In the Cyclone architecture, connections between LEs, M4K memory blocks, and device I/O pins are provided by the MultiTrack interconnect structure with DirectDrive<sup>TM</sup> technology. The MultiTrack interconnect consists of continuous, performance-optimized routing lines of different speeds used for inter- and intra-design block connectivity. The Quartus II Compiler automatically places critical design paths on faster interconnects to improve design performance.

DirectDrive technology is a deterministic routing technology that ensures identical routing resource usage for any function regardless of placement within the device. The MultiTrack interconnect and DirectDrive technology simplify the integration stage of block-based designing by eliminating the re-optimization cycles that typically follow design changes and additions.

The MultiTrack interconnect consists of row and column interconnects that span fixed distances. A routing structure with fixed length resources for all devices allows predictable and repeatable performance when

is not available in the true dual-port mode. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–3 and 2–4 summarize the possible M4K RAM block configurations.

| Table 2–3. M4 | K KAM BI | OCK Conf   | iguration | s (Simple | Duai-Port) |          |          |          |          |
|---------------|----------|------------|-----------|-----------|------------|----------|----------|----------|----------|
| Read Port     |          | Write Port |           |           |            |          |          |          |          |
| neau ruii     | 4K × 1   | 2K × 2     | 1K × 4    | 512 × 8   | 256 × 16   | 128 × 32 | 512 × 9  | 256 × 18 | 128 × 36 |
| 4K × 1        | <b>✓</b> | <b>✓</b>   | <b>✓</b>  | ~         | <b>✓</b>   | <b>✓</b> | _        | _        | _        |
| 2K × 2        | <b>✓</b> | <b>✓</b>   | <b>✓</b>  | ~         | <b>✓</b>   | <b>✓</b> | _        | _        | _        |
| 1K × 4        | ~        | <b>✓</b>   | <b>✓</b>  | ~         | <b>✓</b>   | <b>✓</b> | _        | _        | _        |
| 512 × 8       | <b>✓</b> | <b>✓</b>   | <b>✓</b>  | ~         | <b>✓</b>   | <b>✓</b> | _        | _        | _        |
| 256 × 16      | ~        | <b>✓</b>   | <b>✓</b>  | ~         | <b>✓</b>   | <b>✓</b> | _        | _        | _        |
| 128 × 32      | <b>✓</b> | <b>✓</b>   | <b>✓</b>  | ~         | <b>✓</b>   | <b>✓</b> | _        | _        | _        |
| 512 × 9       | _        | _          | _         | _         | _          | _        | <b>✓</b> | ~        | <b>✓</b> |
| 256 × 18      | _        | _          | _         | _         | _          | _        | ✓        | ~        | <b>✓</b> |
| 128 × 36      | <u> </u> | _          | _         | _         | _          | _        | <b>✓</b> | <b>✓</b> | <b>✓</b> |

| Table 2–4. M4K RAN | Table 2–4. M4K RAM Block Configurations (True Dual-Port) |          |          |          |          |          |          |
|--------------------|----------------------------------------------------------|----------|----------|----------|----------|----------|----------|
| Dovt A             |                                                          |          |          | Port B   |          |          |          |
| Port A             | 4K × 1                                                   | 2K × 2   | 1K × 4   | 512 × 8  | 256 × 16 | 512 × 9  | 256 × 18 |
| 4K × 1             | ✓                                                        | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | _        | _        |
| 2K × 2             | <b>✓</b>                                                 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓        | _        | _        |
| 1K × 4             | ✓                                                        | ✓        | ✓        | ✓        | <b>✓</b> | _        | _        |
| 512 × 8            | ✓                                                        | ✓        | ✓        | ✓        | <b>✓</b> | _        | _        |
| 256 × 16           | ✓                                                        | ✓        | ✓        | ✓        | <b>✓</b> | _        | _        |
| 512 × 9            | _                                                        | _        | _        | _        | _        | <b>✓</b> | <b>✓</b> |
| 256 × 18           | _                                                        | _        | _        | _        | _        | ✓        | <b>✓</b> |

When the M4K RAM block is configured as a shift register block, you can create a shift register up to 4,608 bits  $(w \times m \times n)$ .

#### Read/Write Clock Mode

The M4K memory blocks implement read/write clock mode for simple dual-port memory. You can use up to two clocks in this mode. The write clock controls the block's data inputs, wraddress, and wren. The read clock controls the data output, rdaddress, and rden. The memory blocks support independent clock enables for each clock and asynchronous clear signals for the read- and write-side registers. Figure 2–20 shows a memory block in read/write clock mode.



Figure 2–20. Read/Write Clock Mode in Simple Dual-Port Mode Notes (1), (2)

#### *Notes to Figure 2–20:*

- (1) All registers shown except the rden register have asynchronous clear ports.
- (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations.

### **Dual-Purpose Clock Pins**

Each Cyclone device except the EP1C3 device has eight dual-purpose clock pins, DPCLK[7..0] (two on each I/O bank). EP1C3 devices have five DPCLK pins in the 100-pin TQFP package. These dual-purpose pins can connect to the global clock network (see Figure 2–22) for high-fanout control signals such as clocks, asynchronous clears, presets, and clock enables, or protocol control signals such as TRDY and IRDY for PCI, or DQS signals for external memory interfaces.

#### **Combined Resources**

Each Cyclone device contains eight distinct dedicated clocking resources. The device uses multiplexers with these clocks to form six-bit buses to drive LAB row clocks, column IOE clocks, or row IOE clocks. See Figure 2–23. Another multiplexer at the LAB level selects two of the six LAB row clocks to feed the LE registers within the LAB.

Figure 2-23. Global Clock Network Multiplexers



IOE clocks have row and column block regions. Six of the eight global clock resources feed to these row and column regions. Figure 2–24 shows the I/O clock regions.

does not have dedicated clock output pins. The EP1C6 device in the 144-pin TQFP package only supports dedicated clock outputs from PLL 1.

#### **Clock Feedback**

Cyclone PLLs have three modes for multiplication and/or phase shifting:

- Zero delay buffer mode—The external clock output pin is phasealigned with the clock input pin for zero delay.
- Normal mode—If the design uses an internal PLL clock output, the normal mode compensates for the internal clock delay from the input clock pin to the IOE registers. The external clock output pin is phase shifted with respect to the clock input pin if connected in this mode. You defines which internal clock output from the PLL should be phase-aligned to compensate for internal clock delay.
- No compensation mode—In this mode, the PLL will not compensate for any clock networks.

### **Phase Shifting**

Cyclone PLLs have an advanced clock shift capability that enables programmable phase shifts. You can enter a phase shift (in degrees or time units) for each PLL clock output port or for all outputs together in one shift. You can perform phase shifting in time units with a resolution range of 125 to 250 ps. The finest resolution equals one eighth of the VCO period. The VCO period is a function of the frequency input and the multiplication and division factors. Each clock output counter can choose a different phase of the VCO period from up to eight taps. You can use this clock output counter along with an initial setting on the post-scale counter to achieve a phase-shift range for the entire period of the output clock. The phase tap feedback to the m counter can shift all outputs to a single phase. The Quartus II software automatically sets the phase taps and counter settings according to the phase shift entered.

## **Lock Detect Signal**

The lock output indicates that there is a stable clock output signal in phase with the reference clock. Without any additional circuitry, the lock signal may toggle as the PLL begins tracking the reference clock. Therefore, you may need to gate the lock signal for use as a system-control signal. For correct operation of the lock circuit below  $-20~\rm C, f_{\rm IN/N} > 200~\rm MHz.$ 

| Table 2–10. DQ Pin Groups (Part 2 of 2) |                      |                                |                       |  |  |
|-----------------------------------------|----------------------|--------------------------------|-----------------------|--|--|
| Device                                  | Package              | Number of × 8 DQ<br>Pin Groups | Total DQ Pin<br>Count |  |  |
| EP1C6                                   | 144-pin TQFP         | 4                              | 32                    |  |  |
|                                         | 240-pin PQFP         | 4                              | 32                    |  |  |
|                                         | 256-pin FineLine BGA | 4                              | 32                    |  |  |
| EP1C12                                  | 240-pin PQFP         | 4                              | 32                    |  |  |
|                                         | 256-pin FineLine BGA | 4                              | 32                    |  |  |
|                                         | 324-pin FineLine BGA | 8                              | 64                    |  |  |
| EP1C20                                  | 324-pin FineLine BGA | 8                              | 64                    |  |  |
|                                         | 400-pin FineLine BGA | 8                              | 64                    |  |  |

*Note to Table 2–10:* 

 EP1C3 devices in the 100-pin TQFP package do not have any DQ pin groups in I/O bank 1.

A programmable delay chain on each DQS pin allows for either a  $90^{\circ}$  phase shift (for DDR SDRAM), or a  $72^{\circ}$  phase shift (for FCRAM) which automatically center-aligns input DQS synchronization signals within the data window of their corresponding DQ data signals. The phase-shifted DQS signals drive the global clock network. This global DQS signal clocks DQ signals on internal LE registers.

These DQS delay elements combine with the PLL's clocking and phase shift ability to provide a complete hardware solution for interfacing to high-speed memory.

The clock phase shift allows the PLL to clock the DQ output enable and output paths. The designer should use the following guidelines to meet 133 MHz performance for DDR SDRAM and FCRAM interfaces:

- The DQS signal must be in the middle of the DQ group it clocks
- Resynchronize the incoming data to the logic array clock using successive LE registers or FIFO buffers
- LE registers must be placed in the LAB adjacent to the DQ I/O pin column it is fed by

Figure 2–34 illustrates DDR SDRAM and FCRAM interfacing from the I/O through the dedicated circuitry to the logic array.

# Referenced Documents

This chapter references the following document:

Using PLLs in Cyclone Devices chapter in the Cyclone Device Handbook

# Document Revision History

Table 2–15 shows the revision history for this chapter.

| Table 2-15. Do                  | Table 2–15. Document Revision History                                                                                                                                                                       |                    |  |  |  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|
| Date and<br>Document<br>Version | Changes Made                                                                                                                                                                                                | Summary of Changes |  |  |  |
| May 2008<br>v1.6                | Minor textual and style changes. Added "Referenced Documents" section.                                                                                                                                      | _                  |  |  |  |
| January 2007<br>v1.5            | <ul> <li>Added document revision history.</li> <li>Updated Figures 2–17, 2–18, 2–19, 2–20, 2–21, and 2–32.</li> </ul>                                                                                       | _                  |  |  |  |
| August 2005<br>v1.4             | Minor updates.                                                                                                                                                                                              | _                  |  |  |  |
| February 2005<br>v1.3           | <ul> <li>Updated JTAG chain limits. Added test vector information.</li> <li>Corrected Figure 2-12.</li> <li>Added a note to Tables 2-17 through 2-21 regarding violating the setup or hold time.</li> </ul> | _                  |  |  |  |
| October 2003<br>v1.2            | <ul><li>Updated phase shift information.</li><li>Added 64-bit PCI support information.</li></ul>                                                                                                            | _                  |  |  |  |
| September<br>2003 v1.1          | Updated LVDS data rates to 640 Mbps from 311 Mbps.                                                                                                                                                          | _                  |  |  |  |
| May 2003 v1.0                   | Added document to Cyclone Device Handbook.                                                                                                                                                                  | _                  |  |  |  |

The Cyclone device instruction register length is 10 bits and the USERCODE register length is 32 bits. Tables 3–2 and 3–3 show the boundary-scan register length and device IDCODE information for Cyclone devices.

| Table 3–2. Cyclone Boundary-Scan Register Length |                               |  |  |  |
|--------------------------------------------------|-------------------------------|--|--|--|
| Device                                           | Boundary-Scan Register Length |  |  |  |
| EP1C3                                            | 339                           |  |  |  |
| EP1C4                                            | 930                           |  |  |  |
| EP1C6                                            | 582                           |  |  |  |
| EP1C12                                           | 774                           |  |  |  |
| EP1C20                                           | 930                           |  |  |  |

| Table 3–3 | Table 3–3. 32-Bit Cyclone Device IDCODE |                       |                                    |                 |  |  |  |  |
|-----------|-----------------------------------------|-----------------------|------------------------------------|-----------------|--|--|--|--|
|           | IDCODE (32 bits) (1)                    |                       |                                    |                 |  |  |  |  |
| Device    | Version (4 Bits)                        | Part Number (16 Bits) | Manufacturer Identity<br>(11 Bits) | LSB (1 Bit) (2) |  |  |  |  |
| EP1C3     | 0000                                    | 0010 0000 1000 0001   | 000 0110 1110                      | 1               |  |  |  |  |
| EP1C4     | 0000                                    | 0010 0000 1000 0101   | 000 0110 1110                      | 1               |  |  |  |  |
| EP1C6     | 0000                                    | 0010 0000 1000 0010   | 000 0110 1110                      | 1               |  |  |  |  |
| EP1C12    | 0000                                    | 0010 0000 1000 0011   | 000 0110 1110                      | 1               |  |  |  |  |
| EP1C20    | 0000                                    | 0010 0000 1000 0100   | 000 0110 1110                      | 1               |  |  |  |  |

#### Notes to Table 3-3:

- (1) The most significant bit (MSB) is on the left.
- (2) The IDCODE's least significant bit (LSB) is always 1.

Multiple Cyclone devices can be configured in any of the three configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device.

| Table 3–5. Data Sources for Configuration |                                                                                                                   |  |  |  |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| Configuration Scheme                      | Data Source                                                                                                       |  |  |  |
| Active serial                             | Low-cost serial configuration device                                                                              |  |  |  |
| Passive serial (PS)                       | Enhanced or EPC2 configuration device,<br>MasterBlaster or ByteBlasterMV download cable,<br>or serial data source |  |  |  |
| JTAG                                      | MasterBlaster or ByteBlasterMV download cable or a microprocessor with a Jam or JBC file                          |  |  |  |

# Referenced Documents

This chapter references the following document:

- AN 39: IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices
- Jam Programming & Test Language Specification

# Document Revision History

Table 3–6 shows the revision history for this chapter.

| Date and<br>Document<br>Version | Changes Made                                                                                         | Summary of Changes |
|---------------------------------|------------------------------------------------------------------------------------------------------|--------------------|
| May 2008<br>v1.4                | Minor textual and style changes. Added "Referenced Documents" section.                               | _                  |
| January 2007<br>v1.3            | <ul> <li>Added document revision history.</li> <li>Updated handpara note below Table 3–4.</li> </ul> | _                  |
| August 2005<br>V1.2             | Minor updates.                                                                                       | _                  |
| February 2005<br>V1.1           | Updated JTAG chain limits. Added information concerning test vectors.                                | _                  |
| May 2003 v1.0                   | Added document to Cyclone Device Handbook.                                                           | _                  |

| Table 4–16. Cyclone Device Capacitance   Note (14) |                                                                    |         |      |  |  |  |
|----------------------------------------------------|--------------------------------------------------------------------|---------|------|--|--|--|
| Symbol                                             | Parameter                                                          | Typical | Unit |  |  |  |
| C <sub>IO</sub>                                    | Input capacitance for user I/O pin                                 | 4.0     | pF   |  |  |  |
| C <sub>LVDS</sub>                                  | Input capacitance for dual-purpose LVDS/user I/O pin               | 4.7     | pF   |  |  |  |
| C <sub>VREF</sub>                                  | Input capacitance for dual-purpose V <sub>REF</sub> /user I/O pin. | 12.0    | pF   |  |  |  |
| C <sub>DPCLK</sub>                                 | Input capacitance for dual-purpose DPCLK/user I/O pin.             | 4.4     | pF   |  |  |  |
| C <sub>CLK</sub>                                   | Input capacitance for CLK pin.                                     | 4.7     | pF   |  |  |  |

#### *Notes to Tables 4–1 through 4–16:*

- (1) Refer to the Operating Requirements for Altera Devices Data Sheet.
- (2) Conditions beyond those listed in Table 4–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device.
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (6) Typical values are for  $T_A = 25^{\circ}$  C,  $V_{CCINT} = 1.5$  V, and  $V_{CCIO} = 1.5$  V, 1.8 V, 2.5 V, and 3.3 V.
- (7)  $V_I$  = ground, no load, no toggling inputs.
- (8) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 2.5, 1.8, and 1.5 V).
- (9) R<sub>CONF</sub> is the measured value of internal pull-up resistance when the I/O pin is tied directly to GND. R<sub>CONF</sub> value will be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (10) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (11) Drive strength is programmable according to values in Cyclone Architecture chapter in the Cyclone Device Handbook.
- (12) Overdrive is possible when a 1.5 V or 1.8 V and a 2.5 V or 3.3 V input signal feeds an input pin. Turn on "Allow voltage overdrive" for LVTTL/LVCMOS input pins in the Assignments > Device > Device and Pin Options > Pin Placement tab when a device has this I/O combination. However, higher leakage current is expected.
- (13) The Cyclone LVDS interface requires a resistor network outside of the transmitter channels.
- (14) Capacitance is sample-tested only. Capacitance is measured using time-domain reflections (TDR). Measurement accuracy is within ±0.5 pF.

|                        |                             |                             | Resources Used |                       |                         | Performance                |                            |                            |
|------------------------|-----------------------------|-----------------------------|----------------|-----------------------|-------------------------|----------------------------|----------------------------|----------------------------|
| Resource<br>Used       | Design Size and<br>Function | Mode                        | LEs            | M4K<br>Memory<br>Bits | M4K<br>Memory<br>Blocks | -6 Speed<br>Grade<br>(MHz) | -7 Speed<br>Grade<br>(MHz) | -8 Speed<br>Grade<br>(MHz) |
| M4K<br>memory<br>block | RAM 128 × 36 bit            | Single port                 | _              | 4,608                 | 1                       | 256.00                     | 222.67                     | 197.01                     |
|                        | RAM 128 × 36 bit            | Simple<br>dual-port<br>mode | _              | 4,608                 | 1                       | 255.95                     | 222.67                     | 196.97                     |
|                        | RAM 256 × 18 bit            | True dual-<br>port mode     | _              | 4,608                 | 1                       | 255.95                     | 222.67                     | 196.97                     |
|                        | FIFO 128 × 36 bit           | _                           | 40             | 4,608                 | 1                       | 256.02                     | 222.67                     | 197.01                     |
|                        | Shift register 9 × 4 × 128  | Shift register              | 11             | 4,536                 | 1                       | 255.95                     | 222.67                     | 196.97                     |

Note to Table 4-20:

## **Internal Timing Parameters**

Internal timing parameters are specified on a speed grade basis independent of device density. Tables 4–21 through 4–24 describe the Cyclone device internal timing microparameters for LEs, IOEs, M4K memory structures, and MultiTrack interconnects.

| Table 4–21. LE Internal Timing Microparameter Descriptions |                                                    |  |  |  |  |
|------------------------------------------------------------|----------------------------------------------------|--|--|--|--|
| Symbol                                                     | Parameter                                          |  |  |  |  |
| t <sub>SU</sub>                                            | LE register setup time before clock                |  |  |  |  |
| t <sub>H</sub>                                             | LE register hold time after clock                  |  |  |  |  |
| t <sub>CO</sub>                                            | LE register clock-to-output delay                  |  |  |  |  |
| t <sub>LUT</sub>                                           | LE combinatorial LUT delay for data-in to data-out |  |  |  |  |
| t <sub>CLR</sub>                                           | Minimum clear pulse width                          |  |  |  |  |
| t <sub>PRE</sub>                                           | Minimum preset pulse width                         |  |  |  |  |
| t <sub>CLKHL</sub>                                         | Minimum clock high or low time                     |  |  |  |  |

<sup>(1)</sup> The performance numbers for this function are from an EP1C6 device in a 240-pin PQFP package.



Figure 4-2. External Timing in Cyclone Devices

All external I/O timing parameters shown are for 3.3-V LVTTL I/O standard with the maximum current strength and fast slew rate. For external I/O timing using standards other than LVTTL or for different current strengths, use the I/O standard input and output delay adders in Tables 4–40 through 4–44.

Table 4–29 shows the external I/O timing parameters when using global clock networks.

| Table 4–29. Cyclone Global Clock External I/O Timing Parameters       Notes (1), (2) (Part 1 of 2) |                                                                                                                                     |                           |  |  |  |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|
| Symbol                                                                                             | Parameter                                                                                                                           | Conditions                |  |  |  |
| t <sub>INSU</sub>                                                                                  | Setup time for input or bidirectional pin using IOE input register with global clock fed by CLK pin                                 | _                         |  |  |  |
| t <sub>INH</sub>                                                                                   | Hold time for input or bidirectional pin using IOE input register with global clock fed by CLK pin                                  | _                         |  |  |  |
| t <sub>outco</sub>                                                                                 | Clock-to-output delay output or bidirectional pin using IOE output register with global clock fed by CLK pin                        | C <sub>LOAD</sub> = 10 pF |  |  |  |
| t <sub>INSUPLL</sub>                                                                               | Setup time for input or bidirectional pin using IOE input register with global clock fed by Enhanced PLL with default phase setting | _                         |  |  |  |
| t <sub>INHPLL</sub>                                                                                | Hold time for input or bidirectional pin using IOE input register with global clock fed by enhanced PLL with default phase setting  | _                         |  |  |  |

| Table 4–36. EP1C12 Column Pin Global Clock External I/O Timing<br>Parameters (Part 2 of 2) |         |         |         |         |         |         |       |
|--------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|-------|
| Cumbal                                                                                     | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | Unit  |
| Symbol                                                                                     | Min     | Max     | Min     | Max     | Min     | Max     | Ullit |

0.000

0.500

1.913

0.000

0.500

ns

ns

2.164

0.000

0.500

1.663

tinhpll

 $t_{\text{OUTCOPLL}}$ 

| Table 4–37. EP1C12 Row Pin Global Clock External I/O Timing Parameters |                |       |                |       |                |       |      |
|------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|
| 0                                                                      | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |       | 11:4 |
| Symbol                                                                 | Min            | Max   | Min            | Max   | Min            | Max   | Unit |
| t <sub>INSU</sub>                                                      | 2.620          | _     | 3.012          | _     | 3.404          | _     | ns   |
| t <sub>INH</sub>                                                       | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns   |
| toutco                                                                 | 2.000          | 3.671 | 2.000          | 4.221 | 2.000          | 4.774 | ns   |
| t <sub>INSUPLL</sub>                                                   | 1.698          | _     | 1.951          | _     | 2.206          | _     | ns   |
| t <sub>INHPLL</sub>                                                    | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns   |
| toutcople                                                              | 0.500          | 1.536 | 0.500          | 1.767 | 0.500          | 1.998 | ns   |

Tables 4–38 through 4–39 show the external timing parameters on column and row pins for EP1C20 devices.

| Table 4–38. EP1C20 Column Pin Global Clock External I/O Timing<br>Parameters |                |       |                |       |                |       |      |
|------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|------|
| Cumbal                                                                       | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |       |      |
| Symbol                                                                       | Min            | Max   | Min            | Max   | Min            | Max   | Unit |
| t <sub>INSU</sub>                                                            | 2.417          | _     | 2.779          | _     | 3.140          | _     | ns   |
| t <sub>INH</sub>                                                             | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns   |
| t <sub>outco</sub>                                                           | 2.000          | 3.724 | 2.000          | 4.282 | 2.000          | 4.843 | ns   |
| t <sub>INSUPLL</sub>                                                         | 1.417          | _     | 1.629          | _     | 1.840          | _     | ns   |
| t <sub>INHPLL</sub>                                                          | 0.000          | _     | 0.000          | _     | 0.000          | _     | ns   |
| toutcople                                                                    | 0.500          | 1.667 | 0.500          | 1.917 | 0.500          | 2.169 | ns   |



Figure 5-1. Cyclone Device Packaging Ordering Information

# Referenced Documents

This chapter references the following documents:

- Package Information for Cyclone Devices chapter in the Cyclone Device Handbook
- Quartus II Handbook

## Document Revision History

Table 5–1 shows the revision history for this chapter.

| Table 5–1. Document Revision History |                                                                        |                    |  |  |  |
|--------------------------------------|------------------------------------------------------------------------|--------------------|--|--|--|
| Date and<br>Document<br>Version      | Changes Made                                                           | Summary of Changes |  |  |  |
| May 2008<br>v1.4                     | Minor textual and style changes. Added "Referenced Documents" section. | _                  |  |  |  |
| January 2007<br>v1.3                 | Added document revision history.                                       | _                  |  |  |  |
| August 2005<br>v1.2                  | Minor updates.                                                         | _                  |  |  |  |

| February 2005<br>v1.1 | Updated Figure 5-1.                        | _ |
|-----------------------|--------------------------------------------|---|
| May 2003<br>v1.0      | Added document to Cyclone Device Handbook. | _ |