Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 598 | | Number of Logic Elements/Cells | 5980 | | Total RAM Bits | 92160 | | Number of I/O | 185 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 240-BFQFP | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1c6q240c8 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Section I–2 Altera Corporation ## 1. Introduction C51001-1.5 ## Introduction The Cyclone® field programmable gate array family is based on a 1.5-V, 0.13-µm, all-layer copper SRAM process, with densities up to 20,060 logic elements (LEs) and up to 288 Kbits of RAM. With features like phase-locked loops (PLLs) for clocking and a dedicated double data rate (DDR) interface to meet DDR SDRAM and fast cycle RAM (FCRAM) memory requirements, Cyclone devices are a cost-effective solution for data-path applications. Cyclone devices support various I/O standards, including LVDS at data rates up to 640 megabits per second (Mbps), and 66- and 33-MHz, 64- and 32-bit peripheral component interconnect (PCI), for interfacing with and supporting ASSP and ASIC devices. Altera also offers new low-cost serial configuration devices to configure Cyclone devices. ## **Features** The Cyclone device family offers the following features: - 2,910 to 20,060 LEs, see Table 1–1 - Up to 294,912 RAM bits (36,864 bytes) - Supports configuration through low-cost serial configuration device - Support for LVTTL, LVCMOS, SSTL-2, and SSTL-3 I/O standards - Support for 66- and 33-MHz, 64- and 32-bit PCI standard - High-speed (640 Mbps) LVDS I/O support - Low-speed (311 Mbps) LVDS I/O support - 311-Mbps RSDS I/O support - Up to two PLLs per device provide clock multiplication and phase shifting - Up to eight global clock lines with six clock resources available per logic array block (LAB) row - Support for external memory, including DDR SDRAM (133 MHz), FCRAM, and single data rate (SDR) SDRAM - Support for multiple intellectual property (IP) cores, including Altera® MegaCore® functions and Altera Megafunctions Partners Program (AMPPSM) megafunctions. | Table 1–1. Cyclone Device Features (Part 1 of 2) | | | | | | | | | |--------------------------------------------------|-----------------------------------------------|-------|-------|--------|--------|--|--|--| | Feature EP1C3 EP1C4 EP1C6 EP1C12 EP1C20 | | | | | | | | | | LEs | 2,910 | 4,000 | 5,980 | 12,060 | 20,060 | | | | | M4K RAM blocks (128 × 36 bits) | M4K RAM blocks (128 × 36 bits) 13 17 20 52 64 | | | | | | | | | Table 1–1. Cyclone Device Features (Part 2 of 2) | | | | | | | | |--------------------------------------------------|--------|--------|--------|---------|---------|--|--| | Feature EP1C3 EP1C4 EP1C6 EP1C12 EP1C20 | | | | | | | | | Total RAM bits | 59,904 | 78,336 | 92,160 | 239,616 | 294,912 | | | | PLLs | 1 | 2 | 2 | 2 | 2 | | | | Maximum user I/O pins (1) | 104 | 301 | 185 | 249 | 301 | | | Note to Table 1–1: (1) This parameter includes global clock pins. Cyclone devices are available in quad flat pack (QFP) and space-saving FineLine<sup>®</sup> BGA packages (see Tables 1–2 through 1–3). | Table 1–2. Cyclone Package Options and I/O Pin Counts | | | | | | | | |-------------------------------------------------------|-------------------------|-----|-----|-----|-------------------------|-----|--| | Device | <b>100-Pin TQFP</b> (1) | | | | 400-Pin<br>FineLine BGA | | | | EP1C3 | 65 | 104 | _ | _ | _ | _ | | | EP1C4 | _ | _ | _ | _ | 249 | 301 | | | EP1C6 | _ | 98 | 185 | 185 | _ | _ | | | EP1C12 | _ | _ | 173 | 185 | 249 | _ | | | EP1C20 | _ | _ | _ | _ | 233 | 301 | | #### *Notes to Table 1–2:* - (1) TQFP: thin quad flat pack. PQFP: plastic quad flat pack. - (2) Cyclone devices support vertical migration within the same package (i.e., designers can migrate between the EP1C3 device in the 144-pin TQFP package and the EP1C6 device in the same package). Vertical migration means you can migrate a design from one device to another that has the same dedicated pins, JTAG pins, and power pins, and are subsets or supersets for a given package across device densities. The largest density in any package has the highest number of power pins; you must use the layout for the largest planned density in a package to provide the necessary power pins for migration. For I/O pin migration across densities, cross-reference the available I/O pins using the device pin-outs for all planned densities of a given package type to identify which I/O pins can be migrated. The Quartus® II software can automatically cross-reference and place all pins for you when given a device migration list. If one device has power or ground pins, but these same pins are user I/O on a different device that is in the migration path,the Quartus II software ensures the pins are not used as user I/O in the Quartus II software. Ensure that these pins are connected ### Dynamic Arithmetic Mode The dynamic arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An LE in dynamic arithmetic mode uses four 2-input LUTs configurable as a dynamic adder/subtractor. The first two 2-input LUTs compute two summations based on a possible carry-in of 1 or 0; the other two LUTs generate carry outputs for the two chains of the carry select circuitry. As shown in Figure 2–7, the LAB carry-in signal selects either the carry-in0 or carry-in1 chain. The selected chain's logic level in turn determines which parallel sum is generated as a combinatorial or registered output. For example, when implementing an adder, the sum output is the selection of two possible calculated sums: ``` data1 + data2 + carry-in0 or data1 + data2 + carry-in1 ``` The other two LUTs use the data1 and data2 signals to generate two possible carry-out signals—one for a carry of 1 and the other for a carry of 0. The carry-in0 signal acts as the carry select for the carry-out0 output and carry-in1 acts as the carry select for the carry-out1 output. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output. The dynamic arithmetic mode also offers clock enable, counter enable, synchronous up/down control, synchronous clear, synchronous load, and dynamic adder/subtractor options. The LAB local interconnect data inputs generate the counter enable and synchronous up/down control signals. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. The Quartus II software automatically places any registers that are not used by the counter into other LABs. The addnsub LAB-wide signal controls whether the LE acts as an adder or subtractor. migrating through different device densities. Dedicated row interconnects route signals to and from LABs, PLLs, and M4K memory blocks within the same row. These row resources include: - Direct link interconnects between LABs and adjacent blocks - R4 interconnects traversing four blocks to the right or left The direct link interconnect allows a LAB or M4K memory block to drive into the local interconnect of its left and right neighbors. Only one side of a PLL block interfaces with direct link and row interconnects. The direct link interconnect provides fast communication between adjacent LABs and/or blocks without using row interconnect resources. The R4 interconnects span four LABs, or two LABs and one M4K RAM block. These resources are used for fast row connections in a four-LAB region. Every LAB has its own set of R4 interconnects to drive either left or right. Figure 2–9 shows R4 interconnect connections from a LAB. R4 interconnects can drive and be driven by M4K memory blocks, PLLs, and row IOEs. For LAB interfacing, a primary LAB or LAB neighbor can drive a given R4 interconnect. For R4 interconnects that drive to the right, the primary LAB and right neighbor can drive on to the interconnect. For R4 interconnects that drive to the left, the primary LAB and its left neighbor can drive on to the interconnect. R4 interconnects can drive other R4 interconnects to extend the range of LABs they can drive. R4 interconnects can also drive C4 interconnects for connections from one row to another. #### Notes to Figure 2-9: - C4 interconnects can drive R4 interconnects. - (2) This pattern is repeated for every LAB in the LAB row. The column interconnect operates similarly to the row interconnect. Each column of LABs is served by a dedicated column interconnect, which vertically routes signals to and from LABs, M4K memory blocks, and row and column IOEs. These column resources include: - LUT chain interconnects within a LAB - Register chain interconnects within a LAB - C4 interconnects traversing a distance of four blocks in an up and down direction Cyclone devices include an enhanced interconnect structure within LABs for routing LE output to LE input connections faster using LUT chain connections and register chain connections. The LUT chain connection allows the combinatorial output of an LE to directly drive the fast input of the LE right below it, bypassing the local interconnect. These resources can be used as a high-speed connection for wide fan-in functions from LE 1 to LE 10 in the same LAB. The register chain connection allows the register output of one LE to connect directly to the register input of the next LE in the LAB for fast shift registers. The Quartus II Compiler automatically takes advantage of these resources to improve utilization and performance. Figure 2–10 shows the LUT chain and register chain interconnects. Figure 2–10. LUT Chain and Register Chain Interconnects The C4 interconnects span four LABs or M4K blocks up or down from a source LAB. Every LAB has its own set of C4 interconnects to drive either up or down. Figure 2–11 shows the C4 interconnect connections from a LAB in a column. The C4 interconnects can drive and be driven by all types of architecture blocks, including PLLs, M4K memory blocks, and column and row IOEs. For LAB interconnection, a primary LAB or its LAB neighbor can drive a given C4 interconnect. C4 interconnects can drive each other to extend their range as well as drive row interconnects for column-to-column connections. ## Advanced I/O Standard Support Cyclone device IOEs support the following I/O standards: - 3.3-V LVTTL/LVCMOS - 2.5-V LVTTL/LVCMOS - 1.8-V LVTTL/LVCMOS - 1.5-V LVCMOS - 3.3-V PCI - LVDS - RSDS - SSTL-2 class I and II - SSTL-3 class I and II - Differential SSTL-2 class II (on output clocks only) Table 2–12 describes the I/O standards supported by Cyclone devices. | Table 2–12. Cyclone I/O Standards | | | | | | | |-----------------------------------|--------------------|----------------------------------------------------|---------------------------------------------------|--------------------------------------------------------|--|--| | I/O Standard | Туре | Input Reference<br>Voltage (V <sub>REF</sub> ) (V) | Output Supply<br>Voltage (V <sub>CCIO</sub> ) (V) | Board<br>Termination<br>Voltage (V <sub>TT</sub> ) (V) | | | | 3.3-V LVTTL/LVCMOS | Single-ended | N/A | 3.3 | N/A | | | | 2.5-V LVTTL/LVCMOS | Single-ended | N/A | 2.5 | N/A | | | | 1.8-V LVTTL/LVCMOS | Single-ended | N/A | 1.8 | N/A | | | | 1.5-V LVCMOS | Single-ended | N/A | 1.5 | N/A | | | | 3.3-V PCI (1) | Single-ended | N/A | 3.3 | N/A | | | | LVDS (2) | Differential | N/A | 2.5 | N/A | | | | RSDS (2) | Differential | N/A | 2.5 | N/A | | | | SSTL-2 class I and II | Voltage-referenced | 1.25 | 2.5 | 1.25 | | | | SSTL-3 class I and II | Voltage-referenced | 1.5 | 3.3 | 1.5 | | | | Differential SSTL-2 (3) | Differential | 1.25 | 2.5 | 1.25 | | | ### Notes to Table 2-12: - (1) There is no megafunction support for EP1C3 devices for the PCI compiler. However, EP1C3 devices support PCI by using the LVTTL 16-mA I/O standard and drive strength assignments in the Quartus II software. The device requires an external diode for PCI compliance. - (2) EP1C3 devices in the 100-pin TQFP package do not support the LVDS and RSDS I/O standards. - (3) This I/O standard is only available on output clock pins (PLL\_OUT pins). EP1C3 devices in the 100-pin package do not support this I/O standard as it does not have PLL\_OUT pins. Cyclone devices contain four I/O banks, as shown in Figure 2–35. I/O banks 1 and 3 support all the I/O standards listed in Table 2–12. I/O banks 2 and 4 support all the I/O standards listed in Table 2–12 except the 3.3-V PCI standard. I/O banks 2 and 4 contain dual-purpose DQS, DQ, The Cyclone device instruction register length is 10 bits and the USERCODE register length is 32 bits. Tables 3–2 and 3–3 show the boundary-scan register length and device IDCODE information for Cyclone devices. | Table 3–2. Cyclone Boundary-Scan Register Length | | | | | |--------------------------------------------------|-------------------------------|--|--|--| | Device | Boundary-Scan Register Length | | | | | EP1C3 | 339 | | | | | EP1C4 | 930 | | | | | EP1C6 | 582 | | | | | EP1C12 | 774 | | | | | EP1C20 | 930 | | | | | Table 3–3. 32-Bit Cyclone Device IDCODE | | | | | | | | |-----------------------------------------|----------------------------------------|---------------------|------------------------------------|-----------------|--|--|--| | | s) (1) | | | | | | | | Device | Version (4 Bits) Part Number (16 Bits) | | Manufacturer Identity<br>(11 Bits) | LSB (1 Bit) (2) | | | | | EP1C3 | 0000 | 0010 0000 1000 0001 | 000 0110 1110 | 1 | | | | | EP1C4 | 0000 | 0010 0000 1000 0101 | 000 0110 1110 | 1 | | | | | EP1C6 | 0000 | 0010 0000 1000 0010 | 000 0110 1110 | 1 | | | | | EP1C12 | 0000 | 0010 0000 1000 0011 | 000 0110 1110 | 1 | | | | | EP1C20 | 0000 | 0010 0000 1000 0100 | 000 0110 1110 | 1 | | | | #### Notes to Table 3-3: - (1) The most significant bit (MSB) is on the left. - (2) The IDCODE's least significant bit (LSB) is always 1. Multiple Cyclone devices can be configured in any of the three configuration schemes by connecting the configuration enable (nCE) and configuration enable output (nCEO) pins on each device. | Table 3–5. Data Sources for Configuration | | | | | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--| | Configuration Scheme Data Source | | | | | | Active serial | Low-cost serial configuration device | | | | | Passive serial (PS) | Enhanced or EPC2 configuration device,<br>MasterBlaster or ByteBlasterMV download cable,<br>or serial data source | | | | | JTAG | MasterBlaster or ByteBlasterMV download cable or a microprocessor with a Jam or JBC file | | | | # Referenced Documents This chapter references the following document: - AN 39: IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices - Jam Programming & Test Language Specification # Document Revision History Table 3–6 shows the revision history for this chapter. | Date and<br>Document<br>Version | Changes Made | Summary of Changes | |---------------------------------|------------------------------------------------------------------------------------------------------|--------------------| | May 2008<br>v1.4 | Minor textual and style changes. Added "Referenced Documents" section. | _ | | January 2007<br>v1.3 | <ul> <li>Added document revision history.</li> <li>Updated handpara note below Table 3–4.</li> </ul> | _ | | August 2005<br>V1.2 | Minor updates. | _ | | February 2005<br>V1.1 | Updated JTAG chain limits. Added information concerning test vectors. | _ | | May 2003 v1.0 | Added document to Cyclone Device Handbook. | _ | | Table 4–5. LVCMOS Specifications | | | | | | | | |----------------------------------|---------------------------|----------------------------------------------|-------------------------|---------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 3.0 | 3.6 | V | | | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.1 | V | | | | $V_{IL}$ | Low-level input voltage | _ | -0.5 | 0.7 | V | | | | V <sub>OH</sub> | High-level output voltage | $V_{CCIO} = 3.0,$ $I_{OH} = -0.1 \text{ mA}$ | V <sub>CCIO</sub> - 0.2 | _ | V | | | | V <sub>OL</sub> | Low-level output voltage | $V_{CCIO} = 3.0,$ $I_{OL} = 0.1 \text{ mA}$ | _ | 0.2 | V | | | | Table 4–6. | 2.5-V I/O Specifications | | | | | |-------------------|---------------------------|------------------------------------------------|---------|---------|------| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | V <sub>CCIO</sub> | Output supply voltage | _ | 2.375 | 2.625 | V | | V <sub>IH</sub> | High-level input voltage | _ | 1.7 | 4.1 | V | | V <sub>IL</sub> | Low-level input voltage | _ | -0.5 | 0.7 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -0.1 mA | 2.1 | _ | V | | | | $I_{OH} = -1 \text{ mA}$ | 2.0 | _ | V | | | | $I_{OH} = -2 \text{ to } -16 \text{ mA } (11)$ | 1.7 | _ | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 0.1 mA | _ | 0.2 | V | | | | I <sub>OH</sub> = 1 mA | _ | 0.4 | V | | | | I <sub>OH</sub> = 2 to 16 mA (11) | | 0.7 | V | | Table 4-7. | Table 4–7. 1.8-V I/O Specifications | | | | | | | | |-------------------|-------------------------------------|-----------------------------------------------|-----------------------------|-----------------------------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | V <sub>CCIO</sub> | Output supply voltage | _ | 1.65 | 1.95 | V | | | | | V <sub>IH</sub> | High-level input voltage | _ | 0.65 ×<br>V <sub>CCIO</sub> | 2.25 (12) | V | | | | | V <sub>IL</sub> | Low-level input voltage | _ | -0.3 | 0.35 ×<br>V <sub>CCIO</sub> | V | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ to } -8 \text{ mA } (11)$ | V <sub>CCIO</sub> - 0.45 | _ | V | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 to 8 mA (11) | _ | 0.45 | V | | | | | Table 4–16. Cyclone Device Capacitance Note (14) | | | | | | | | |----------------------------------------------------|--------------------------------------------------------------------|---------|------|--|--|--|--| | Symbol | Parameter | Typical | Unit | | | | | | C <sub>IO</sub> | Input capacitance for user I/O pin | 4.0 | pF | | | | | | C <sub>LVDS</sub> | Input capacitance for dual-purpose LVDS/user I/O pin | 4.7 | pF | | | | | | C <sub>VREF</sub> | Input capacitance for dual-purpose V <sub>REF</sub> /user I/O pin. | 12.0 | pF | | | | | | C <sub>DPCLK</sub> | Input capacitance for dual-purpose DPCLK/user I/O pin. | 4.4 | pF | | | | | | C <sub>CLK</sub> | Input capacitance for CLK pin. | 4.7 | pF | | | | | #### *Notes to Tables 4–1 through 4–16:* - (1) Refer to the Operating Requirements for Altera Devices Data Sheet. - (2) Conditions beyond those listed in Table 4–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device. - (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (6) Typical values are for $T_A = 25^{\circ}$ C, $V_{CCINT} = 1.5$ V, and $V_{CCIO} = 1.5$ V, 1.8 V, 2.5 V, and 3.3 V. - (7) $V_I$ = ground, no load, no toggling inputs. - (8) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 2.5, 1.8, and 1.5 V). - (9) R<sub>CONF</sub> is the measured value of internal pull-up resistance when the I/O pin is tied directly to GND. R<sub>CONF</sub> value will be lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (10) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (11) Drive strength is programmable according to values in Cyclone Architecture chapter in the Cyclone Device Handbook. - (12) Overdrive is possible when a 1.5 V or 1.8 V and a 2.5 V or 3.3 V input signal feeds an input pin. Turn on "Allow voltage overdrive" for LVTTL/LVCMOS input pins in the Assignments > Device > Device and Pin Options > Pin Placement tab when a device has this I/O combination. However, higher leakage current is expected. - (13) The Cyclone LVDS interface requires a resistor network outside of the transmitter channels. - (14) Capacitance is sample-tested only. Capacitance is measured using time-domain reflections (TDR). Measurement accuracy is within ±0.5 pF. Typically, the user-mode current during device operation is lower than the power-up current in Table 4–17. Altera recommends using the Cyclone Power Calculator, available on the Altera web site, to estimate the user-mode $I_{\text{CCINT}}$ consumption and then select power supplies or regulators based on the higher value. # **Timing Model** The DirectDrive technology and MultiTrack interconnect ensure predictable performance, accurate simulation, and accurate timing analysis across all Cyclone device densities and speed grades. This section describes and specifies the performance, internal, external, and PLL timing specifications. All specifications are representative of worst-case supply voltage and junction temperature conditions. ## **Preliminary and Final Timing** Timing models can have either preliminary or final status. The Quartus® II software issues an informational message during the design compilation if the timing models are preliminary. Table 4–18 shows the status of the Cyclone device timing models. Preliminary status means the timing model is subject to change. Initially, timing numbers are created using simulation results, process data, and other known parameters. These tests are used to make the preliminary numbers as close to the actual timing parameters as possible. Final timing numbers are based on actual device operation and testing. These numbers reflect the actual performance of the device under worst-case voltage and junction temperature conditions. | Table 4–18. Cyclone Device Timing Model Status | | | | | |------------------------------------------------|-------------|-------|--|--| | Device | Preliminary | Final | | | | EP1C3 | _ | ✓ | | | | EP1C4 | _ | ✓ | | | | EP1C6 | _ | ✓ | | | | EP1C12 | _ | ✓ | | | | EP1C20 | _ | ✓ | | | | | | | Resources Used | | | Performance | | | |------------------|-----------------------------|-----------------------------|----------------|-----------------------|-------------------------|----------------------------|----------------------------|----------------------------| | Resource<br>Used | Design Size and<br>Function | Mode | LEs | M4K<br>Memory<br>Bits | M4K<br>Memory<br>Blocks | -6 Speed<br>Grade<br>(MHz) | -7 Speed<br>Grade<br>(MHz) | -8 Speed<br>Grade<br>(MHz) | | M4K | RAM 128 × 36 bit | Single port | _ | 4,608 | 1 | 256.00 | 222.67 | 197.01 | | memory<br>block | RAM 128 × 36 bit | Simple<br>dual-port<br>mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | RAM 256 × 18 bit | True dual-<br>port mode | _ | 4,608 | 1 | 255.95 | 222.67 | 196.97 | | | FIFO 128 × 36 bit | _ | 40 | 4,608 | 1 | 256.02 | 222.67 | 197.01 | | | Shift register 9 × 4 × 128 | Shift register | 11 | 4,536 | 1 | 255.95 | 222.67 | 196.97 | Note to Table 4-20: ## **Internal Timing Parameters** Internal timing parameters are specified on a speed grade basis independent of device density. Tables 4–21 through 4–24 describe the Cyclone device internal timing microparameters for LEs, IOEs, M4K memory structures, and MultiTrack interconnects. | Table 4–21. LE Internal Timing Microparameter Descriptions | | | | | | |------------------------------------------------------------|----------------------------------------------------|--|--|--|--| | Symbol | Parameter | | | | | | t <sub>SU</sub> | LE register setup time before clock | | | | | | t <sub>H</sub> | LE register hold time after clock | | | | | | t <sub>CO</sub> | LE register clock-to-output delay | | | | | | t <sub>LUT</sub> | LE combinatorial LUT delay for data-in to data-out | | | | | | t <sub>CLR</sub> | Minimum clear pulse width | | | | | | t <sub>PRE</sub> | Minimum preset pulse width | | | | | | t <sub>CLKHL</sub> | Minimum clock high or low time | | | | | <sup>(1)</sup> The performance numbers for this function are from an EP1C6 device in a 240-pin PQFP package. Figure 4-2. External Timing in Cyclone Devices All external I/O timing parameters shown are for 3.3-V LVTTL I/O standard with the maximum current strength and fast slew rate. For external I/O timing using standards other than LVTTL or for different current strengths, use the I/O standard input and output delay adders in Tables 4–40 through 4–44. Table 4–29 shows the external I/O timing parameters when using global clock networks. | Table 4–29. Cyclone Global Clock External I/O Timing Parameters Notes (1), (2) (Part 1 of 2) | | | | | | |------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--| | Symbol | Parameter | Conditions | | | | | t <sub>INSU</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by CLK pin | _ | | | | | t <sub>INH</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by CLK pin | _ | | | | | t <sub>outco</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with global clock fed by CLK pin | C <sub>LOAD</sub> = 10 pF | | | | | t <sub>INSUPLL</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by Enhanced PLL with default phase setting | _ | | | | | t <sub>INHPLL</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by enhanced PLL with default phase setting | _ | | | | | Table 4–45. Cyclone I/O Standard Output Delay Adders for Slow Slew Rate on Row Pins (Part 2 of 2) | | | | | | | | |---------------------------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|-------| | L/O Otandard | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 11-24 | | I/O Standard | Min | Max | Min | Max | Min | Max | Unit | | SSTL-3 class I | _ | 1,390 | _ | 1,598 | _ | 1,807 | ps | | SSTL-3 class II | _ | 989 | _ | 1,137 | _ | 1,285 | ps | | SSTL-2 class I | _ | 1,965 | _ | 2,259 | _ | 2,554 | ps | | SSTL-2 class II | _ | 1,692 | _ | 1,945 | _ | 2,199 | ps | | LVDS | _ | 802 | _ | 922 | _ | 1,042 | ps | *Note to Tables 4–40 through 4–45:* Tables 4–46 through 4–47 show the adder delays for the IOE programmable delays. These delays are controlled with the Quartus II software options listed in the Parameter column. | Parameter | Cotting | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | I I m i A | |----------------------------------------|---------|----------------|-------|----------------|-------|----------------|-------|-----------| | raiaillelei | Setting | Min | Max | Min | Max | Min | Max | Unit | | Decrease input delay to internal cells | Off | _ | 155 | _ | 178 | _ | 201 | ps | | | Small | _ | 2,122 | _ | 2,543 | _ | 2,875 | ps | | | Medium | _ | 2,639 | _ | 3,034 | _ | 3,430 | ps | | | Large | _ | 3,057 | _ | 3,515 | _ | 3,974 | ps | | | On | _ | 155 | _ | 178 | _ | 201 | ps | | Decrease input delay to | Off | _ | 0 | _ | 0 | _ | 0 | ps | | input register | On | _ | 3,057 | _ | 3,515 | _ | 3,974 | ps | | Increase delay to output pin | Off | _ | 0 | _ | 0 | _ | 0 | ps | | | On | _ | 552 | _ | 634 | _ | 717 | ps | <sup>(1)</sup> EP1C3 devices do not support the PCI I/O standard. | Table 4–47. Cyclone IOE Programmable Delays on Row Pins | | | | | | | | | |---------------------------------------------------------|---------|----------------|-------|----------------|-------|----------------|-------|------| | Davamatav | 0 "" | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 1114 | | Parameter | Setting | Min | Max | Min | Max | Min | Max | Unit | | Decrease input delay to | Off | _ | 154 | _ | 177 | _ | 200 | ps | | internal cells | Small | _ | 2,212 | _ | 2,543 | _ | 2,875 | ps | | | Medium | _ | 2,639 | _ | 3,034 | _ | 3,430 | ps | | | Large | _ | 3,057 | _ | 3,515 | _ | 3,974 | ps | | | On | _ | 154 | _ | 177 | _ | 200 | ps | | Decrease input delay to input | Off | _ | 0 | _ | 0 | _ | 0 | ps | | register | On | _ | 3,057 | _ | 3,515 | _ | 3,974 | ps | | Increase delay to output pin | Off | _ | 0 | _ | 0 | | 0 | ps | | | On | _ | 556 | _ | 639 | _ | 722 | ps | Note to Table 4-47: # **Maximum Input and Output Clock Rates** Tables 4--48 and 4--49 show the maximum input clock rate for column and row pins in Cyclone devices. | Table 4–48. Cyclone Maximum Input Clock Rate for Column Pins | | | | | | | |--------------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | LVTTL | 464 | 428 | 387 | MHz | | | | 2.5 V | 392 | 302 | 207 | MHz | | | | 1.8 V | 387 | 311 | 252 | MHz | | | | 1.5 V | 387 | 320 | 243 | MHz | | | | LVCMOS | 405 | 374 | 333 | MHz | | | | SSTL-3 class I | 405 | 356 | 293 | MHz | | | | SSTL-3 class II | 414 | 365 | 302 | MHz | | | | SSTL-2 class I | 464 | 428 | 396 | MHz | | | | SSTL-2 class II | 473 | 432 | 396 | MHz | | | | LVDS | 567 | 549 | 531 | MHz | | | <sup>(1)</sup> EPC1C3 devices do not support the PCI I/O standard. | Table 4–49. Cyclone Maximum Input Clock Rate for Row Pins | | | | | | | | |-----------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | | LVTTL | 464 | 428 | 387 | MHz | | | | | 2.5 V | 392 | 302 | 207 | MHz | | | | | 1.8 V | 387 | 311 | 252 | MHz | | | | | 1.5 V | 387 | 320 | 243 | MHz | | | | | LVCMOS | 405 | 374 | 333 | MHz | | | | | SSTL-3 class I | 405 | 356 | 293 | MHz | | | | | SSTL-3 class II | 414 | 365 | 302 | MHz | | | | | SSTL-2 class I | 464 | 428 | 396 | MHz | | | | | SSTL-2 class II | 473 | 432 | 396 | MHz | | | | | 3.3-V PCI (1) | 464 | 428 | 387 | MHz | | | | | LVDS | 567 | 549 | 531 | MHz | | | | Note to Tables 4–48 through 4–49: Tables 4–50 and 4–51 show the maximum output clock rate for column and row pins in Cyclone devices. | Table 4–50. Cyclone Maximum Output Clock Rate for Column Pins | | | | | | | | |---------------------------------------------------------------|-------------------|-------------------|-------------------|------|--|--|--| | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | | | | | LVTTL | 304 | 304 | 304 | MHz | | | | | 2.5 V | 220 | 220 | 220 | MHz | | | | | 1.8 V | 213 | 213 | 213 | MHz | | | | | 1.5 V | 166 | 166 | 166 | MHz | | | | | LVCMOS | 304 | 304 | 304 | MHz | | | | | SSTL-3 class I | 100 | 100 | 100 | MHz | | | | | SSTL-3 class II | 100 | 100 | 100 | MHz | | | | | SSTL-2 class I | 134 | 134 | 134 | MHz | | | | | SSTL-2 class II | 134 | 134 | 134 | MHz | | | | | LVDS | 320 | 320 | 275 | MHz | | | | Note to Table 4-50: (1) EP1C3 devices do not support the PCI I/O standard. <sup>(1)</sup> EP1C3 devices do not support the PCI I/O standard. These parameters are only available on row I/O pins. # Referenced Document This chapter references the following documents: - Cyclone Architecture chapter in the Cyclone Device Handbook - Operating Requirements for Altera Devices Data Sheet # Document Revision History Table 4–53 shows the revision history for this chapter. | Table 4-53. Do | Table 4–53. Document Revision History | | | | | | | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--|--| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | | | | | | May 2008<br>v1.7 | Minor textual and style changes. Added "Referenced Document" section. | _ | | | | | | | January 2007<br>v1.6 | <ul> <li>Added document revision history.</li> <li>Added new row for V<sub>CCA</sub> details in Table 4–1.</li> <li>Updated R<sub>CONF</sub> information in Table 4–3.</li> <li>Added new <i>Note</i> (12) on voltage overdrive information to Table 4–7 and Table 4–8.</li> <li>Updated <i>Note</i> (9) on R<sub>CONF</sub> information to Table 4–3.</li> <li>Updated information in "External I/O Delay Parameters" section.</li> <li>Updated speed grade information in Table 4–46 and Table 4–47.</li> <li>Updated LVDS information in Table 4–51.</li> </ul> | _ | | | | | | | August 2005<br>v1.5 | Minor updates. | _ | | | | | | | February 2005<br>v1.4 | <ul> <li>Updated information on Undershoot voltage. Updated Table 4-2.</li> <li>Updated Table 4-3.</li> <li>Updated the undershoot voltage from 0.5 V to 2.0 V in Note 3 of Table 4-16.</li> <li>Updated Table 4-17.</li> </ul> | _ | | | | | | | January 2004<br>v.1.3 | <ul> <li>Added extended-temperature grade device information.<br/>Updated Table 4-2.</li> <li>Updated I<sub>CC0</sub> information in Table 4-3.</li> </ul> | _ | | | | | | | October 2003<br>v.1.2 | <ul> <li>Added clock tree information in Table 4-19.</li> <li>Finalized timing information for EP1C3 and EP1C12 devices. Updated timing information in Tables 4-25 through 4-26 and Tables 4-30 through 4-51. </li> <li>Updated PLL specifications in Table 4-52.</li> </ul> | _ | | | | | | Figure 5-1. Cyclone Device Packaging Ordering Information # Referenced Documents This chapter references the following documents: - Package Information for Cyclone Devices chapter in the Cyclone Device Handbook - Quartus II Handbook # Document Revision History Table 5–1 shows the revision history for this chapter. | Table 5–1. Document Revision History | | | |--------------------------------------|------------------------------------------------------------------------|--------------------| | Date and<br>Document<br>Version | Changes Made | Summary of Changes | | May 2008<br>v1.4 | Minor textual and style changes. Added "Referenced Documents" section. | _ | | January 2007<br>v1.3 | Added document revision history. | _ | | August 2005<br>v1.2 | Minor updates. | _ |