



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                        |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | XCore                                                         |
| Core Size                  | 32-Bit 16-Core                                                |
| Speed                      | 2000MIPS                                                      |
| Connectivity               | RGMII, USB                                                    |
| Peripherals                | -                                                             |
| Number of I/O              | 73                                                            |
| Program Memory Size        | -                                                             |
| Program Memory Type        | ROMIess                                                       |
| EEPROM Size                | -                                                             |
| RAM Size                   | 512K x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 0.95V ~ 3.6V                                                  |
| Data Converters            | -                                                             |
| Oscillator Type            | External                                                      |
| Operating Temperature      | 0°C ~ 70°C (TA)                                               |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 236-LFBGA                                                     |
| Supplier Device Package    | 236-FBGA (10x10)                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/xmos/xe216-512-fb236-c20 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 xCORE Multicore Microcontrollers

The xCORE200 Series is a comprehensive range of 32-bit multicore microcontrollers that brings the low latency and timing determinism of the xCORE architecture to mainstream embedded applications. Unlike conventional microcontrollers, xCORE multicore microcontrollers execute multiple real-time tasks simultaneously and communicate between tasks using a high speed network. Because xCORE multicore microcontrollers are completely deterministic, you can write software to implement functions that traditionally require dedicated hardware.



Figure 1: XE216-512-FB236 block diagram

Key features of the XE216-512-FB236 include:

- ► **Tiles**: Devices consist of one or more xCORE tiles. Each tile contains between five and eight 32-bit xCOREs with highly integrated I/O and on-chip memory.
- Logical cores Each logical core can execute tasks such as computational code, DSP code, control software (including logic decisions and executing a state machine) or software that handles I/O. Section 6.1
- ▶ **xTIME scheduler** The xTIME scheduler performs functions similar to an RTOS, in hardware. It services and synchronizes events in a core, so there is no requirement for interrupt handler routines. The xTIME scheduler triggers cores on events generated by hardware resources such as the I/O pins, communication channels and timers. Once triggered, a core runs independently and concurrently to other cores, until it pauses to wait for more events. Section 6.2
- Channels and channel ends Tasks running on logical cores communicate using channels formed between two channel ends. Data can be passed synchronously or asynchronously between the channel ends assigned to the communicating tasks. Section 6.5
- xCONNECT Switch and Links Between tiles, channel communications are implemented over a high performance network of xCONNECT Links and routed through a hardware xCONNECT Switch. Section 6.6

-XM()S

# 3 Pin Configuration

|   | 1                                                           | 2                                                          | 3                                                                    | 4     | 5           | 6           | 7                 | 8             | 9            | 10                              | 11            | 12          | 13          | 14          | 15          | 16    | 17                                                          | 18                                                                                  | 19                                                           |
|---|-------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------|-------|-------------|-------------|-------------------|---------------|--------------|---------------------------------|---------------|-------------|-------------|-------------|-------------|-------|-------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------|
| A | GND                                                         | VDDIOL                                                     | VDDIOL                                                               |       | тск         | CLK         |                   | 4F<br>X1D31   | 4F<br>X1D29  |                                 | 8D<br>X1D41   | OTP_<br>VCC |             | NC          | MODE[0]     |       | X0D29                                                       | VDDIOR                                                                              | GND                                                          |
| в | X0D36                                                       | VDDIOL                                                     | VDDIOL                                                               | TDO   | TMS         | TRST_<br>N  | 4E<br>X1D33<br>n3 | 4E<br>X1D32   | 4F<br>X1D28  | 4E<br>X1D26<br><sub>IX_CR</sub> | 8D<br>X1D42   | OTP_<br>VCC | NC          | NC          | MODE[1]     | X0D33 | X0D32                                                       | VDDIOR                                                                              | VDDIOR                                                       |
| С | $\underset{X_0L_0^M}{\overset{1N}{\underset{X_0L_0^M}}}$    | 10<br>X0D38<br>X <sub>0</sub> L <sub>0</sub> <sup>0</sup>  | VDDIOL                                                               | TDI   | DEBUG_<br>N | RST_N       | X1D10             | X1D11         | X1D30        | 4E<br>X1D27                     | x1D43<br>∞    | x1D40<br>∞3 | NC          | NC          | 4F<br>X0D31 | X0D30 | X0D28                                                       | 4E<br>X0D26<br>X <sub>0</sub> L <sub>7</sub> <sup>c0</sup>                          | 4E<br>X0D27<br>X <sub>0</sub> L <sub>7</sub> <sup>4</sup>    |
| D |                                                             | 1P<br>X0D39<br>X <sub>0</sub> L <sub>0</sub> <sup>0</sup>  | 8D<br>X0D40<br>X <sub>0</sub> L <sup>1</sup>                         |       |             |             |                   |               |              |                                 |               |             |             |             |             |       | $\mathbf{X0D34}_{X_0L_7^{o1}}^{1\mathrm{K}}$                | 1L<br>X0D35<br>X <sub>0</sub> L <sub>7</sub> <sup>c2</sup>                          |                                                              |
| E | 8D<br>X0D43<br>X <sub>0</sub> L <sup>e1</sup>               | 8D<br>X0D42<br>X <sub>0</sub> L <sup>00</sup>              | 8D<br>X0D41<br>X <sub>0</sub> L <sup>0</sup>                         |       |             |             |                   |               |              |                                 |               |             |             |             |             |       | 1J<br>X0D25<br>X <sub>0</sub> L <sup>00</sup> <sub>7</sub>  | X0D24<br>X <sub>0</sub> L <sup>0</sup> <sub>7</sub>                                 | X1D01<br>X <sub>0</sub> L <sub>7</sub> <sup>1B</sup>         |
| F | ${\underset{{X_0L_0^{c2}}}{\overset{1K}{1K}}}$              | ${\color{black}{X1D35}\atop_{X_0L_0^{cl}}}$                | 1М<br>X1D36<br><sub>X<sub>0</sub>L<sup>04</sup></sub>                |       |             |             | NC                | VDD           | VDD          | VDDIOT                          | VDD           | VDD         | PLL<br>AVDD | PLL<br>AGND |             |       | $\overset{4A}{\textbf{X1D08}}_{X_0L_7^4}$                   | $\overset{4A}{\textbf{X1D09}}_{X_0L_7^0}$                                           | $\overset{1A}{\underset{X_0L_7^{\mathbb{Z}}}\overset{1A}{}}$ |
| G |                                                             | X1D49<br>X <sub>0</sub> L <sup>H</sup>                     | X1D50<br>X <sub>0</sub> L <sup>0</sup>                               |       |             | VDD         |                   | GND           |              | GND                             |               | GND         |             | VDD         |             |       | 32A<br>X0D69<br>X <sub>0</sub> L <sup>e3</sup>              | 32A<br>X0D70<br>X <sub>0</sub> L <sup>ot</sup>                                      |                                                              |
| н | X1D53<br>X <sub>0</sub> L <sup>0</sup>                      | X1D52<br>X <sub>0</sub> L <sup>11</sup>                    | $\underset{X_0L_1^2}{\overset{32A}{\textbf{1D51}}}$                  |       |             | VDD         | GND               | GND           | GND          | GND                             | GND           | GND         | GND         | VDD         |             |       | 32A<br>X0D68<br>X <sub>0</sub> L <sup>62</sup>              | 32A<br>X0D67<br>X <sub>0</sub> L <sup>e1</sup>                                      | X0D66<br>X <sub>0</sub> L <sup>00</sup>                      |
| J | 32A<br>X1D54<br>X <sub>0</sub> L <sup>00</sup>              | X1D55<br>X <sub>0</sub> L <sup>01</sup>                    | 32A<br>X1D56<br>X <sub>0</sub> L <sup>22</sup>                       |       |             | VDD         |                   | GND           |              | GND                             |               | GND         |             | VDD         |             |       | 32A<br>X0D63<br>X <sub>0</sub> L <sup>2</sup>               | 32A<br>X0D64<br>X <sub>0</sub> L <sup>1</sup> <sub>0</sub>                          | X0D65<br>X <sub>0</sub> L <sup>0</sup>                       |
| к |                                                             | 32A<br>X1D58<br>X <sub>0</sub> L <sup>ol</sup>             | 32A<br>X1D57<br>X <sub>0</sub> L <sup>03</sup>                       |       |             | VDD         | GND               | GND           | GND          | GND                             | GND           | GND         | GND         | VDD         |             |       | 32A<br>X0D62<br>X <sub>0</sub> L <sup>3</sup>               | 32A<br>X0D61<br>X <sub>0</sub> L <sup>#</sup> <sub>6</sub>                          |                                                              |
| L | 32A<br>X1D63<br>X <sub>0</sub> L <sup>2</sup> 2             | 32A<br>X1D62<br>X <sub>0</sub> L <sup>0</sup> <sub>2</sub> | $\overset{32A}{\substack{\textbf{X1D61}\\X_0L_2^{\mu}}}$             |       |             | VDD         |                   | GND           |              | GND                             |               | GND         |             | VDD         |             |       | 32A<br>X0D58<br>X <sub>0</sub> L <sup>64</sup> <sub>5</sub> | 32A<br>X0D57<br>X <sub>0</sub> L <sup>e3</sup>                                      | 32A<br>X0D56<br>X <sub>0</sub> L <sup>eff</sup>              |
| М | 32A<br>X1D64<br>X <sub>0</sub> L <sup>11</sup> <sub>2</sub> | X1D65<br>X <sub>0</sub> L <sup>0</sup> <sub>2</sub>        | 32A<br>X1D66<br>X <sub>0</sub> L <sup>00</sup> <sub>2</sub>          |       |             | VDD         | GND               | GND           | GND          | GND                             | GND           | GND         | GND         | VDD         |             |       | 32A<br>X0D53<br>X <sub>0</sub> L <sup>0</sup>               | 32A<br>X0D54<br>X <sub>0</sub> L <sup>0</sup>                                       | 32A<br>X0D55<br>X <sub>0</sub> L <sup>et</sup>               |
| N |                                                             | X1D67<br>X <sub>0</sub> L <sup>01</sup> <sub>2</sub>       | 32A<br>X1D68<br>X <sub>0</sub> L <sup>22</sup>                       |       |             | VDD         |                   | GND           |              | GND                             |               | GND         |             | VDD         |             |       | 32A<br>X0D51<br>X <sub>0</sub> L <sup>g</sup>               | 32A<br>X0D52<br>X <sub>0</sub> L <sup>1</sup> <sub>5</sub>                          |                                                              |
| Ρ | X1D70<br>X <sub>0</sub> L <sup>04</sup>                     | X1D69<br>X <sub>0</sub> L <sup>d</sup> 2                   | ${\color{red}{\textbf{X1D37}}\atop{\overset{1N}{X_{0}L_{3}^{H}}}}$   |       |             | VDD         | VDD               | VDD           | USB_<br>VDD  | USB_<br>VDD                     | VDD           | VDD         | VDD         | NC          |             |       | ${\overset{4{\rm B}}{\underset{X_{0}L_{4}^{04}}{1007}}}$    | 32A<br>X0D50<br>X <sub>0</sub> L <sup>0</sup> <sub>5</sub>                          | 32A<br>X0D49<br>X <sub>0</sub> L <sup>H</sup> <sub>5</sub>   |
| R | 10<br>X1D38<br>X <sub>9</sub> L <sub>3</sub>                | <b>X1D39</b><br>X <sub>0</sub> L <sub>3</sub> <sup>2</sup> | $\overset{\text{4D}}{\underset{X_0L_3^0}{\text{X1D17}}}$             |       |             |             |                   |               |              |                                 |               |             |             |             |             |       | $\mathbf{X_{1D03}^{4A}}_{X_{0}L_{4}^{00}}$                  | $\underset{X_0L_4^{\text{dB}}}{\overset{\text{4B}}{\underset{X_0L_4^{\text{c2}}}}}$ | 4B<br>X1D06<br>X <sub>0</sub> L <sup>c0</sup> <sub>4</sub>   |
| т |                                                             | $\overset{4D}{\underset{X_0L_3^{II}}{}}$                   | 4D<br>X1D18<br>X <sub>0</sub> L <sup>00</sup>                        |       |             |             |                   |               |              |                                 |               |             |             |             |             |       | $\overset{4A}{\underset{X_0L_4^0}{1002}}$                   | $\underset{X_0L_4^{ol}}{\overset{4B}{\underset{X_0L_4^{ol}}}}$                      |                                                              |
| U | 10<br>X0D10<br>X <sub>0</sub> L <sub>3</sub> <sup>00</sup>  | $\underset{X_0L_3^{1B}}{\overset{1B}{\textbf{X0D01}}}$     | $\underset{X_{0}L_{3}^{0}}{\overset{4D}{\underset{X_{0}L_{3}^{0}}}}$ | X0D00 | X0D11       | X0D07       | X1D12             | USB_<br>VDD33 | USB<br>VBUS  | USB_<br>ID                      | USB_<br>VSSAC | NC          | X1D24       | 1G<br>X0D22 | X0D13       | X0D23 | $\underset{X_0L_4^{II}}{\overset{4D}{\textbf{X0D19}}}$      | $\overset{4D}{\underset{X_0L_4^2}{\text{X0D18}}}$                                   | 4D<br>X0D17<br>X <sub>0</sub> L <sup>0</sup> <sub>4</sub>    |
| V | 1G<br>X1D22<br>X <sub>0</sub> L <sup>04</sup>               | VDDIOL                                                     | VDDIOL                                                               | X0D04 | X0D06       | X0D03       | 4A<br>X0D08       | X0D09         | USB_<br>DM   | USB_<br>DP                      | X1D21         | X1D14       | X1D25       | 40<br>X0D21 | X0D14       | X0D12 | VDDIOR                                                      | VDDIOR                                                                              | $\overset{4D}{\underset{X_0L_4^H}{\text{XOD16}}}$            |
| W | GND                                                         | VDDIOL                                                     | X1D23                                                                |       | X0D05       | 4A<br>X0D02 |                   | X1D13         | USB<br>RTUNE |                                 | x1D20         | X1D15       |             | X0D20       | 4C<br>X0D15 |       | VDDIOR                                                      | VDDIOR                                                                              | GND                                                          |

-XMOS<sup>®</sup>-



ports are available. All pins of a port provide either output or input. Signals in different directions cannot be mapped onto the same port.

The port logic can drive its pins high or low, or it can sample the value on its pins, optionally waiting for a particular condition. Ports are accessed using dedicated instructions that are executed in a single processor cycle. xCORE-200 IO pins can be used as *open collector* outputs, where signals are driven low if a zero is output, but left high impedance if a one is output. This option is set on a per-port basis.

Data is transferred between the pins and core using a FIFO that comprises a SERDES and transfer register, providing options for serialization and buffered data.

Each port has a 16-bit counter that can be used to control the time at which data is transferred between the port value and transfer register. The counter values can be obtained at any time to find out when data was obtained, or used to delay I/O until some time in the future. The port counter value is automatically saved as a timestamp, that can be used to provide precise control of response times.

The ports and xCONNECT links are multiplexed onto the physical pins. If an xConnect Link is enabled, the pins of the underlying ports are disabled. If a port is enabled, it overrules ports with higher widths that share the same pins. The pins on the wider port that are not shared remain available for use when the narrower port is enabled. Ports always operate at their specified width, even if they share pins with another port.

## 6.4 Clock blocks

xCORE devices include a set of programmable clocks called clock blocks that can be used to govern the rate at which ports execute. Each xCORE tile has six clock blocks: the first clock block provides the tile reference clock and runs at a default frequency of 100MHz; the remaining clock blocks can be set to run at different frequencies.



A clock block can use a 1-bit port as its clock source allowing external application clocks to be used to drive the input and output interfaces. xCORE-200 clock blocks optionally divide the clock input from a 1-bit port.

In many cases I/O signals are accompanied by strobing signals. The xCORE ports can input and interpret strobe (known as readyIn and readyOut) signals generated by external sources, and ports can generate strobe signals to accompany output data.

On reset, each port is connected to clock block 0, which runs from the xCORE Tile reference clock.

## 6.5 Channels and Channel Ends

Logical cores communicate using point-to-point connections, formed between two channel ends. A channel-end is a resource on an xCORE tile, that is allocated by the program. Each channel-end has a unique system-wide identifier that comprises a unique number and their tile identifier. Data is transmitted to a channel-end by an output-instruction; and the other side executes an input-instruction. Data can be passed synchronously or asynchronously between the channel ends.

## 6.6 xCONNECT Switch and Links

XMOS devices provide a scalable architecture, where multiple xCORE devices can be connected together to form one system. Each xCORE device has an xCONNECT interconnect that provides a communication infrastructure for all tasks that run on the various xCORE tiles on the system.

The interconnect relies on a collection of switches and XMOS links. Each xCORE device has an on-chip switch that can set up circuits or route data. The switches are connected by xConnect Links. An XMOS link provides a physical connection between two switches. The switch has a routing algorithm that supports many different topologies, including lines, meshes, trees, and hypercubes.

The links operate in either 2 wires per direction or 5 wires per direction mode, depending on the amount of bandwidth required. Circuit switched, streaming



Figure 6: Switch, links and channel ends

and packet switched data can both be supported efficiently. Streams provide the fastest possible data rates between xCORE Tiles (up to 250 MBit/s), but each stream requires a single link to be reserved between switches on two tiles. All packet communications can be multiplexed onto a single link.

Information on the supported routing topologies that can be used to connect multiple devices together can be found in the XS1-UE Link Performance and Design Guide, X2999.

# 7 PLL

The PLL creates a high-speed clock that is used for the switch, tile, and reference clock. The PLL multiplication value is selected through the two MODE pins, and can be changed by software to speed up the tile or use less power. The MODE pins are set as shown in Figure 7:

Figure 7: PLL multiplier values and MODE pins

|    | Oscillator  | MC | DDE | Tile Boot   | PLL Ratio | PLL settings |     |   |  |
|----|-------------|----|-----|-------------|-----------|--------------|-----|---|--|
|    | Frequency   | 1  | 0   | Frequency   |           | OD           | F   | R |  |
| 7: | 3.25-10 MHz | 0  | 0   | 130-400 MHz | 40        | 1            | 159 | 0 |  |
| er | 9-25 MHz    | 1  | 1   | 144-400 MHz | 16        | 1            | 63  | 0 |  |
| nd | 25-50 MHz   | 1  | 0   | 167-400 MHz | 8         | 1            | 31  | 0 |  |
| 15 | 50-100 MHz  | 0  | 1   | 196-400 MHz | 4         | 1            | 15  | 0 |  |

-XMOS

XS2-UE16A-512-FB236

| Feature              | Bit  | Description                                                                                                                                                                                                                                |  |  |
|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Disable JTAG         | 0    | The JTAG interface is disabled, making it impossible<br>for the tile state or memory content to be accessed<br>via the JTAG interface.                                                                                                     |  |  |
| Disable Link access  | 1    | Other tiles are forbidden access to the processor state<br>via the system switch. Disabling both JTAG and Link<br>access transforms an xCORE Tile into a "secure island"<br>with other tiles free for non-secure user application<br>code. |  |  |
| Secure Boot          | 5    | The xCORE Tile is forced to boot from address 0 of<br>the OTP, allowing the xCORE Tile boot ROM to b<br>bypassed ( <i>see</i> §8).                                                                                                         |  |  |
| Redundant rows       | 7    | Enables redundant rows in OTP.                                                                                                                                                                                                             |  |  |
| Sector Lock 0        | 8    | Disable programming of OTP sector 0.                                                                                                                                                                                                       |  |  |
| Sector Lock 1        | 9    | Disable programming of OTP sector 1.                                                                                                                                                                                                       |  |  |
| Sector Lock 2        | 10   | Disable programming of OTP sector 2.                                                                                                                                                                                                       |  |  |
| Sector Lock 3        | 11   | Disable programming of OTP sector 3.                                                                                                                                                                                                       |  |  |
| OTP Master Lock      | 12   | Disable OTP programming completely: disables up-<br>dates to all sectors and security register.                                                                                                                                            |  |  |
| Disable JTAG-OTP     | 13   | Disable all (read & write) access from the JTAG inter-<br>face to this OTP.                                                                                                                                                                |  |  |
| Disable Global Debug | 14   | Disables access to the DEBUG_N pin.                                                                                                                                                                                                        |  |  |
|                      | 2115 | General purpose software accessable security register available to end-users.                                                                                                                                                              |  |  |
|                      | 3122 | General purpose user programmable JTAG UserID code extension.                                                                                                                                                                              |  |  |

Figure 13: Security register features

The OTP memory is programmed using three special I/O ports: the OTP address port is a 16-bit port with resource ID 0x100200, the OTP data is written via a 32-bit port with resource ID 0x200100, and the OTP control is on a 16-bit port with ID 0x100300. Programming is performed through libotp and xburn.

## 9.2 SRAM

Each xCORE Tile integrates a single 256KBSRAM bank for both instructions and data. All internal memory is 32 bits wide, and instructions are either 16-bit or 32-bit. Byte (8-bit), half-word (16-bit) or word (32-bit) accesses are supported and are executed within one tile clock cycle. There is no dedicated external memory interface, although data memory can be expanded through appropriate use of the ports.

# 10 USB PHY

The USB PHY provides High-Speed and Full-Speed, device, host, and on-the-go functionality. The PHY is configured through a set of peripheral registers (Appendix F), The RGMII block is connected to the ports on Tile 1 as shown in Figure 17. When the RGMII block is enabled, the ports shown can only be used with the RGMII block, and IO pins X1D26..X1D33/X1D40..X1D43 can only be used with the RGMII block. Ports and pins not used in Figure 17 can be used as normal.

The RGMII block generates a clock (configured using processor status register 2), and has the facility to delay the outgoing clock edge, putting it out of phase with the data. The RGMII block translates the double data-rate 4-wire data signals and 1-wire control signal into single-data rate 8-wire TX and DX signals and two control signals. Figure 17 shows how four clock blocks can be used to clock the RGMII ports. One clock block for the TXDATA path, one clock block to delay the TX\_CLK, and one clock block clocked on a negative valid signal to enable mode switching between 10/100/1000 speeds. Details on how to connect those ports are documented in an application note on RGMII for xCORE200. The XMOS RGMII software component runs a MAC layer on Tile 1.



Figure 17: RGMII port functions on Tile 1

The SMI interface should be connected to two one-bit ports that are configured as open-drain IOs, using external pull-ups to 2.5V. Ports 1C and 1D are notionally allocated for this, but any GPIO can be used for this purpose.

The bundles of RX and TX pins should be wired using matched trace-lengths over an uninterrupted ground-plane. The RGMII pins are supplied through the VDDIOT supply pins, which should be provided with 2.5V. Decouplers should be placed with a short path to VDDIOT and ground. If the PHY supports a 3.3V IO voltage, then a 3.3V supply can be used for VDDIOT.

The RGMII PHY should be configured so that RX\_CLK is low during reset of the xCORE. This may be achieved by putting a pull-down resistor on the reset of the PHY, keeping the PHY in reset until the RGMII layer on the xCORE takes the PHY out of reset.

|             | Symbol       | Parameter                                                           | MIN | ТҮР | MAX | UNITS | Notes |
|-------------|--------------|---------------------------------------------------------------------|-----|-----|-----|-------|-------|
| <u> </u>    | T(XOVALID)   | Input data valid window                                             | 8   |     |     | ns    |       |
| Figure 30:  | T(XOINVALID) | Output data invalid window                                          | 9   |     |     | ns    |       |
| acteristics | T(XIFMAX)    | Rate at which data can be sampled with respect to an external clock |     |     | 60  | MHz   |       |

| 14.7 xCORE Tile | I/0 | AC | Characteristics |
|-----------------|-----|----|-----------------|
|-----------------|-----|----|-----------------|

The input valid window parameter relates to the capability of the device to capture data input to the chip with respect to an external clock source. It is calculated as the sum of the input setup time and input hold time with respect to the external clock as measured at the pins. The output invalid window specifies the time for which an output is invalid with respect to the external clock. Note that these parameters are specified as a window rather than absolute numbers since the device provides functionality to delay the incoming clock with respect to the incoming data.

Information on interfacing to high-speed synchronous interfaces can be found in the XS1 Port I/O Timing document, X5821.

#### 14.8 xConnect Link Performance

|            | Symbol     | Parameter                      | MIN | ТҮР | MAX | UNITS  | Notes |
|------------|------------|--------------------------------|-----|-----|-----|--------|-------|
|            | B(2blinkP) | 2b link bandwidth (packetized) |     |     | 87  | MBit/s | А, В  |
| Figure 31: | B(5blinkP) | 5b link bandwidth (packetized) |     |     | 217 | MBit/s | А, В  |
| Link       | B(2blinkS) | 2b link bandwidth (streaming)  |     |     | 100 | MBit/s | В     |
| rformance  | B(5blinkS) | 5b link bandwidth (streaming)  |     |     | 250 | MBit/s | В     |

A Assumes 32-byte packet in 3-byte header mode. Actual performance depends on size of the header and payload.

B 7.5 ns symbol time.

The asynchronous nature of links means that the relative phasing of CLK clocks is not important in a multi-clock system, providing each meets the required stability criteria.

| 1 | 4.9 | ITAG T    | imina |
|---|-----|-----------|-------|
|   |     | J 17 (G 1 |       |

| Symbol   | Parameter                     | MIN | TYP | MAX | UNITS | Notes |
|----------|-------------------------------|-----|-----|-----|-------|-------|
| f(TCK_D) | TCK frequency (debug)         |     |     | 18  | MHz   |       |
| f(TCK_B) | TCK frequency (boundary scan) |     |     | 10  | MHz   |       |
| T(SETUP) | TDO to TCK setup time         | 5   |     |     | ns    | А     |
| T(HOLD)  | TDO to TCK hold time          | 5   |     |     | ns    | А     |
| T(DELAY) | TCK to output delay           |     |     | 15  | ns    | В     |

Figure 32 JTAG timing

perfo

A Timing applies to TMS and TDI inputs.

B Timing applies to TDO output from negative edge of TCK.

All JTAG operations are synchronous to TCK apart from the global asynchronous reset TRST\_N.

-XM()S-

## 15 Package Information



-XMOS

| 0x07:      | Bits  | Perm | Init | Description                   |
|------------|-------|------|------|-------------------------------|
| Oscillator | 31:16 | RO   | -    | Reserved                      |
| Value      | 15:0  | RO   | 0    | Ring oscillator Counter data. |

#### B.8 Ring Oscillator Value: 0x08

This register contains the current count of the xCORE Tile Wire ring oscillator. This value is not reset on a system reset.

**0x08** Ring Oscillator Value

| )8: | Bits  | Perm | Init | Description                   |
|-----|-------|------|------|-------------------------------|
| or  | 31:16 | RO   | -    | Reserved                      |
| ue  | 15:0  | RO   | 0    | Ring oscillator Counter data. |

#### B.9 Ring Oscillator Value: 0x09

This register contains the current count of the Peripheral Cell ring oscillator. This value is not reset on a system reset.

**0x09:** Ring Oscillator Value

| Bits  | Perm | Init | Description                   |
|-------|------|------|-------------------------------|
| 31:16 | RO   | -    | Reserved                      |
| 15:0  | RO   | 0    | Ring oscillator Counter data. |

#### B.10 Ring Oscillator Value: 0x0A

This register contains the current count of the Peripheral Wire ring oscillator. This value is not reset on a system reset.

**0x0A:** Ring Oscillator Value

| \:<br>~ | Bits  | Perm | Init | Description                   |
|---------|-------|------|------|-------------------------------|
| r<br>r  | 31:16 | RO   | -    | Reserved                      |
| 5       | 15:0  | RO   | 0    | Ring oscillator Counter data. |

-XMOS

#### B.11 RAM size: 0x0C

The size of the RAM in bytes

### **B.25** Data breakpoint control register: 0x70 ... 0x73

This set of registers controls each of the four data watchpoints.

| Bits  | Perm | Init | Description                                                                                              |
|-------|------|------|----------------------------------------------------------------------------------------------------------|
| 31:24 | RO   | -    | Reserved                                                                                                 |
| 23:16 | DRW  | 0    | A bit for each thread in the machine allowing the breakpoint to be enabled individually for each thread. |
| 15:3  | RO   | -    | Reserved                                                                                                 |
| 2     | DRW  | 0    | When 1 the breakpoints will be be triggered on loads.                                                    |
| 1     | DRW  | 0    | Determines the break condition: $0 = A AND B$ , $1 = A OR B$ .                                           |
| 0     | DRW  | 0    | When 1 the instruction breakpoint is enabled.                                                            |

0x70 .. 0x73: Data breakpoint control register

#### B.26 Resources breakpoint mask: 0x80 .. 0x83

This set of registers contains the mask for the four resource watchpoints.

0x80 .. 0x83: Resources breakpoint mask

| urces<br>point | Bits | Perm | Init | Description |
|----------------|------|------|------|-------------|
| mask           | 31:0 | DRW  |      | Value.      |

#### B.27 Resources breakpoint value: 0x90 .. 0x93

This set of registers contains the value for the four resource watchpoints.

0x90 .. 0x93: Resources breakpoint value

| rces<br>oint | Bits | Perm | Init | Description |
|--------------|------|------|------|-------------|
| alue         | 31:0 | DRW  |      | Value.      |

#### B.28 Resources breakpoint control register: 0x9C .. 0x9F

This set of registers controls each of the four resource watchpoints.

-XMOS

XS2-UE16A-512-FB236

# C Tile Configuration

The xCORE Tile control registers can be accessed using configuration reads and writes (use write\_tile\_config\_reg(tileref, ...) and read\_tile\_config\_reg(tileref,  $\rightarrow$  ...) for reads and writes).

| Number    | Perm | Description                                    |
|-----------|------|------------------------------------------------|
| 0x00      | CRO  | Device identification                          |
| 0x01      | CRO  | xCORE Tile description 1                       |
| 0x02      | CRO  | xCORE Tile description 2                       |
| 0x04      | CRW  | Control PSwitch permissions to debug registers |
| 0x05      | CRW  | Cause debug interrupts                         |
| 0x06      | CRW  | xCORE Tile clock divider                       |
| 0x07      | CRO  | Security configuration                         |
| 0x20 0x27 | CRW  | Debug scratch                                  |
| 0x40      | CRO  | PC of logical core 0                           |
| 0x41      | CRO  | PC of logical core 1                           |
| 0x42      | CRO  | PC of logical core 2                           |
| 0x43      | CRO  | PC of logical core 3                           |
| 0x44      | CRO  | PC of logical core 4                           |
| 0x45      | CRO  | PC of logical core 5                           |
| 0x46      | CRO  | PC of logical core 6                           |
| 0x47      | CRO  | PC of logical core 7                           |
| 0x60      | CRO  | SR of logical core 0                           |
| 0x61      | CRO  | SR of logical core 1                           |
| 0x62      | CRO  | SR of logical core 2                           |
| 0x63      | CRO  | SR of logical core 3                           |
| 0x64      | CRO  | SR of logical core 4                           |
| 0x65      | CRO  | SR of logical core 5                           |
| 0x66      | CRO  | SR of logical core 6                           |
| 0x67      | CRO  | SR of logical core 7                           |

Figure 37: Summary

## C.1 Device identification: 0x00

This register identifies the xCORE Tile

-XMOS°

0x04: Control PSwitch permissions to debug registers

| Bits | Perm | Init | Description                                                                                                     |
|------|------|------|-----------------------------------------------------------------------------------------------------------------|
| 31   | CRW  | 0    | When 1 the PSwitch is restricted to RO access to all CRW registers from SSwitch, XCore(PS_DBG_Scratch) and JTAG |
| 30:1 | RO   | -    | Reserved                                                                                                        |
| 0    | CRW  | 0    | When 1 the PSwitch is restricted to RO access to all CRW registers from SSwitch                                 |

## C.5 Cause debug interrupts: 0x05

This register can be used to raise a debug interrupt in this xCORE tile.

**0x05:** Cause debug interrupts

| Bits | Perm | Init | Description                                 |
|------|------|------|---------------------------------------------|
| 31:2 | RO   | -    | Reserved                                    |
| 1    | CRW  | 0    | 1 when the processor is in debug mode.      |
| 0    | CRW  | 0    | Request a debug interrupt on the processor. |

## C.6 xCORE Tile clock divider: 0x06

This register contains the value used to divide the PLL clock to create the xCORE tile clock. The divider is enabled under control of the tile control register

0x06: xCORE Tile clock divider

| Bits  | Perm | Init | Description                                                   |
|-------|------|------|---------------------------------------------------------------|
| 31    | CRW  | 0    | Clock disable. Writing '1' will remove the clock to the tile. |
| 30:16 | RO   | -    | Reserved                                                      |
| 15:0  | CRW  | 0    | Clock divider.                                                |

## C.7 Security configuration: 0x07

Copy of the security register as read from OTP.

-XMOS

|                | Bits  | Perm | Init | Description                                                 |
|----------------|-------|------|------|-------------------------------------------------------------|
|                | 31    | CRO  |      | Disables write permission on this register                  |
|                | 30:15 | RO   | -    | Reserved                                                    |
|                | 14    | CRO  |      | Disable access to XCore's global debug                      |
|                | 13    | RO   | -    | Reserved                                                    |
|                | 12    | CRO  |      | lock all OTP sectors                                        |
|                | 11:8  | CRO  |      | lock bit for each OTP sector                                |
|                | 7     | CRO  |      | Enable OTP reduanacy                                        |
|                | 6     | RO   | -    | Reserved                                                    |
|                | 5     | CRO  |      | Override boot mode and read boot image from OTP             |
| <b>-</b><br>,. | 4     | CRO  |      | Disable JTAG access to the PLL/BOOT configuration registers |
| У              | 3:1   | RO   | -    | Reserved                                                    |
| 1              | 0     | CRO  |      | Disable access to XCore's JTAG debug TAP                    |

0x07 Security configuration

## C.8 Debug scratch: 0x20 .. 0x27

A set of registers used by the debug ROM to communicate with an external debugger, for example over the switch. This is the same set of registers as the Debug Scratch registers in the processor status.

0x20 .. 0x27: Debug scratch

| ebug | Bits | Perm | Init | Description |
|------|------|------|------|-------------|
| atch | 31:0 | CRW  |      | Value.      |

## C.9 PC of logical core 0: 0x40

Value of the PC of logical core 0.

0x40 PC of logical core 0

| ical | Bits | Perm | Init | Description |
|------|------|------|------|-------------|
| re 0 | 31:0 | CRO  |      | Value.      |

-XMOS

## C.10 PC of logical core 1: 0x41

Value of the PC of logical core 1.



### D.8 System JTAG device ID register: 0x09

**0x09**: System JTAG device ID register

|    | Bits  | Perm | Init | Description |
|----|-------|------|------|-------------|
|    | 31:28 | RO   |      |             |
| ): | 27:12 | RO   |      |             |
| )  | 11:1  | RO   |      |             |
| r  | 0     | RO   |      |             |

### D.9 System USERCODE register: 0x0A

**0x0A** System USERCODE register

| : | Bits  | Perm | Init | Description                                |
|---|-------|------|------|--------------------------------------------|
| Ē | 31:18 | RO   |      | JTAG USERCODE value programmed into OTP SR |
| r | 17:0  | RO   |      | metal fixable ID code                      |

#### D.10 Directions 0-7: 0x0C

This register contains eight directions, for packets with a mismatch in bits 7..0 of the node-identifier. The direction in which a packet will be routed is goverened by the most significant mismatching bit.

| Bits  | Perm | Init | Description                                     |
|-------|------|------|-------------------------------------------------|
| 31:28 | RW   | 0    | The direction for packets whose dimension is 7. |
| 27:24 | RW   | 0    | The direction for packets whose dimension is 6. |
| 23:20 | RW   | 0    | The direction for packets whose dimension is 5. |
| 19:16 | RW   | 0    | The direction for packets whose dimension is 4. |
| 15:12 | RW   | 0    | The direction for packets whose dimension is 3. |
| 11:8  | RW   | 0    | The direction for packets whose dimension is 2. |
| 7:4   | RW   | 0    | The direction for packets whose dimension is 1. |
| 3:0   | RW   | 0    | The direction for packets whose dimension is 0. |

0x0C: Directions 0-7

#### D.11 Directions 8-15: 0x0D

This register contains eight directions, for packets with a mismatch in bits 15..8 of the node-identifier. The direction in which a packet will be routed is goverened by the most significant mismatching bit.

-XMOS-

| Bits | Perm | Init | Description                                                    |
|------|------|------|----------------------------------------------------------------|
| 31:5 | RO   | -    | Reserved                                                       |
| 4    | RW   |      | If set, external pin, is the source of last GlobalDebug event. |
| 3:2  | RO   | -    | Reserved                                                       |
| 1    | RW   |      | If set, XCore1 is the source of last GlobalDebug event.        |
| 0    | RW   |      | If set, XCore0 is the source of last GlobalDebug event.        |

**0x1F:** Debug source

## D.15 Link status, direction, and network: 0x20 .. 0x28

These registers contain status information for low level debugging (read-only), the network number that each link belongs to, and the direction that each link is part of. The registers control links 0..7.

| Bits  | Perm | Init | Description                                                                                 |
|-------|------|------|---------------------------------------------------------------------------------------------|
| 31:26 | RO   | -    | Reserved                                                                                    |
| 25:24 | RO   |      | Identify the SRC_TARGET type 0 - SLink, 1 - PLink, 2 - SSCTL, 3 - Undefine.                 |
| 23:16 | RO   |      | When the link is in use, this is the destination link number to which all packets are sent. |
| 15:12 | RO   | -    | Reserved                                                                                    |
| 11:8  | RW   | 0    | The direction that this link operates in.                                                   |
| 7:6   | RO   | -    | Reserved                                                                                    |
| 5:4   | RW   | 0    | Determines the network to which this link belongs, reset as 0.                              |
| 3     | RO   | -    | Reserved                                                                                    |
| 2     | RO   |      | 1 when the current packet is considered junk and will be thrown away.                       |
| 1     | RO   |      | 1 when the dest side of the link is in use.                                                 |
| 0     | RO   |      | 1 when the source side of the link is in use.                                               |

0x20 .. 0x28: Link status, direction, and network

## D.16 PLink status and network: 0x40 .. 0x47

These registers contain status information and the network number that each processor-link belongs to.

|                              | Bits  | Perm | Init | Description                                                                                                                                          |
|------------------------------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>9x40:</b><br>PHY<br>ntrol | 31:19 | RO   | -    | Reserved                                                                                                                                             |
|                              | 18    | RW   | 0    | Set to 1 to disable pulldowns on ports 8A and 8B.                                                                                                    |
|                              | 17:14 | RO   | -    | Reserved                                                                                                                                             |
|                              | 13    | RW   | 0    | After an auto-resume, this bit is set to indicate that the resume signalling was for reset (se0). Set to 0 to clear.                                 |
|                              | 12    | RW   | 0    | After an auto-resume, this bit is set to indicate that the resume signalling was for resume (K). Set to 0 to clear.                                  |
|                              | 11:8  | RW   | 0    | Log-2 number of clocks before any linestate change is propa-<br>gated.                                                                               |
|                              | 7     | RW   | 0    | Set to 1 to use the suspend controller handle to resume from suspend. Otherwise, the program has to poll the linestate_filt field in phy_teststatus. |
|                              | 6:4   | RW   | 0    | Control the the conf1,2,3 input pins of the PHY.                                                                                                     |
|                              | 3:0   | RO   | -    | Reserved                                                                                                                                             |

### F.17 UIFM PHY control: 0x40

0x40 UIFM PHY control



# G JTAG, xSCOPE and Debugging

If you intend to design a board that can be used with the XMOS toolchain and xTAG debugger, you will need an xSYS header on your board. Figure 41 shows a decision diagram which explains what type of xSYS connectivity you need. The three subsections below explain the options in detail.



G.1 No xSYS header

The use of an xSYS header is optional, and may not be required for volume production designs. However, the XMOS toolchain expects the xSYS header; if you do not have an xSYS header then you must provide your own method for writing to flash/OTP and for debugging.

## G.2 JTAG-only xSYS header

The xSYS header connects to an xTAG debugger, which has a 20-pin 0.1" female IDC header. The design will hence need a male IDC header. We advise to use a boxed header to guard against incorrect plug-ins. If you use a 90 degree angled header, make sure that pins 2, 4, 6, ..., 20 are along the edge of the PCB.

Connect pins 4, 8, 12, 16, 20 of the xSYS header to ground, and then connect:

- ▶ TDI to pin 5 of the xSYS header
- TMS to pin 7 of the xSYS header
- TCK to pin 9 of the xSYS header
- DEBUG\_N to pin 11 of the xSYS header

TDO to pin 13 of the xSYS header

The RST\_N net should be open-drain, active-low, and have a pull-up to VDDIO.

### G.3 Full xSYS header

For a full xSYS header you will need to connect the pins as discussed in Section G.2, and then connect a 2-wire xCONNECT Link to the xSYS header. The links can be found in the Signal description table (Section 4): they are labelled XL0, XL1, etc in the function column. The 2-wire link comprises two inputs and outputs, labelled  ${}^{1}_{out}$ ,  ${}^{0}_{out}$ ,  ${}^{0}_{in}$ , and  ${}^{1}_{in}$ . For example, if you choose to use XL0 for xSCOPE I/O, you need to connect up XL0 ${}^{1}_{out}$ , XL0 ${}^{0}_{out}$ , XL0 ${}^{1}_{in}$ , XL0 ${}^{1}_{in}$ , XL0 ${}^{1}_{in}$  as follows:

- XL0<sup>1</sup><sub>out</sub> (X0D43) to pin 6 of the xSYS header with a 33R series resistor close to the device.
- XL0<sup>0</sup><sub>out</sub> (X0D42) to pin 10 of the xSYS header with a 33R series resistor close to the device.
- ▶ XL0<sup>0</sup><sub>in</sub> (X0D41) to pin 14 of the xSYS header.
- >  $XLO_{in}^{1}$  (X0D40) to pin 18 of the xSYS header.

## I PCB Layout Design Check List

✓ This section is a checklist for use by PCB designers using the XS2-UE16A-512-FB236. Each of the following sections contains items to check for each design.

### I.1 Ground Plane

- Each ground ball has a via to minimize impedance and conduct heat away from the device. (Section 13.4)
- Other than ground vias, there are no (or only a few) vias underneath or closely around the device. This create a good, solid, ground plane.

#### I.2 RGMII interface

This section can be skipped if you do not have any device connected to the RGMII interface.

 $\Box$  The RGMII traces are length and impedance matched.

#### I.3 Power supply decoupling

- $\Box$  The decoupling capacitors are all placed close to a supply pin (Section 13).
- $\Box$  The decoupling capacitors are spaced around the device (Section 13).
- The ground side of each decoupling capacitor has a direct path back to the center ground of the device.

#### I.4 PLL\_AVDD

The PLL\_AVDD filter (especially the capacitor) is placed close to the PLL\_AVDD pin (Section 13).

-XM()S