# E·XFL

### NXP USA Inc. - KMPC8280CZUQLDA Datasheet



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC G2_LE                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 333MHz                                                                  |
| Co-Processors/DSP               | Communications; RISC CPM                                                |
| RAM Controllers                 | DRAM, SDRAM                                                             |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100Mbps (3)                                                          |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 (1)                                                             |
| Voltage - I/O                   | 3.3V                                                                    |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                       |
| Package / Case                  | 480-LBGA Exposed Pad                                                    |
| Supplier Device Package         | 480-TBGA (37.5x37.5)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8280czuqlda |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

- Common on-chip processor (COP) test interface
- High-performance (SPEC95 benchmark at 450 MHz; 855 Dhrystones MIPS at 450 MHz)
- Supports bus snooping
- Support for data cache coherency
- Floating-point unit (FPU)
- Separate power supply for internal logic and for I/O
- Separate PLLs for G2\_LE core and for the communications processor module (CPM)
  - G2\_LE core and CPM can run at different frequencies for power/performance optimization
  - Internal core/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 4.5:1, 5:1, 6:1, 7:1, 8:1
  - Internal CPM/bus clock multiplier that provides ratios 2:1, 2.5:1, 3:1, 3.5:1, 4:1, 5:1, 6:1, 8:1 ratios
- 64-bit data and 32-bit address 60x bus
  - Bus supports multiple master designs
  - Supports single- and four-beat burst transfers
  - 64-, 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
  - Supports data parity or ECC and address parity
- 32-bit data and 18-bit address local bus
  - Single-master bus, supports external slaves
  - Eight-beat burst transfers
  - 32-, 16-, and 8-bit port sizes controlled by on-chip memory controller
- 60x-to-PCI bridge
  - Programmable host bridge and agent
  - 32-bit data bus, 66.67/83.3/100 MHz, 3.3 V
  - Synchronous and asynchronous 60x and PCI clock modes
  - All internal address space available to external PCI host
  - DMA for memory block transfers
  - PCI-to-60x address remapping
- PCI bridge
  - PCI Specification Revision 2.2 compliant and supports frequencies up to 66 MHz
  - On-chip arbitration
  - Support for PCI-to-60x-memory and 60x-memory-to-PCI streaming
  - PCI host bridge or peripheral capabilities
  - Includes 4 DMA channels for the following transfers:
    - PCI-to-60x to 60x-to-PCI
    - 60x-to-PCI to PCI-to-60x
    - 60x-to-PCI to 60x-to-PCI



#### Thermal Characteristics

- <sup>4</sup> V<sub>IL</sub> for IIC interface does not match IIC standard, but does meet IIC standard for V<sub>OL</sub> and should not cause any compatibility issue.
- <sup>5</sup> MPC8280, MPC8275VR, MPC8275ZQ only.

## 4 Thermal Characteristics

This table describes thermal characteristics for both the packages. See Table 2 for information on a given SoC's package. Discussions of each characteristic are provided in Section 4.1, "Estimation with Junction-to-Ambient Thermal Resistance," and Section 4.5, "Experimental Determination." For the these discussions,  $P_D = (V_{DD} \times I_{DD}) + PI/O$ , where PI/O is the power dissipation of the I/O drivers.

| Characteristic                       | Symbol                | Va       | lue      | Unit          | Air Flow           |  |
|--------------------------------------|-----------------------|----------|----------|---------------|--------------------|--|
| Characteristic                       | Symbol                | 480 TBGA | 516 PBGA | Onic          |                    |  |
| Junction to ambient—                 | P                     | 16       | 27       | 0 <b>0</b> 00 | Natural convection |  |
| single-layer board                   | н <sub>өјд</sub>      | 11       | 21       | °C/W          | 1 m/s              |  |
| Junction to ambient—                 |                       | 12       | 19       | 0000          | Natural convection |  |
| four-layer board                     | $R_{\theta JA}$       | 9        | 16       | °C/W          | 1 m/s              |  |
| Junction to board <sup>2</sup>       | $R_{\theta J B}$      | 6        | 11       | °C/W          | _                  |  |
| Junction to case <sup>3</sup>        | $R_{	extsf{	heta}JC}$ | 2        | 8        | °C/W          | _                  |  |
| Junction-to-package top <sup>4</sup> | $\Psi_{JT}$           | 2        | 2        | °C/W          |                    |  |

**Table 6. Thermal Characteristics** 

<sup>1</sup> Assumes no thermal vias

<sup>2</sup> Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.

<sup>3</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

<sup>4</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## 4.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in C can be obtained from the following equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta IA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.



**AC Electrical Characteristics** 

#### **AC Electrical Characteristics** 6

The following sections include illustrations and tables of clock diagrams, signals, and CPM outputs and inputs for 66.67/83.33/100 MHz devices. Note that AC timings are based on a 50-pf load for MAX Delay and 10-pf load for MIN delay. Typical output buffer impedances are shown in this table.

| Output Buffers    | Typical Impedance ( $\Omega$ ) |
|-------------------|--------------------------------|
| 60x bus           | 45 or 27 <sup>2</sup>          |
| Local bus         | 45                             |
| Memory controller | 45 or 27 <sup>2</sup>          |
| Parallel I/O      | 45                             |
| PCI               | 27                             |

| Table 8. | Output | Buffer | Impedances |
|----------|--------|--------|------------|
|----------|--------|--------|------------|

1 These are typical values at 65° C. Impedance may vary by ±25% with process and temperature.

2 On silicon revision 0.0 (mask #: 0K49M), selectable impedance is not available. Impedance is set at 45  $\Omega$ .

On all other revisions, impedance value is selected through the SIUMCR[20,21]. See the SoC reference manual.

#### 6.1 **CPM AC Characteristics**

This table lists CPM output characteristics.

TDM outputs/SI

**PIO** outputs

TIMER/IDMA outputs

| Spec N | lumber | Characteristic                                   | Value (ns)    |        |         |        |        |         |  |  |  |  |
|--------|--------|--------------------------------------------------|---------------|--------|---------|--------|--------|---------|--|--|--|--|
| Max    | Min    |                                                  | Minimum Delay |        |         |        |        |         |  |  |  |  |
|        |        |                                                  | 66 MHz        | 83 MHz | 100 MHz | 66 MHz | 83 MHz | 100 MHz |  |  |  |  |
| sp36a  | sp37a  | FCC outputs—internal clock (NMSI)                | 6             | 5.5    | 5.5     | 0.5    | 0.5    | 0.5     |  |  |  |  |
| sp36b  | sp37b  | FCC outputs—external clock (NMSI)                | 8             | 8      | 8       | 2      | 2      | 2       |  |  |  |  |
| sp38a  | sp39a  | SCC/SMC/SPI/I2C outputs—internal clock (NMSI)    | 10            | 10     | 10      | 0      | 0      | 0       |  |  |  |  |
| sp38b  | sp39b  | SCC/SMC/SPI/I2C outputs—external<br>clock (NMSI) | 8             | 8      | 8       | 2      | 2      | 2       |  |  |  |  |

Table 9. AC Characteristics for CPM Outputs<sup>1</sup>

Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.

11

11

11

11

11

11

11

11

11

2.5

0.5

0.5

2.5

0.5

0.5

2.5

0.5

0.5

sp40

sp42

sp42a

sp41

sp43

sp43a

| Parameter                                                                 | Symbol <sup>2</sup>                        | Min      | Мах      | Unit     | Notes        |
|---------------------------------------------------------------------------|--------------------------------------------|----------|----------|----------|--------------|
| Input hold times<br>Boundary-scan data<br>TMS, TDI                        | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 |          | ns<br>ns | 4, 7<br>4, 7 |
| Output valid times<br>Boundary-scan data<br>TDO                           | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> |          | 10<br>10 | ns<br>ns | 5 7<br>5 7   |
| Output hold times<br>Boundary-scan data<br>TDO                            | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 1<br>1   |          | ns<br>ns | 5,7<br>5,7   |
| JTAG external clock to output high impedance<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 1        | 10<br>10 | ns<br>ns | 5 6<br>5,6   |

## Table 16. JTAG Timings<sup>1</sup> (continued)

<sup>1</sup> All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load. Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

<sup>2</sup> The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

- <sup>3</sup> TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- <sup>4</sup> Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- <sup>5</sup> Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.
- <sup>6</sup> Guaranteed by design.
- <sup>7</sup> Guaranteed by design and device characterization.

## 7 Clock Configuration Modes

This SoC includes the following clocking modes:

- Local
- PCI host
- PCI agent

The clocking mode is set according to the following input pins as shown in the following table:

- PCI\_MODE
- PCI\_CFG[0]
- PCI\_MODCK



|          | Pins       |                        | Clocking Mode | PCI Clock | Reference |  |  |
|----------|------------|------------------------|---------------|-----------|-----------|--|--|
| PCI_MODE | PCI_CFG[0] | PCI_MODCK <sup>1</sup> |               | (MHZ)     | nelerence |  |  |
| 1        | —          | —                      | Local bus     | —         | Table 18  |  |  |
| 0        | 0          | 0                      | PCI host      | 50–66     | Table 19  |  |  |
| 0        | 0          | 1                      |               | 25–50     | Table 20  |  |  |
| 0        | 1          | 0                      | PCI agent     | 50–66     | Table 21  |  |  |
| 0        | 1          | 1                      |               | 25–50     | Table 22  |  |  |

Table 17. SoC Clocking Modes

<sup>1</sup> Determines PCI clock frequency range. See Section 7.2, "PCI Host Mode," and Section 7.3, "PCI Agent Mode."

Within each mode, the configuration of bus, core, PCI, and CPM frequencies is determined by seven bits during the power-on reset—three hardware configuration pins (MODCK[1–3]) and four bits from hardware configuration word[28–31] (MODCK\_H). Both the PLLs and the dividers are set according to the selected clock operation mode as described in the following sections.

## 7.1 Local Bus Mode

This table lists clock configurations for the SoC in local bus mode. The frequencies listed are for the purpose of illustration only. Users must select a mode and input bus frequency so that the resulting configuration does not exceed the frequency rating of the user's device.

### NOTE

Clock configurations change only after PORESET is asserted.

| Mode <sup>2</sup>             | Bus (<br>(M | Clock <sup>3</sup><br>IHz) | CPM<br>Multiplication | CPM<br>(MI | Clock<br>Hz) | CPU<br>Multiplication | CPU Clock<br>(MHz) |       |  |  |  |  |  |
|-------------------------------|-------------|----------------------------|-----------------------|------------|--------------|-----------------------|--------------------|-------|--|--|--|--|--|
| MODCK_H-MODCK[1:3]            | Low         | High                       | Factor <sup>4</sup>   | Low        | High         | Factor <sup>5</sup>   | Low                | High  |  |  |  |  |  |
| Default Modes (MODCK_H= 0000) |             |                            |                       |            |              |                       |                    |       |  |  |  |  |  |
| 0000_000                      | 37.5        | 133.3                      | 3                     | 112.5      | 400.0        | 4                     | 150.0              | 533.3 |  |  |  |  |  |
| 0000_001                      | 33.3        | 133.3                      | 3                     | 100.0      | 400.0        | 5                     | 166.7              | 666.7 |  |  |  |  |  |
| 0000_010                      | 37.5        | 100.0                      | 4                     | 150.0      | 400.0        | 4                     | 150.0              | 400.0 |  |  |  |  |  |
| 0000_011                      | 30.0        | 100.0                      | 4                     | 120.0      | 400.0        | 5                     | 150.0              | 500.0 |  |  |  |  |  |
| 0000_100                      | 60.0        | 167.0                      | 2                     | 120.0      | 334.0        | 2.5                   | 150.0              | 417.5 |  |  |  |  |  |
| 0000_101                      | 50.0        | 167.0                      | 2                     | 100.0      | 334.0        | 3                     | 150.0              | 501.0 |  |  |  |  |  |
| 0000_110                      | 60.0        | 160.0                      | 2.5                   | 150.0      | 400.0        | 2.5                   | 150.0              | 400.0 |  |  |  |  |  |
| 0000_111                      | 50.0        | 160.0                      | 2.5                   | 125.0      | 400.0        | 3                     | 150.0              | 480.0 |  |  |  |  |  |
|                               |             |                            | Full Configurat       | ion Mode   | S            |                       |                    |       |  |  |  |  |  |
| 0001_000                      | 50.0        | 167.0                      | 2                     | 100.0      | 334.0        | 4                     | 200.0              | 668.0 |  |  |  |  |  |

Table 18. Clock Configurations for Local Bus Mode<sup>1</sup>



**Clock Configuration Modes** 

| Mode <sup>2</sup>  | Bus<br>(N | Clock <sup>3</sup><br>IHz) | CPM<br>Multiplication | CPM<br>(M | Clock<br>Hz) | CPU<br>Multiplication | CPU<br>(N | Clock<br>IHz) |
|--------------------|-----------|----------------------------|-----------------------|-----------|--------------|-----------------------|-----------|---------------|
| MODCK_H-MODCK[1:3] | Low       | High                       | Factor <sup>4</sup>   | Low       | High         | Factor <sup>5</sup>   | Low       | High          |
| 0001_001           | 50.0      | 167.0                      | 2                     | 100.0     | 334.0        | 5                     | 250.0     | 835.0         |
| 0001_010           | 50.0      | 145.8                      | 2                     | 100.0     | 291.7        | 6                     | 300.0     | 875.0         |
| 0001_011           |           | 1                          |                       | Re        | served       |                       | 1         |               |
| 0001_100           |           |                            |                       | Re        | served       |                       |           |               |
|                    |           |                            |                       |           |              |                       |           |               |
| 0001_101           | 37.5      | 133.3                      | 3                     | 112.5     | 400.0        | 4                     | 150.0     | 533.3         |
| 0001_110           | 33.3      | 133.3                      | 3                     | 100.0     | 400.0        | 5                     | 166.7     | 666.7         |
| 1000_111           | 33.3      | 133.3                      | 3                     | 100.0     | 400.0        | 5.5                   | 183.3     | 733.3         |
| 0001_111           | 33.3      | 133.3                      | 3                     | 100.0     | 400.0        | 6                     | 200.0     | 800.0         |
| 0010_000           |           |                            |                       | Re        | served       |                       |           |               |
| 0010_001           |           |                            |                       | Re        | served       |                       |           |               |
|                    |           |                            |                       |           |              |                       |           |               |
| 0010_010           | 37.5      | 100.0                      | 4                     | 150.0     | 400.0        | 4                     | 150.0     | 400.0         |
| 0010_011           | 30.0      | 100.0                      | 4                     | 120.0     | 400.0        | 5                     | 150.0     | 500.0         |
| 0010_100           | 25.0      | 100.0                      | 4                     | 100.0     | 400.0        | 6                     | 150.0     | 600.0         |
| 0010_101           | 25.0      | 100.0                      | 4                     | 100.0     | 400.0        | 7                     | 175.0     | 700.0         |
| 0010_110           | 25.0      | 100.0                      | 4                     | 100.0     | 400.0        | 8                     | 200.0     | 800.0         |
|                    |           | 1                          |                       | 1         | 1            |                       | 1         |               |
| 0010_111           |           |                            |                       | Re        | served       |                       |           |               |
| 0011_000           | 30.0      | 80.0                       | 5                     | 150.0     | 400.0        | 5                     | 150.0     | 400.0         |
| 0011_001           | 25.0      | 80.0                       | 5                     | 125.0     | 400.0        | 6                     | 150.0     | 480.0         |
| 0011_010           | 25.0      | 80.0                       | 5                     | 125.0     | 400.0        | 7                     | 175.0     | 560.0         |
| 0011_011           | 25.0      | 80.0                       | 5                     | 125.0     | 400.0        | 8                     | 200.0     | 640.0         |
|                    |           | L                          |                       | L         |              |                       | L         |               |
| 0011_100           |           |                            |                       | Re        | served       |                       |           |               |
| 0011_101           |           |                            |                       | Re        | served       |                       |           |               |
| 0011_110           | 25.0      | 66.7                       | 6                     | 150.0     | 400.0        | 6                     | 150.0     | 400.0         |
| 0011_111           | 25.0      | 66.7                       | 6                     | 150.0     | 400.0        | 7                     | 175.0     | 466.7         |
| 0100_000           | 25.0      | 66.7                       | 6                     | 150.0     | 400.0        | 8                     | 200.0     | 533.3         |
|                    |           |                            |                       |           | •            | 1                     |           |               |
| 0101_101           | 75.0      | 167.0                      | 2                     | 150.0     | 334.0        | 2                     | 166.7     | 334.0         |
| 0101_110           | 60.0      | 167.0                      | 2                     | 120.0     | 334.0        | 2.5                   | 166.7     | 417.5         |
| 0101_111           | 50.0      | 167.0                      | 2                     | 100.0     | 334.0        | 3                     | 200.0     | 501.0         |

 Table 18. Clock Configurations for Local Bus Mode<sup>1</sup> (continued)



| Mode <sup>3</sup>      | Bus (<br>(M | Clock <sup>4</sup><br>Hz) | CPM<br>Multiplication | CPM<br>(M | Clock<br>Hz) | CPU<br>Multiplication | CPU<br>(M | Clock<br>Hz) | PCI<br>Division | PCI (<br>(M | Clock<br>Hz) |
|------------------------|-------------|---------------------------|-----------------------|-----------|--------------|-----------------------|-----------|--------------|-----------------|-------------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low         | High                      | Factor <sup>5</sup>   | Low       | High         | Factor <sup>6</sup>   | Low       | High         | Factor          | Low         | High         |
| 1010_011               | 75.0        | 100.0                     | 2                     | 150.0     | 200.0        | 3.5                   | 262.5     | 350.0        | 3               | 50.0        | 66.7         |
| 1010_100               | 75.0        | 100.0                     | 2                     | 150.0     | 200.0        | 4                     | 300.0     | 400.0        | 3               | 50.0        | 66.7         |
|                        |             |                           |                       |           |              | •                     |           |              |                 | •           |              |
| 1011_000               |             |                           |                       |           |              | Reserved              |           |              |                 |             |              |
| 1011_001               | 80.0        | 106.7                     | 2.5                   | 200.0     | 266.6        | 2.5                   | 200.0     | 266.6        | 4               | 50.0        | 66.7         |
| 1011_010               | 80.0        | 106.7                     | 2.5                   | 200.0     | 266.6        | 3                     | 240.0     | 320.0        | 4               | 50.0        | 66.7         |
| 1011_011               | 80.0        | 106.7                     | 2.5                   | 200.0     | 266.6        | 3.5                   | 280.0     | 373.3        | 4               | 50.0        | 66.7         |
| 1011_100               | 80.0        | 106.7                     | 2.5                   | 200.0     | 266.6        | 4                     | 320.0     | 426.6        | 4               | 50.0        | 66.7         |
| 1011_101               | 80.0        | 106.7                     | 2.5                   | 200.0     | 266.6        | 4.5                   | 360.0     | 480.0        | 4               | 50.0        | 66.7         |
|                        |             |                           |                       |           |              |                       | •         |              |                 |             |              |
| 1101_000               | 100.0       | 133.3                     | 2.5                   | 250.0     | 333.3        | 3                     | 300.0     | 400.0        | 5               | 50.0        | 66.7         |
| 1101_001               | 100.0       | 133.3                     | 2.5                   | 250.0     | 333.3        | 3.5                   | 350.0     | 466.6        | 5               | 50.0        | 66.7         |
| 1101_010               | 100.0       | 133.3                     | 2.5                   | 250.0     | 333.3        | 4                     | 400.0     | 533.3        | 5               | 50.0        | 66.7         |
| 1101_011               | 100.0       | 133.3                     | 2.5                   | 250.0     | 333.3        | 4.5                   | 450.0     | 599.9        | 5               | 50.0        | 66.7         |
| 1101_100               | 100.0       | 133.3                     | 2.5                   | 250.0     | 333.3        | 5                     | 500.0     | 666.6        | 5               | 50.0        | 66.7         |
|                        |             |                           |                       |           |              |                       | •         |              |                 |             |              |
| 1101_101               | 125.0       | 166.7                     | 2                     | 250.0     | 333.3        | 3                     | 375.0     | 500.0        | 5               | 50.0        | 66.7         |
| 1101_110               | 125.0       | 166.7                     | 2                     | 250.0     | 333.3        | 4                     | 500.0     | 666.6        | 5               | 50.0        | 66.7         |
|                        |             |                           |                       |           |              |                       | •         |              |                 |             |              |
| 1110_000               | 100.0       | 133.3                     | 3                     | 300.0     | 400.0        | 3.5                   | 350.0     | 466.6        | 6               | 50.0        | 66.7         |
| 1110_001               | 100.0       | 133.3                     | 3                     | 300.0     | 400.0        | 4                     | 400.0     | 533.3        | 6               | 50.0        | 66.7         |
| 1110_010               | 100.0       | 133.3                     | 3                     | 300.0     | 400.0        | 4.5                   | 450.0     | 599.9        | 6               | 50.0        | 66.7         |
| 1110_011               | 100.0       | 133.3                     | 3                     | 300.0     | 400.0        | 5                     | 500.0     | 666.6        | 6               | 50.0        | 66.7         |
| 1110_100               | 100.0       | 133.3                     | 3                     | 300.0     | 400.0        | 5.5                   | 550.0     | 733.3        | 6               | 50.0        | 66.7         |
|                        |             |                           |                       |           |              |                       |           |              |                 |             |              |
| 1100_000               |             |                           |                       |           |              | Reserved              |           |              |                 |             |              |
| 1100_001               |             |                           |                       |           |              | Reserved              |           |              |                 |             |              |
| 1100_010               |             |                           |                       |           |              | Reserved              |           |              |                 |             |              |

## Table 19. Clock Configurations for PCI Host Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)



**Clock Configuration Modes** 

## Table 21. Clock Configurations for PCI Agent Mode (PCI\_MODCK=0)<sup>1,2</sup> (continued)

| Mode <sup>3</sup>      | PCI (<br>(MI | Clock<br>Hz) | CPM<br>Multiplication | CPM<br>(M | Clock<br>Hz) | CPU<br>Multiplication | CPU<br>(M | Clock<br>Hz) | Bus<br>Division | Bus (<br>(MI | Clock<br>Hz) |
|------------------------|--------------|--------------|-----------------------|-----------|--------------|-----------------------|-----------|--------------|-----------------|--------------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low          | High         | Factor <sup>4</sup>   | Low       | High         | Factor <sup>5</sup>   | Low       | High         | Factor          | Low          | High         |
|                        |              |              |                       |           |              |                       |           |              |                 |              |              |
| 1001_000               |              |              |                       |           |              | Reserved              |           |              |                 |              |              |
| 1001_001               |              |              |                       |           |              | Reserved              |           |              |                 |              |              |
| 1001_010               |              | T            | 1                     | T         | 1            | Reserved              | T         | [            |                 | T            | •            |
| 1001_011               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 4                     | 200.0     | 266.6        | 4               | 50.0         | 66.7         |
| 1001_100               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 4.5                   | 225.0     | 300.0        | 4               | 50.0         | 66.7         |
|                        |              |              |                       |           |              |                       |           |              |                 |              |              |
| 1010_000               |              | T            |                       | T         |              | Reserved              | T         | -            |                 | T            |              |
| 1010_001               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 3                     | 200.0     | 266.6        | 3               | 66.7         | 88.9         |
| 1010_010               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 3.5                   | 233.3     | 311.1        | 3               | 66.7         | 88.9         |
| 1010_011               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 4                     | 266.7     | 355.5        | 3               | 66.7         | 88.9         |
| 1010_100               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 4.5                   | 300.0     | 400.0        | 3               | 66.7         | 88.9         |
|                        |              |              |                       |           |              |                       |           |              |                 |              |              |
| 1011_000               |              |              |                       | -         |              | Reserved              |           |              |                 | -            |              |
| 1011_001               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 2.5                   | 200.0     | 266.6        | 2.5             | 80.0         | 106.7        |
| 1011_010               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 3                     | 240.0     | 320.0        | 2.5             | 80.0         | 106.7        |
| 1011_011               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 3.5                   | 280.0     | 373.3        | 2.5             | 80.0         | 106.7        |
| 1011_100               | 50.0         | 66.7         | 4                     | 200.0     | 266.6        | 4                     | 320.0     | 426.6        | 2.5             | 80.0         | 106.7        |
|                        |              |              |                       |           |              |                       |           |              |                 |              |              |
| 1100_101               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 4                     | 400.0     | 533.3        | 3               | 100.0        | 133.3        |
| 1100_110               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 4.5                   | 450.0     | 599.9        | 3               | 100.0        | 133.3        |
| 1100_111               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 5                     | 500.0     | 666.6        | 3               | 100.0        | 133.3        |
| 1101_000               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 5.5                   | 550.0     | 733.3        | 3               | 100.0        | 133.3        |
|                        |              |              |                       |           |              |                       |           |              |                 |              |              |
| 1101_001               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 3.5                   | 420.0     | 559.9        | 2.5             | 120.0        | 160.0        |
| 1101_010               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 4                     | 480.0     | 639.9        | 2.5             | 120.0        | 160.0        |
| 1101_011               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 4.5                   | 540.0     | 719.9        | 2.5             | 120.0        | 160.0        |
| 1101_100               | 50.0         | 66.7         | 6                     | 300.0     | 400.0        | 5                     | 600.0     | 799.9        | 2.5             | 120.0        | 160.0        |
|                        | •            |              | •                     |           |              | -                     | •         |              | -               |              |              |
| 1110_000               | 50.0         | 66.7         | 5                     | 250.0     | 333.3        | 2.5                   | 312.5     | 416.6        | 2               | 125.0        | 166.7        |
| 1110_001               | 50.0         | 66.7         | 5                     | 250.0     | 333.3        | 3                     | 375.0     | 500.0        | 2               | 125.0        | 166.7        |
| 1110_010               | 50.0         | 66.7         | 5                     | 250.0     | 333.3        | 3.5                   | 437.5     | 583.3        | 2               | 125.0        | 166.7        |



## Table 22. Clock Configurations for PCI Agent Mode (PCI\_MODCK=1)<sup>1,2</sup> (continued)

| Mode <sup>3</sup>      | PCI (<br>(M | Clock<br>Hz) | CPM<br>Multiplication | CPM<br>(M | Clock<br>Hz) | CPU<br>Multiplication | CPU (Mi<br>CPU (Mi |       | Bus    | Bus<br>(M | Clock<br>Hz) |
|------------------------|-------------|--------------|-----------------------|-----------|--------------|-----------------------|--------------------|-------|--------|-----------|--------------|
| MODCK_H-<br>MODCK[1-3] | Low         | High         | Factor <sup>4</sup>   | Low       | High         | Factor <sup>5</sup>   | Low                | High  | Factor | Low       | High         |
| 0000_111               | 25.0        | 50.0         | 8                     | 200.0     | 400.0        | 3                     | 240.0              | 480.0 | 2.5    | 80.0      | 160.0        |
|                        |             |              |                       | Full C    | onfigu       | ration Modes          |                    |       |        |           | •            |
| 0001_001               | 30.0        | 50.0         | 4                     | 120.0     | 200.0        | 5                     | 150.0              | 250.0 | 4      | 30.0      | 50.0         |
| 0001_010               | 25.0        | 50.0         | 4                     | 100.0     | 200.0        | 6                     | 150.0              | 300.0 | 4      | 25.0      | 50.0         |
| 0001_011               | 25.0        | 50.0         | 4                     | 100.0     | 200.0        | 7                     | 175.0              | 350.0 | 4      | 25.0      | 50.0         |
| 0001_100               | 25.0        | 50.0         | 4                     | 100.0     | 200.0        | 8                     | 200.0              | 400.0 | 4      | 25.0      | 50.0         |
|                        |             |              |                       |           |              |                       |                    |       |        |           |              |
| 0010_001               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 3                     | 180.0              | 360.0 | 2.5    | 60.0      | 120.0        |
| 0010_010               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 3.5                   | 210.0              | 420.0 | 2.5    | 60.0      | 120.0        |
| 0010_011               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 4                     | 240.0              | 480.0 | 2.5    | 60.0      | 120.0        |
| 0010_100               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 4.5                   | 270.0              | 540.0 | 2.5    | 60.0      | 120.0        |
|                        |             |              |                       |           |              |                       |                    |       |        |           |              |
| 0011_000               |             |              |                       |           |              | Reserved              |                    |       |        |           |              |
| 0011_001               | 37.5        | 50.0         | 4                     | 150.0     | 200.0        | 3                     | 150.0              | 200.0 | 3      | 50.0      | 66.7         |
| 0011_010               | 32.1        | 50.0         | 4                     | 128.6     | 200.0        | 3.5                   | 150.0              | 233.3 | 3      | 42.9      | 66.7         |
| 0011_011               | 28.1        | 50.0         | 4                     | 112.5     | 200.0        | 4                     | 150.0              | 266.7 | 3      | 37.5      | 66.7         |
| 0011_100               | 25.0        | 50.0         | 4                     | 100.0     | 200.0        | 4.5                   | 150.0              | 300.0 | 3      | 33.3      | 66.7         |
|                        |             |              |                       |           |              |                       |                    |       |        |           |              |
| 0100_000               |             |              |                       |           |              | Reserved              |                    |       |        |           |              |
| 0100_001               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 3                     | 150.0              | 300.0 | 3      | 50.0      | 100.0        |
| 0100_010               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 3.5                   | 175.0              | 350.0 | 3      | 50.0      | 100.0        |
| 0100_011               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 4                     | 200.0              | 400.0 | 3      | 50.0      | 100.0        |
| 0100_100               | 25.0        | 50.0         | 6                     | 150.0     | 300.0        | 4.5                   | 225.0              | 450.0 | 3      | 50.0      | 100.0        |
|                        |             |              |                       |           |              |                       |                    |       |        |           |              |
| 0101_000               | 30.0        | 50.0         | 5                     | 150.0     | 250.0        | 2.5                   | 150.0              | 250.0 | 2.5    | 60.0      | 100.0        |
| 0101_001               | 25.0        | 50.0         | 5                     | 125.0     | 250.0        | 3                     | 150.0              | 300.0 | 2.5    | 50.0      | 100.0        |
| 0101_010               | 25.0        | 50.0         | 5                     | 125.0     | 250.0        | 3.5                   | 175.0              | 350.0 | 2.5    | 50.0      | 100.0        |
| 0101_011               | 25.0        | 50.0         | 5                     | 125.0     | 250.0        | 4                     | 200.0              | 400.0 | 2.5    | 50.0      | 100.0        |
| 0101_100               | 25.0        | 50.0         | 5                     | 125.0     | 250.0        | 4.5                   | 225.0              | 450.0 | 2.5    | 50.0      | 100.0        |
| 0101_101               | 25.0        | 50.0         | 5                     | 125.0     | 250.0        | 5                     | 250.0              | 500.0 | 2.5    | 50.0      | 100.0        |
| 0101_110               | 25.0        | 50.0         | 5                     | 125.0     | 250.0        | 5.5                   | 275.0              | 550.0 | 2.5    | 50.0      | 100.0        |
|                        | •           | ·            |                       | ·         | ·            |                       | ·                  | ·     |        | ·         | ·            |



## Table 23. MPC8280 and MPC8270 (ZU and VV Packages) Pinout List (continued)

| Pin Name                     |              | <br> |
|------------------------------|--------------|------|
| MPC8280/MPC8270              | MPC8280 only | Ball |
| D51                          |              | C12  |
| D52                          |              | B10  |
| D53                          |              | A7   |
| D54                          |              | C6   |
| D55                          |              | D5   |
| D56                          |              | B18  |
| D57                          |              | B16  |
| D58                          |              | E14  |
| D59                          |              | D12  |
| D60                          |              | C10  |
| D61                          |              | E8   |
| D62                          |              | D6   |
| D63                          |              | C2   |
| DP0/RSRV/EXT_BR2             |              | B22  |
| IRQ1/DP1/EXT_BG2             |              | A22  |
| IRQ2/DP2/TLBISYNC/EXT_DBG2   |              | E21  |
| IRQ3/DP3/CKSTP_OUT/EXT_BR3   |              | D21  |
| IRQ4/DP4/CORE_SRESET/EXT_BG3 |              | C21  |
| IRQ5/CINT/DP5/TBEN/EXT_DBG3  |              | B21  |
| IRQ6/DP6/CSE0                |              | A21  |
| IRQ7/DP7/CSE1                |              | E20  |
| PSDVAL                       |              | V3   |
| TA                           |              | C22  |
| TEA                          |              | V5   |
| GBL/IRQ1                     |              | W1   |
| CI/BADDR29/IRQ2              |              | U2   |
| WT/BADDR30/IRQ3              |              | U3   |
| L2_HIT/IRQ4                  |              | Y4   |
| CPU_BG/BADDR31/IRQ5/CINT     |              | U4   |
| CPU_DBG                      |              | R2   |
| CPU_BR                       |              | Y3   |
| CSO                          |              | F25  |
| CS1                          |              | C29  |



## Table 23. MPC8280 and MPC8270 (ZU and VV Packages) Pinout List (continued)

| P                                                         | Dell                                                                                                 |                   |  |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------|--|
| MPC8280/MPC8270                                           | MPC8280 only                                                                                         | Ball              |  |
| PC24/CLK8/TOUT4                                           | FCC2_UT8_TXD3                                                                                        | AF9 <sup>2</sup>  |  |
| PC25/CLK7/BRGO4                                           | FCC2_UT8_TXD2                                                                                        | AE8 <sup>2</sup>  |  |
| PC26/CLK6/TOUT3/TMCLK                                     |                                                                                                      | AJ6 <sup>2</sup>  |  |
| PC27/FCC3_TXD/FCC3_MII_TXD0/<br>FCC3_RMII_TXD0/CLK5/BRGO3 |                                                                                                      | AG2 <sup>2</sup>  |  |
| PC28/CLK4/TIN1/TOUT2/CTS2/CLSN2/<br>FCC2_RXADDR4          |                                                                                                      | AF3 <sup>2</sup>  |  |
| PC29/CLK3/TIN2/BRGO2/CTS1/CLSN1                           |                                                                                                      | AF2 <sup>2</sup>  |  |
| PC30/CLK2/TOUT1                                           | FCC2_UT8_TXD3                                                                                        | AE1 <sup>2</sup>  |  |
| PC31/CLK1/BRGO1                                           |                                                                                                      | AD1 <sup>2</sup>  |  |
| PD4/BRGO8/FCC3_RTS/SMRXD2                                 | L1TSYNCD1/L1GNTD1                                                                                    | AC28 <sup>2</sup> |  |
| PD5/DONE1                                                 | FCC1_UT16_TXD3                                                                                       | AD27 <sup>2</sup> |  |
| PD6/DACK1                                                 | FCC1_UT16_TXD4                                                                                       | AF29 <sup>2</sup> |  |
| PD7/SMSYN1/FCC1_TXCLAV2                                   | FCC1_UTM_TXADDR3/<br>FCC1_UTS_TXADDR3/<br>FCC2_UTM_TXADDR4<br>FCC2_UTS_TXADDR1                       | AF28 <sup>2</sup> |  |
| PD8/SMRXD1/BRGO5                                          | FCC2_UT_TXPRTY                                                                                       | AG25 <sup>2</sup> |  |
| PD9/SMTXD1/BRGO3                                          | FCC2_UT_RXPRTY                                                                                       | AH26 <sup>2</sup> |  |
| PD10/L1CLKOB2/BRGO4                                       | FCC2_UT8_RXD1/L1RSYNCB1                                                                              | AJ27 <sup>2</sup> |  |
| PD11/L1RQB2                                               | FCC2_UT8_RXD0/L1TSYNCB1/<br>L1GNTB1                                                                  | AJ23 <sup>2</sup> |  |
| PD12                                                      | SI1_L1ST2/L1RXDB1                                                                                    | AG23 <sup>2</sup> |  |
| PD13                                                      | SI1_L1ST1/L1TXDB1                                                                                    | AJ22 <sup>2</sup> |  |
| PD14/L1CLKOC2/I2CSCL                                      | FCC1_UT16_RXD0                                                                                       | AE20 <sup>2</sup> |  |
| PD15/L1RQC2/I2CSDA                                        | FCC1_UT16_RXD1                                                                                       | AJ20 <sup>2</sup> |  |
| PD16/SPIMISO                                              | FCC1_UT_TXPRTY/L1TSYNCC1/<br>L1GNTC1                                                                 | AG18 <sup>2</sup> |  |
| PD17/BRGO2/SPIMOSI                                        | FCC1_UT_RXPRTY                                                                                       | AG17 <sup>2</sup> |  |
| PD18/SPICLK                                               | FCC1_UTM_RXADDR4/<br>FCC1_UTS_RXADDR4/<br>FCC1_UTM_RXCLAV3/<br>FCC2_UTM_RXADDR3/<br>FCC2_UTS_RXADDR0 | AF16 <sup>2</sup> |  |
| PD19/SPISEL/BRGO1                                         | FCC1_UTM_TXADDR4/<br>FCC1_UTS_TXADDR4/<br>FCC1_UTM_TXCLAV3/<br>FCC2_UTM_TXADDR3/<br>FCC2_UTS_TXADDR0 | AH15 <sup>2</sup> |  |



#### Table 23. MPC8280 and MPC8270 (ZU and VV Packages) Pinout List (continued)

| Pin Name        |              | Pall                                                                                                                                                                                                                                                             |
|-----------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPC8280/MPC8270 | MPC8280 only | Daii                                                                                                                                                                                                                                                             |
| Core power      |              | U28, U29, K28, K29, A9, A19, B19,<br>M1, M2, Y1, Y2, AC1, AC2, AH19,<br>AJ19, AH10, AJ10, AJ5                                                                                                                                                                    |
| Ground          |              | AA5, AB1 <sup>6</sup> , AB2 <sup>7</sup> , AF21, AF14, AF8,<br>AE7, AF11, AE17, AE23, AC26,<br>AB25, Y26, V25, T26, R25, P26,<br>M25, K27, H25, G26, D7, D10, D14,<br>D16, D20, D23, C9, E11, E13, E15,<br>E19, E22, B3, G5, H4, K5, M3, P5,<br>T4, Y5, AA2, AC3 |

<sup>1</sup> Should be tied to VDDH via a 2K  $\Omega$  external pull-up resistor.

- <sup>2</sup> The default configuration of the CPM pins (PA[0–31], PB[4–31], PC[0–31], PD[4–31]) is input. To prevent excessive DC current, it is recommended to either pull unused pins to GND or VDDH, or to configure them as outputs.
- <sup>3</sup> Must be pulled down or left floating.
- <sup>4</sup> If PCI is not desired, must be pulled up or left floating.
- <sup>5</sup> Sphere is not connected to die.
- <sup>6</sup> GNDSYN (AB1): This pin exists as a separate ground signal in MPC826x(A) devices; it does not exist as a separate ground signal on the SoC. New designs must connect AB1 to GND and follow the suggestions in Section 4.6, "Layout Practices." Old designs in which the MPC8280 is used as a drop-in replacement can leave the pin connected to GND with the noise filtering capacitors.
- <sup>7</sup> XFC (AB2) pin: This pin is used in MPC826x(A) devices; it is not used in MPC8280 because there is no need for external capacitor to operate the PLL. New designs should connect AB2 (XFC) pin to GND. Old designs in which the SoC is used as a drop-in replacement can leave the pin connected to the current capacitor.

This table describes symbols used in Table 23.

#### Table 24. Symbol Legend

| Symbol  | Meaning                                                                     |
|---------|-----------------------------------------------------------------------------|
| OVERBAR | Signals with overbars, such as $\overline{TA}$ , are active low.            |
| UTM     | Indicates that a signal is part of the UTOPIA master interface.             |
| UTS     | Indicates that a signal is part of the UTOPIA slave interface.              |
| UT8     | Indicates that a signal is part of the 8-bit UTOPIA interface.              |
| UT16    | Indicates that a signal is part of the 16-bit UTOPIA interface.             |
| MII     | Indicates that a signal is part of the media independent interface.         |
| RMII    | Indicates that a signal is part of the reduced media independent interface. |

## 8.2 VR and ZQ Packages—MPC8275 and MPC8270

The following figures and table represent the alternate 516 PBGA package. For information on the standard package for the MPC8280 and the MPC8270, see Section 8.1, "ZU and VV Packages—MPC8280 and MPC8270.



| Pin Name        |              |      |
|-----------------|--------------|------|
| MPC8275/MPC8270 | MPC8275 only | Ball |
| A0              |              | D5   |
| A1              |              | E8   |
| A2              |              | C4   |
| A3              |              | B4   |
| A4              |              | A4   |
| A5              |              | D7   |
| A6              |              | D8   |
| A7              |              | C6   |
| A8              |              | B5   |
| A9              |              | B6   |
| A10             |              | C7   |
| A11             |              | C8   |
| A12             |              | A6   |
| A13             |              | D9   |
| A14             |              | F11  |
| A15             |              | B7   |
| A16             |              | B8   |
| A17             |              | C9   |
| A18             |              | A7   |
| A19             |              | B9   |
| A20             |              | E11  |
| A21             |              | A8   |
| A22             |              | D11  |
| A23             |              | B10  |
| A24             |              | C11  |
| A25             |              | A9   |
| A26             |              | B11  |
| A27             |              | C12  |
| A28             |              | D12  |
| A29             |              | A10  |
| A30             |              | B12  |
| A31             |              | B13  |
| тто             |              | E7   |

## Table 25. MPC8275 and MPC8270 (VR and ZQ Packages) Pinout List (continued)



| Pin Name        |              | 2.11 |
|-----------------|--------------|------|
| MPC8275/MPC8270 | MPC8275 only |      |
| D20             |              | M2   |
| D21             |              | К2   |
| D22             |              | J1   |
| D23             |              | G4   |
| D24             |              | U5   |
| D25             |              | Т5   |
| D26             |              | P5   |
| D27             |              | P3   |
| D28             |              | M3   |
| D29             |              | КЗ   |
| D30             |              | H2   |
| D31             |              | G5   |
| D32             |              | AA1  |
| D33             |              | V2   |
| D34             |              | U1   |
| D35             |              | P2   |
| D36             |              | M4   |
| D37             |              | K4   |
| D38             |              | НЗ   |
| D39             |              | F2   |
| D40             |              | Y2   |
| D41             |              | U3   |
| D42             |              | T2   |
| D43             |              | N2   |
| D44             |              | M5   |
| D45             |              | K1   |
| D46             |              | H4   |
| D47             |              | F1   |
| D48             |              | W2   |
| D49             |              | T4   |
| D50             |              | R3   |
| D51             |              | N4   |
| D52             |              | M1   |

## Table 25. MPC8275 and MPC8270 (VR and ZQ Packages) Pinout List (continued)



## Table 25. MPC8275 and MPC8270 (VR and ZQ Packages) Pinout List (continued)

| Pin Name                 |              | D-II |
|--------------------------|--------------|------|
| MPC8275/MPC8270          | MPC8275 only | Ball |
| LSDCAS/LGPL3/PCI_MODCKH3 |              | AD5  |
| LGTA/LUPMWAIT/LGPL4/LPBS |              | AC5  |
| LGPL5/LSDAMUX/PCI_MODCK  |              | AB5  |
| LWR                      |              | AF6  |
| L_A14/PAR                |              | AE13 |
| L_A15/FRAME/SMI          |              | AD15 |
| L_A16/TRDY               |              | AF16 |
| L_A17/IRDY/CKSTP_OUT     |              | AF15 |
| L_A18/STOP               |              | AE15 |
| L_A19/DEVSEL             |              | AE14 |
| L_A20/IDSEL              |              | AC17 |
| L_A21/PERR               |              | AD14 |
| L_A22/SERR               |              | AF13 |
| L_A23/REQ0               |              | AE20 |
| L_A24/REQ1/HSEJSW        |              | AC14 |
| L_A25/GNT0               |              | AC19 |
| L_A26/GNT1/HSLED         |              | AD13 |
| L_A27/GNT2/HSENUM        |              | AF21 |
| L_A28/RST/CORE_SRESET    |              | AF22 |
| L_A29/INTA               |              | AE21 |
| L_A30/REQ2               |              | AB14 |
| L_A31/DLLOUT             |              | AD20 |
| LCL_D0/AD0               |              | AB9  |
| LCL_D1/AD1               |              | AB10 |
| LCL_D2/AD2               |              | AC10 |
| LCL_D3/AD3               |              | AD10 |
| LCL_D4/AD4               |              | AE10 |
| LCL_D5/AD5               |              | AF10 |
| LCL_D6/AD6               |              | AF11 |
| LCL_D7/AD7               |              | AB12 |
| LCL_D8/AD8               | LCL_D8/AD8   |      |
| LCL_D9/AD9               |              | AF12 |
| LCL_D10/AD10             |              | AE11 |



#### Table 25. MPC8275 and MPC8270 (VR and ZQ Packages) Pinout List (continued)

| Pin Name                |                                                                                                      | D-II                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPC8275/MPC8270         | MPC8275 only                                                                                         | Ball                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| PD27/TXD2               | FCC1_UT16_RXD7                                                                                       | H22 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PD28/RXD2               | FCC1_UT16_TXD7                                                                                       | B22 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PD29/RTS1/TENA1         | FCC1_UTM_RXADDR3/<br>FCC1_UTS_RXADDR3/<br>FCC1_UTM_RXCLAV2/<br>FCC2_UTM_RXADDR4/<br>FCC2_UTS_RXADDR1 | D22 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PD30/TXD1               | FCC2_UTM_TXENB/<br>FCC2_UTS_TXENB                                                                    | C21 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PD31/RXD1               |                                                                                                      | E19 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| VCCSYN                  |                                                                                                      | D19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VCCSYN1                 |                                                                                                      | К6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CLKIN2                  |                                                                                                      | K21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SPARE4 <sup>3</sup>     |                                                                                                      | C14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PCI_MODE <sup>4</sup>   |                                                                                                      | AD24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SPARE6 <sup>3</sup>     |                                                                                                      | B15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| No connect <sup>5</sup> |                                                                                                      | E17, C23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| I/O power               |                                                                                                      | E6, F6, H6, L5, L6, P6, T6, U6, V5,<br>Y5, AA6, AA8, AA10, AA11, AA14,<br>AA16, AA17, AB19, AB20, W21,<br>U21, T21, P21, N21, M22, J22, H21,<br>F21, F19, F17, E16, F14, E13, E12,<br>F10, E10, E9                                                                                                                                                                                                                                                                                                                           |
| Core Power              |                                                                                                      | L3, V4, W3, AC11, AD11, AB15,<br>U25, T24, J24, H25, F23, B19, D17,<br>C17, D10, C10                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Ground                  |                                                                                                      | B18 <sup>6</sup> , A18 <sup>7</sup> , A2, B1, B2, A5, C5,<br>C18, D4, D6, G2, L4, P1, R1, R4,<br>AC4, AE7, AC23, Y25, N24, J23,<br>A23, D23, D20, E18, A13, A16, K10,<br>K11, K12, K13, K14, K15, K16, K17,<br>L10, L11, L12, L13, L14, L15, L16,<br>L17, M10, M11, M12, M13, M14,<br>M15, M16, M17, N10, N11, N12,<br>N13, N14, N15, N16, N17, P10, P11,<br>P12, P13, P14, P15, P16, P17, R10,<br>R11,R12, R13, R14, R15, R16, R17,<br>T10, T11, T12, T13, T14, T15, T16,<br>T17, U10, U11, U12, U13, U14, U15,<br>U16, U17 |

<sup>1</sup> Should be tied to VDDH via a 2K  $\Omega$  external pull-up resistor.

<sup>2</sup> The default configuration of the CPM pins (PA[0–31], PB[4–31], PC[0–31], PD[4–31]) is input. To prevent excessive DC current, it is recommended to either pull unused pins to GND or VDDH, or to configure them as outputs.



### Package Description

This figure provides the mechanical dimensions and bottom surface nomenclature of the 516 PBGA (VR/ZQ) packages.



Figure 18. Mechanical Dimensions and Bottom Surface Nomenclature—516 PBGA



## **10 Ordering Information**

This figure provides an example of the Freescale part numbering nomenclature for the SoC. In addition to the processor frequency, the part numbering scheme also consists of a part modifier that indicates any enhancement(s) in the part from the original production design. Each part number also contains a revision code that refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only. For more information, contact your local Freescale sales office.



Figure 19. Freescale Part Number Key

## **11 Document Revision History**

This table summarizes changes to this document.

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                           |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 09/2011 | In Figure 19, "Freescale Part Number Key," added speed decoding information below processor frequency information.                                                                                                                                                                                                            |
| 1.8      | 07/2007 | Updated the entire document, adding information on the VV package.                                                                                                                                                                                                                                                            |
| 1.7      | 12/2006 | Section 6, "AC Electrical Characteristics," removed deratings statement and clarified AC timing descriptions.                                                                                                                                                                                                                 |
| 1.6      | 05/2006 | <ul> <li>Table 11: Added text to clarify that Data Bus Parity is not supported at 66 Mhz.</li> <li>Table 11: Added text to clarify that Data Bus ECC is supported at 66 Mhz</li> <li>Table 11: Added note to DP pins to show it is not supported at 66 MHz</li> <li>Table 12: Added note to support 1 ns hold time</li> </ul> |
| 1.5      | 03/2006 | Added Section 6.3, "JTAG Timings"                                                                                                                                                                                                                                                                                             |



**Document Revision History** 

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.4      | 11/2005 | <ul> <li>In Section 6.2, "SIU AC Characteristics", modified the note on CLKIN Jitter and Duty Cycle.</li> <li>Modified Figure 17 to display all text.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.3      | 01/2005 | Modification for correct display of assertion level ("overbar") for some signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.2      | 12/2004 | <ul> <li>Section 2: removed voltage tracking note</li> <li>Table 3: Note 2 updated regarding VDD/VCCSYN relationship to VDDH during power-on reset</li> <li>Table 5: Note 2 updated to reflect VIH=2.5 for TCK, TRST, PORESET; request for external pullup removed.</li> <li>Table 5: Note 4 added regarding IIC compatibility</li> <li>Section 4.2: New information about jumper-to-case thermal resistance</li> <li>Section 4.3: New information about jumper-to-board thermal resistance</li> <li>Section 4.4: New information about practices</li> <li>Section 4.6: Updated description of layout practices</li> <li>Section 6: Added sentence providing derating factor</li> <li>Section 6.1, "CPM AC Characteristics": added Note: Rise/Fall Time on CPM Input Pins</li> <li>Table 9: updated values for following specs: sp12, sp43, sp42a</li> <li>Table 20: updated spread sprectrum clocking note</li> <li>Table 11: combined specs sp11 and sp11a</li> <li>Section 7, "Clock Configuration Modes": Updated all table footnotes reflect updated CPU Fmin of 150 MHz commercial temp devices, 175 MHz extended temp; CPM Fmin of 120 MHz.</li> </ul> |

## Table 27. Document Revision History (continued)



**Document Revision History** 

| Revision | Date    | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.3      | 6/2003  | <ul> <li>Removal of notes stating "no local bus" on VR-package devices. The MPC8270VR and the MPC8275VR have local bus support.</li> <li>References to "G2 core" changed to "G2_LE core." See the <i>G2 Core Reference Manual</i> (G2CORERM/D).</li> <li>Addition of VCCSYN to "Note" below Table 4, and to note 3 of Table 5</li> <li>Figure 2: New</li> <li>Table 5: Addition of note 1</li> <li>Table 5: Addition of various configurations, Modification of values. Addition of note 3.</li> <li>Table 12: Addition of 66 MHZ and 100 MHz values. Addition of sp42a/sp43a.</li> <li>Table 20: Addition of 66 MHZ and 100 MHz values</li> <li>Table 12: sp30 values. sp33b @ 100 MHz value. Removal of previous note 2. Modification of current note 2.</li> <li>Figure 5, Figure 6, Figure 7, and Figure 8: Addition of note 1 concerning minimum operating frequencies</li> <li>Addition of statement before clock tables about selection of clock configuration and input frequency</li> <li>Table 23 and Table 25: Addition of note 1 to CPM pins</li> </ul> |
| 0.2      | 11/2002 | Table 25, "VR Pinout": Addition of C18 to the Ground (GND) pin list (page 63)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0.1      | _       | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| Table 27. Document Revision Histor | y i | (continued) |
|------------------------------------|-----|-------------|
|------------------------------------|-----|-------------|