

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 23x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-UFQFN Exposed Pad                                                       |
| Supplier Device Package    | 28-UQFN (4x4)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1566-e-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### EXAMPLE 3-2: ACCESSING PROGRAM MEMORY VIA FSR

| constants      |              |                     |
|----------------|--------------|---------------------|
| DW             | DATA0        | ; First constant    |
| DW             | DATA1        | ; Second constant   |
| DW             | DATA2        |                     |
| DW             | DATA3        |                     |
| my_function    |              |                     |
| ; LOTS C       | OF CODE      |                     |
| MOVLW          | DATA_INDEX   |                     |
| ADDLW          | LOW constan  | its                 |
| MOVWF          | FSR1L        |                     |
| MOVLW          | HIGH consta  | ants; MSb is set    |
| automatically  |              |                     |
| MOVWF          | FSR1H        |                     |
| BTFSC          | STATUS,C     | ; carry from ADDLW? |
| INCF           | FSR1H,f      | ; yes               |
| MOVIW          | 0[FSR1]      |                     |
| ;THE PROGRAM 1 | MEMORY IS IN | N W                 |

# 3.2 Data Memory Organization

The data memory is partitioned in 32 memory banks with 128 bytes in a bank. Each bank consists of (Figure 3-2):

- 12 core registers
- 20 Special Function Registers (SFR)
- Up to 80 bytes of General Purpose RAM (GPR)
- 16 bytes of common RAM

The active bank is selected by writing the bank number into the Bank Select Register (BSR). Unimplemented memory will read as '0'. All data memory can be accessed either directly (via instructions that use the file registers) or indirectly via the two File Select Registers (FSR). See **Section 3.5** "**Indirect Addressing**" for more information.

Data memory uses a 12-bit address. The upper five bits of the address define the Bank address and the lower seven bits select the registers/RAM in that bank.

### 3.2.1 CORE REGISTERS

The core registers contain the registers that directly affect the basic operation. The core registers occupy the first 12 addresses of every data memory bank (addresses x00h/x08h through x0Bh/x8Bh). These registers are listed below in Table 3-2. For detailed information, see Table 3-10.



| Addresses    | BANKx  |  |
|--------------|--------|--|
| x00h or x80h | INDF0  |  |
| x01h or x81h | INDF1  |  |
| x02h or x82h | PCL    |  |
| x03h or x83h | STATUS |  |
| x04h or x84h | FSR0L  |  |
| x05h or x85h | FSR0H  |  |
| x06h or x86h | FSR1L  |  |
| x07h or x87h | FSR1H  |  |
| x08h or x88h | BSR    |  |
| x09h or x89h | WREG   |  |
| x0Ah or x8Ah | PCLATH |  |
| x0Bh or x8Bh | INTCON |  |
|              |        |  |

### 3.2.1.1 STATUS Register

The STATUS register, shown in Register 3-1, contains:

- · the arithmetic status of the ALU
- the Reset status

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as '000u uluu' (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits (refer to **Section 24.0 "Instruction Set Summary"**).

Note 1: The <u>C</u> and <u>DC</u> bits operate as Borrow and Digit Borrow out bits, respectively, in subtraction.

|      | BANK 16       |      | BANK 17       |      | BANK 18       |      | BANK 19            |           | BANK 20               |      | BANK 21       |      | BANK 22       |      | BANK 23       |
|------|---------------|------|---------------|------|---------------|------|--------------------|-----------|-----------------------|------|---------------|------|---------------|------|---------------|
| 800h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 801h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 802h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 803h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 804h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 805h |               |      |               |      |               |      | CPI I Core Registe | r 600 Ta  | hle 3-2 for specifics |      |               |      |               |      |               |
| 806h |               |      |               |      |               |      | CI O COIE Registe  | 1, 300 10 | bie 5-2 for specifics |      |               |      |               |      |               |
| 807h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 808h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 809h |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 80Ah |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 80Bh |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
| 80Ch | —             | 88Ch | —             | 90Ch | —             | 98Ch | —                  | A0Ch      | —                     | A8Ch | —             | B0Ch | —             | B8Ch | —             |
| 80Dh | —             | 88Dh | —             | 90Dh | —             | 98Dh | —                  | A0Dh      | —                     | A8Dh | —             | B0Dh | —             | B8Dh | —             |
| 80Eh | —             | 88Eh | —             | 90Eh | —             | 98Eh | —                  | A0Eh      | —                     | A8Eh | —             | B0Eh | —             | B8Eh | —             |
| 80Fh | —             | 88Fh | —             | 90Fh | —             | 98Fh | —                  | A0Fh      | —                     | A8Fh | —             | B0Fh | —             | B8Fh | —             |
| 810h | —             | 890h | —             | 910h | —             | 990h | —                  | A10h      | —                     | A90h | —             | B10h | —             | B90h | —             |
| 811h | —             | 891h | —             | 911h | —             | 991h | —                  | A11h      | —                     | A91h | —             | B11h | —             | B91h | —             |
| 812h | —             | 892h | —             | 912h | —             | 992h | —                  | A12h      | —                     | A92h | —             | B12h | —             | B92h | —             |
| 813h | —             | 893h | —             | 913h | —             | 993h | —                  | A13h      | —                     | A93h | —             | B13h | —             | B93h | —             |
| 814h | —             | 894h | —             | 914h | —             | 994h | —                  | A14h      | —                     | A94h | —             | B14h | —             | B94h | —             |
| 815h | —             | 895h | —             | 915h | —             | 995h | —                  | A15h      | —                     | A95h | —             | B15h | —             | B95h | —             |
| 816h | —             | 896h | —             | 916h | —             | 996h | —                  | A16h      | —                     | A96h | —             | B16h | —             | B96h | —             |
| 817h | —             | 897h | —             | 917h | —             | 997h | —                  | A17h      | —                     | A97h | —             | B17h | —             | B97h | —             |
| 818h | —             | 898h | —             | 918h | —             | 998h | _                  | A18h      | _                     | A98h | _             | B18h | —             | B98h | _             |
| 819h | —             | 899h | —             | 919h | —             | 999h | _                  | A19h      | _                     | A99h | _             | B19h | —             | B99h | _             |
| 81Ah | —             | 89Ah | —             | 91Ah | —             | 99Ah | _                  | A1Ah      | _                     | A9Ah | _             | B1Ah | —             | B9Ah | _             |
| 81Bh | —             | 89Bh | —             | 91Bh | —             | 99Bh | —                  | A1Bh      | —                     | A9Bh | —             | B1Bh | —             | B9Bh | —             |
| 81Ch | —             | 89Ch | —             | 91Ch | —             | 99Ch | _                  | A1Ch      | _                     | A9Ch | _             | B1Ch | —             | B9Ch |               |
| 81Dh | —             | 89Dh | —             | 91Dh | —             | 99Dh | —                  | A1Dh      | —                     | A9Dh | —             | B1Dh | —             | B9Dh | —             |
| 81Eh | —             | 89Eh | —             | 91Eh | —             | 99Eh | —                  | A1Eh      | —                     | A9Eh | —             | B1Eh | —             | B9Eh | —             |
| 81Fh | —             | 89Fh | —             | 91Fh | —             | 99Fh | —                  | A1Fh      | —                     | A9Fh | —             | B1Fh | —             | B9Fh | —             |
| 820h |               | 8A0h |               | 920h |               | 9A0h |                    | A20h      |                       | AA0h |               | B20h |               | BA0h |               |
|      |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
|      |               |      |               |      |               |      |                    |           |                       |      |               |      |               |      |               |
|      | Unimplemented |      | Unimplemented |      | Unimplemented |      | Unimplemented      |           | Unimplemented         |      | Unimplemented |      | Unimplemented |      | Unimplemented |

Read as '0'

Accesses

70h – 7Fh

A6Fh

A70h

A7Fh

Read as '0'

Accesses

70h – 7Fh

AEFh

AF0h

AFFh

Read as '0'

Accesses

70h – 7Fh

B6Fh

B70h

B7Fh

Read as '0'

Accesses

70h – 7Fh

BEFh

BF0h

BFFh

Read as '0'

Accesses

70h – 7Fh

### TABLE 3-6: PIC16LF1566/1567 MEMORY MAP, BANKS 16-23

86Fh

870h

87Fh

Read as '0'

Accesses

70h – 7Fh

8EFh

8F0h

8FFh

Read as '0'

Accesses

70h – 7Fh

Read as '0'

Accesses

70h – 7Fh

9EFh

9F0h

9FFh

96Fh

970h

97Fh

#### SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) **TABLE 3-11**:

| Addr.  | Name                  | Bit 7           | Bit 6            | Bit 5           | Bit 4            | Bit 3          | Bit 2            | Bit 1           | Bit 0          | Value on:<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|-----------------------|-----------------|------------------|-----------------|------------------|----------------|------------------|-----------------|----------------|-----------------------|---------------------------------|
| Bank   | 12                    |                 |                  |                 |                  |                |                  |                 |                |                       |                                 |
| 600h   | INDF0 <sup>(1)</sup>  | Addressing      | this location us | ses contents o  | of FSR0H/FSR     | 0L to addres   | s data memor     | y (not a physic | al register)   | xxxx xxxx             | uuuu uuuu                       |
| 601h   | INDF1 <sup>(1)</sup>  | Addressing      | this location us | ses contents o  | of FSR1H/FSR     | 1L to addres   | s data memor     | y (not a physic | al register)   | xxxx xxxx             | uuuu uuuu                       |
| 602h   | PCL <sup>(1)</sup>    |                 |                  | Program (       | Counter (PC) I   | Least Signific | ant Byte         |                 |                | 0000 0000             | 0000 0000                       |
| 603h   | STATUS <sup>(1)</sup> | —               | _                | _               | TO               | PD             | Z                | DC              | С              | 1 1000                | q quuu                          |
| 604h   | FSR0L <sup>(1)</sup>  |                 |                  | Indirect D      | ata Memory A     | ddress 0 Lov   | v Pointer        |                 |                | 0000 0000             | uuuu uuuu                       |
| 605h   | FSR0H <sup>(1)</sup>  |                 |                  | Indirect Da     | ata Memory A     | ddress 0 Hig   | h Pointer        |                 |                | 0000 0000             | 0000 0000                       |
| 606h   | FSR1L <sup>(1)</sup>  |                 |                  | Indirect D      | ata Memory A     | ddress 1 Lov   | v Pointer        |                 |                | 0000 0000             | uuuu uuuu                       |
| 607h   | FSR1H <sup>(1)</sup>  |                 |                  | Indirect Da     | ata Memory A     | ddress 1 Hig   | h Pointer        |                 |                | 0000 0000             | 0000 0000                       |
| 608h   | BSR <sup>(1)</sup>    | —               | _                | _               |                  |                | BSR<4:0>         |                 |                | 0 0000                | 0 0000                          |
| 609h   | WREG <sup>(1)</sup>   |                 |                  |                 | Working F        | Register       |                  |                 |                | 0000 0000             | uuuu uuuu                       |
| 60Ah   | PCLATH <sup>(1)</sup> | —               |                  | Write B         | uffer for the up | oper 7 bits of | the Program      | Counter         |                | -000 0000             | -000 0000                       |
| 60Bh   | INTCON <sup>(1)</sup> | GIE             | PEIE             | TMR0IE          | INTE             | IOCIE          | TMR0IF           | INTF            | IOCIF          | 0000 0000             | 0000 0000                       |
| 60Ch   | —                     |                 | Unimplemented    |                 |                  |                |                  |                 |                | —                     | —                               |
| 60Dh   | —                     |                 | Unimplemented    |                 |                  |                |                  |                 |                | —                     | —                               |
| 60Eh   | —                     |                 |                  |                 | Unimpler         | nented         |                  |                 |                | —                     | —                               |
| 60Fh   | —                     |                 |                  |                 | Unimpler         | nented         |                  |                 |                | —                     | —                               |
| 610h   | —                     |                 |                  |                 | Unimpler         | nented         |                  |                 |                | —                     | —                               |
| 611h   | PWM1DCL               | PWM1D0          | CL<7:6>          | —               | —                | —              | —                | —               | —              | xx                    | uu                              |
| 612h   | PWM1DCH               |                 |                  |                 | PWM1             | DCH            |                  |                 |                | xxxx xxxx             | uuuu uuuu                       |
| 613h   | PWM1CON               | PWM1EN          | PWM10E           | PWM10UT         | PWM1POL          | _              | —                | —               | —              | 00x0                  | 00x0                            |
| 614h   | PWM2DCL               | PWM2D0          | CL<7:6>          | —               | —                | —              | —                | —               | —              | xx                    | uu                              |
| 615h   | PWM2DCH               |                 |                  |                 | PWM2             | DCH            |                  |                 |                | xxxx xxxx             | uuuu uuuu                       |
| 616h   | PWM2CON               | PWM2EN          | PWM2OE           | PWM2OUT         | PWM2POL          | —              | —                | —               | —              | 00x0                  | 0x00                            |
| 617h   | —                     |                 |                  |                 | Unimpler         | nented         |                  |                 |                | —                     | —                               |
| 618h   | —                     |                 |                  |                 | Unimpler         | nented         |                  |                 |                | —                     | —                               |
| 619h   | —                     |                 |                  |                 | Unimpler         | nented         |                  |                 |                | —                     | —                               |
| 61Ah   | —                     |                 | Unimplemented    |                 |                  |                |                  |                 | —              | —                     |                                 |
| 61Bh   | —                     |                 | Unimplemented —  |                 |                  |                |                  |                 | —              | -                     |                                 |
| 61Ch   | —                     |                 |                  |                 | Unimpler         | nented         |                  |                 |                | _                     | _                               |
| 61Dh   | PWMTMRS               |                 |                  |                 |                  |                | P2TSEL           |                 | P1TSEL         | 0-0                   | 0-0                             |
| 61Eh   | PWM1AOE               |                 |                  |                 |                  |                | PW               | M1OE            |                | 0000                  | 0000                            |
| 61Fh   | PWM2AOE               |                 |                  |                 |                  |                | PW               | M2OE            |                | 0000                  | 0000                            |
| Legend | d: x = unknow         | /n, u = unchang | ed. a = depen    | nds on conditio | on = unimple     | mented, read   | d as '0'. r = re | served. Shade   | ed locations u | nimplemented.         | read as '0'.                    |

Legend:

These registers can be accessed from any bank. Note 1:

2: PIC16LF1567.

These registers/bits are available at two address locations, in Bank 1 and Bank 14. 3:

4: PIC16LF1566 only.

Unimplemented, read as '1'. 5:





# 10.6 Register Definitions: Flash Program Memory Control

### REGISTER 10-1: PMDATL: PROGRAM MEMORY DATA LOW BYTE REGISTER

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u      | R/W-x/u          | R/W-x/u          | R/W-x/u      |
|------------------|---------|-------------------|---------|--------------|------------------|------------------|--------------|
|                  |         |                   | PMDA    | T<7:0>       |                  |                  |              |
| bit 7            |         |                   |         |              |                  |                  | bit 0        |
|                  |         |                   |         |              |                  |                  |              |
| Legend:          |         |                   |         |              |                  |                  |              |
| R = Readable I   | bit     | W = Writable b    | oit     | U = Unimple  | mented bit, read | d as '0'         |              |
| u = Bit is uncha | anged   | x = Bit is unkn   | own     | -n/n = Value | at POR and BC    | R/Value at all c | other Resets |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |              |                  |                  |              |

bit 7-0 **PMDAT<7:0>**: Read/write value for Least Significant bits of program memory

### REGISTER 10-2: PMDATH: PROGRAM MEMORY DATA HIGH BYTE REGISTER

| U-0   | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   |         |         | PMDA    | T<13:8> |         |         |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **PMDAT<13:8>**: Read/write value for Most Significant bits of program memory

### REGISTER 10-3: PMADRL: PROGRAM MEMORY ADDRESS LOW BYTE REGISTER

| R/W-0/0          | R/W-0/0 | R/W-0/0         | R/W-0/0 | R/W-0/0        | R/W-0/0          | R/W-0/0          | R/W-0/0     |
|------------------|---------|-----------------|---------|----------------|------------------|------------------|-------------|
|                  |         |                 | PMAD    | R<7:0>         |                  |                  |             |
| bit 7            |         |                 |         |                |                  |                  | bit 0       |
|                  |         |                 |         |                |                  |                  |             |
| Legend:          |         |                 |         |                |                  |                  |             |
| R = Readable b   | pit     | W = Writable    | bit     | U = Unimpler   | nented bit, read | as '0'           |             |
| u = Bit is uncha | inged   | x = Bit is unkn | iown    | -n/n = Value a | at POR and BO    | R/Value at all o | ther Resets |

bit 7-0 **PMADR<7:0>**: Specifies the Least Significant bits for program memory address

'0' = Bit is cleared

#### REGISTER 10-4: PMADRH: PROGRAM MEMORY ADDRESS HIGH BYTE REGISTER

| U-1   | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0    | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|-------|---------|---------|---------|------------|---------|---------|---------|
| —     |         |         |         | PMADR<14:8 | }>      |         |         |
| bit 7 |         |         |         |            |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7 Unimplemented: Read as '1'

'1' = Bit is set

bit 6-0 **PMADR<14:8>**: Specifies the Most Significant bits for program memory address

# 11.7 PORTC Registers

# 11.7.1 DATA REGISTER

PORTC is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISC (Register 11-12). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., disable the output driver). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTC register (Register 11-11) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATC).

## 11.7.2 DIRECTION CONTROL

The TRISC register (Register 11-12) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

## 11.7.3 ANALOG CONTROL

The ANSELC register (Register 11-14) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELC bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELC bits has no effect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELC bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSELx bits        |
|       | must be initialized to '0' by user software. |

# 11.7.4 PORTC FUNCTIONS AND OUTPUT PRIORITIES

Each PORTC pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 11-8.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority.

Analog input and some digital input functions are not included in the output priority list. These input functions can remain active when the pin is configured as an output. Certain digital input functions override other port functions and are included in the output priority list.

| TABLE 11-8: PORTC OUTPUT PRIOF |
|--------------------------------|
|--------------------------------|

| Pin Name | Function Priority <sup>(1)</sup> |
|----------|----------------------------------|
| RC0      | T1CKI<br>SDO2<br>RC0             |
| RC1      | SCK2<br>SCL2<br>PWM2<br>RC1      |
| RC2      | SDA2<br>SDI2<br>PWM1<br>RC2      |
| RC3      | SCK1<br>SCL1<br>RC3              |
| RC4      | SDA1<br>SDI1<br>RC4              |
| RC5      | I2CLVL<br>SDO1<br>RC5            |
| RC6      | TX<br>CK<br>RC6                  |
| RC7      | RX<br>DT<br>RC7                  |

Note 1: Priority listed from highest to lowest.

# 14.0 TEMPERATURE INDICATOR MODULE

This family of devices is equipped with a temperature circuit designed to measure the operating temperature of the silicon die. The circuit's range of operating temperature falls between -40°C and +85°C. The output is a voltage that is proportional to the device temperature. The output of the temperature indicator is internally connected to the device ADC.

The circuit may be used as a temperature threshold detector or a more accurate temperature indicator, depending on the level of calibration performed. A one-point calibration allows the circuit to indicate a temperature closely surrounding that point. A two-point calibration allows the circuit to sense the entire range of temperature more accurately. Reference Application Note AN1333, *"Use and Calibration of the Internal Temperature Indicator"* (DS01333) for more details regarding the calibration process.

# 14.1 Circuit Operation

Figure 14-1 shows a simplified block diagram of the temperature circuit. The proportional voltage output is achieved by measuring the forward voltage drop across multiple silicon junctions.

Equation 14-1 describes the output characteristics of the temperature indicator.

# EQUATION 14-1: VOUT RANGES

High Range: VOUT = VDD - 4VT

Low Range: VOUT = VDD - 2VT

The temperature sense circuit is integrated with the Fixed Voltage Reference (FVR) module. See **Section 13.0 "Fixed Voltage Reference (FVR)"** for more information.

The circuit is enabled by setting the TSEN bit of the FVRCON register. When disabled, the circuit draws no current.

The circuit operates in either high or low range. The high range, selected by setting the TSRNG bit of the FVRCON register, provides a wider output voltage. This provides more resolution over the temperature range, but may be less consistent from part to part. This range requires a higher bias voltage to operate and thus, a higher VDD is needed.

The low range is selected by clearing the TSRNG bit of the FVRCON register. The low range generates a lower voltage drop and thus, a lower bias voltage is needed to operate the circuit. The low range is provided for low voltage operation.

# FIGURE 14-1: TEMPERATURE CIRCUIT DIAGRAM



# 14.2 Minimum Operating VDD

When the temperature circuit is operated in low range, the device may be operated at any operating voltage that is within specifications.

When the temperature circuit is operated in high range, the device operating voltage, VDD, must be high enough to ensure that the temperature circuit is correctly biased.

Table 14-1 shows the recommended minimum VDD vs. range setting.

#### TABLE 14-1: RECOMMENDED VDD vs. RANGE

| Min. VDD, TSRNG = 1 | Min. VDD, TSRNG = 0 |  |  |
|---------------------|---------------------|--|--|
| 3.6V                | 1.8V                |  |  |

# 14.3 Temperature Output

The output of the circuit is measured using the internal Analog-to-Digital Converter. A channel is reserved for the temperature circuit output. Refer to **Section 15.0 "Analog-to-Digital Converter (ADC) Module"** for detailed information.

| REGISTER 16-7: ADXCON2: ADC CONTROL REGISTER 21 |                                                                                                            |                                                                                                                                                                                                                                                                           |                                                       |     |     |     |       |  |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|-------|--|
| U-0                                             | R/W-0/0                                                                                                    | R/W-0/0                                                                                                                                                                                                                                                                   | R/W-0/0                                               | U-0 | U-0 | U-0 | U-0   |  |
|                                                 |                                                                                                            | TRIGSEL<2:0>                                                                                                                                                                                                                                                              |                                                       | —   | —   | _   | —     |  |
| bit 7                                           |                                                                                                            |                                                                                                                                                                                                                                                                           |                                                       |     |     |     | bit 0 |  |
|                                                 |                                                                                                            |                                                                                                                                                                                                                                                                           |                                                       |     |     |     |       |  |
| Legend:                                         |                                                                                                            |                                                                                                                                                                                                                                                                           |                                                       |     |     |     |       |  |
| R = Readable bit W = Writable bit               |                                                                                                            | bit                                                                                                                                                                                                                                                                       | U = Unimplemented bit, read as '0'                    |     |     |     |       |  |
| u = Bit is unchanged x = Bit is unknown         |                                                                                                            | nown                                                                                                                                                                                                                                                                      | -n/n = Value at POR and BOR/Value at all other Resets |     |     |     |       |  |
| '1' = Bit is set '0' = Bit is cleared           |                                                                                                            |                                                                                                                                                                                                                                                                           | ared                                                  |     |     |     |       |  |
|                                                 |                                                                                                            |                                                                                                                                                                                                                                                                           |                                                       |     |     |     |       |  |
| bit 7                                           | Unimpleme                                                                                                  | nted: Read as '                                                                                                                                                                                                                                                           | 0'                                                    |     |     |     |       |  |
| bit 6-4                                         | -4 TRIGSEL<2:0>: Auto-Conversion Trigger Selection bits                                                    |                                                                                                                                                                                                                                                                           |                                                       |     |     |     |       |  |
|                                                 | 111 = ADTF<br>110 = ADTF<br>101 = TMR<br>100 = Time<br>011 = Time<br>010 = TMR<br>001 = Rese<br>000 = No A | 111 = ADTRIG Falling Edge<br>110 = ADTRIG Rising Edge<br>101 = TMR2 match to PR2 <sup>(1)</sup><br>100 = Timer1 Overflow <sup>(1)</sup><br>011 = Timer0 Overflow <sup>(1)</sup><br>010 = TMR4 match to PR4<br>001 = Reserved<br>000 = No Auto Conversion Trigger selected |                                                       |     |     |     |       |  |
| bit 3-0                                         | Unimpleme                                                                                                  | ented: Read as '                                                                                                                                                                                                                                                          | 0'                                                    |     |     |     |       |  |

# REGISTER 16-7: ADxCON2: ADC CONTROL REGISTER 2<sup>(1)</sup>

**Note 1:** Signal also sets its corresponding interrupt flag.









#### 20.5.3.3 7-bit Transmission with Address Hold Enabled

Setting the AHEN bit of the SSPxCON3 register enables additional clock stretching and interrupt generation after the eighth falling edge of a received matching address. Once a matching address has been clocked in, CKP is cleared and the SSPxIF interrupt is set.

Figure 20-19 displays a standard waveform of a 7-bit Address Slave Transmission with AHEN enabled.

- 1. Bus starts Idle.
- Master sends Start condition; the S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- Master sends matching address with R/W bit set. After the eighth falling edge of the SCLx line the CKP bit is cleared and SSPxIF interrupt is generated.
- 4. Slave software clears SSPxIF.
- Slave software reads the <u>ACKTIM</u> bit of SSPxCON3 register, and R/W and D/A of the SSPxSTAT register to determine the source of the interrupt.
- 6. Slave reads the address value from the SSPxBUF register clearing the BF bit.
- Slave software decides from this information if it wishes to ACK or not ACK and sets the ACKDT bit of the SSPxCON2 register accordingly.
- 8. Slave sets the CKP bit releasing SCLx.
- 9. Master clocks in the ACK value from the slave.
- 10. Slave hardware automatically clears the CKP bit and sets SSPxIF after the ACK if the R/W bit is set.
- 11. Slave software clears SSPxIF.
- 12. Slave loads value to transmit to the master into SSPxBUF setting the BF bit.

Note: SSPxBUF cannot be loaded until after the ACK.

- 13. Slave sets CKP bit releasing the clock.
- 14. Master clocks out the data from the slave and sends an ACK value on the ninth SCLx pulse.
- 15. Slave hardware copies the ACK value into the ACKSTAT bit of the SSPxCON2 register.
- 16. Steps 10-15 are repeated for each byte transmitted to the master from the slave.
- 17. If the master sends a not  $\overline{ACK}$  the slave releases the bus allowing the master to send a Stop and end the communication.

**Note:** Master must send a not ACK on the last byte to ensure that the slave releases the SCLx line to receive a Stop.

# 20.6 I<sup>2</sup>C MASTER MODE

Master mode is enabled by setting and clearing the appropriate SSPM bits in the SSPxCON1 register and by setting the SSPEN bit. In Master mode, the SDA and SCK pins must be configured as inputs. The MSSP peripheral hardware will override the output driver TRIS controls when necessary to drive the pins low.

Master mode of operation is supported by interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the MSSPx module is disabled. Control of the I<sup>2</sup>C bus may be taken when the P bit is set, or the bus is Idle.

In Firmware Controlled Master mode, user code conducts all I<sup>2</sup>C bus operations based on Start and Stop bit condition detection. Start and Stop condition detection is the only active circuitry in this mode. All other communication is done by the user software directly manipulating the SDAx and SCLx lines.

The following events will cause the SSPx Interrupt Flag bit, SSPxIF, to be set (SSPx interrupt, if enabled):

- Start condition detected
- · Stop condition detected
- Data transfer byte transmitted/received
- Acknowledge transmitted/received
- Repeated Start generated
  - Note 1: The MSSPx module, when configured in I<sup>2</sup>C Master mode, does not allow queuing of events. For instance, the user is not allowed to initiate a Start condition and immediately write the SSPxBUF register to initiate transmission before the Start condition is complete. In this case, the SSPxBUF will not be written to and the WCOL bit will be set, indicating that a write to the SSPxBUF did not occur
    - 2: Master mode suspends Start/Stop detection when sending the Start/Stop condition by means of the SEN/PEN control bits. The SSPIF bit is set at the end of the Start/Stop generation when hardware clears the control bit.

# 20.6.1 I<sup>2</sup>C MASTER MODE OPERATION

The master device generates all of the serial clock pulses and the Start and Stop conditions. A transfer is ended with a Stop condition or with a Repeated Start condition. Since the Repeated Start condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released.

In Master Transmitter mode, serial data is output through SDAx, while SCLx outputs the serial clock. The first byte transmitted contains the slave address of the receiving device (7 bits) and the Read/Write (R/W) bit. In this case, the R/W bit will be logic '0'. Serial data is transmitted eight bits at a time. After each byte is transmitted, an Acknowledge bit is received. Start and Stop conditions are output to indicate the beginning and the end of a serial transfer.

In Master Receive mode, the first byte transmitted contains the slave address of the transmitting device (7 bits) and the R/W bit. In this case, the R/W bit will be logic '1'. Thus, the first byte transmitted is a 7-bit slave address followed by a '1' to indicate the receive bit. Serial data is received via SDAx, while SCLx outputs the serial clock. Serial data is received eight bits at a time. After each byte is received, an Acknowledge bit is transmitted. Start and Stop conditions indicate the beginning and end of transmission.

A Baud Rate Generator is used to set the clock frequency output on SCLx. See **Section 20.7** "**Baud Rate Generator**" for more detail.

### 20.6.6 I<sup>2</sup>C MASTER MODE TRANSMISSION

Transmission of a data byte, a 7-bit address or the other half of a 10-bit address is accomplished by simply writing a value to the SSPxBUF register. This action will set the Buffer Full flag bit, BF and allow the Baud Rate Generator to begin counting and start the next transmission. Each bit of address/data will be shifted out onto the SDAx pin after the falling edge of SCLx is asserted. SCLx is held low for one Baud Rate Generator rollover count (TBRG). Data should be valid before SCLx is released high. When the SCLx pin is released high, it is held that way for TBRG. The data on the SDAx pin must remain stable for that duration and some hold time after the next falling edge of SCLx. After the eighth bit is shifted out (the falling edge of the eighth clock), the BF flag is cleared and the master releases SDAx. This allows the slave device being addressed to respond with an ACK bit during the ninth bit time if an address match occurred, or if data was received properly. The status of ACK is written into the ACKSTAT bit on the rising edge of the ninth clock. If the master receives an Acknowledge, the Acknowledge Status bit, ACKSTAT, is cleared. If not, the bit is set. After the ninth clock, the SSPxIF bit is set and the master clock (Baud Rate Generator) is suspended until the next data byte is loaded into the SSPxBUF, leaving SCLx low and SDAx unchanged (Figure 20-28).

After the write to the SSPxBUF, each bit of the address will be shifted out on the falling edge of SCLx until all seven address bits and the R/W bit are completed. On the falling edge of the eighth clock, the master will release the SDAx pin, allowing the slave to respond with an Acknowledge. On the falling edge of the ninth clock, the master will sample the SDAx pin to see if the address was recognized by a slave. The status of the ACK bit is loaded into the ACKSTAT Status bit of the SSPxCON2 register. Following the falling edge of the ninth clock transmission of the address, the SSPxIF is set, the BF flag is cleared and the Baud Rate Generator is turned off until another write to the SSPxBUF takes place, holding SCLx low and allowing SDAx to float.

#### 20.6.6.1 BF Status Flag

In Transmit mode, the BF bit of the SSPxSTAT register is set when the CPU writes to SSPxBUF and is cleared when all eight bits are shifted out.

#### 20.6.6.2 WCOL Status Flag

If the user writes the SSPxBUF when a transmit is already in progress (i.e., SSPxSR is still shifting out a data byte), the WCOL bit is set and the contents of the buffer are unchanged (the write does not occur).

The WCOL bit must be cleared by software before the next transmission.

#### 20.6.6.3 ACKSTAT Status Flag

In Transmit mode, the ACKSTAT bit of the SSPxCON2 register is cleared when the slave has sent an Acknowledge ( $\overline{ACK} = 0$ ) and is set when the slave does not Acknowledge ( $\overline{ACK} = 1$ ). A slave sends an Acknowledge when it has recognized its address (including a general call), or when the slave has properly received its data.

20.6.6.4 Typical transmit sequence:

- 1. The user generates a Start condition by setting the SEN bit of the SSPxCON2 register.
- 2. SSPxIF is set by hardware on completion of the Start.
- 3. SSPxIF is cleared by software.
- 4. The MSSPx module will wait the required start time before any other operation takes place.
- 5. The user loads the SSPxBUF with the slave address to transmit.
- 6. Address is shifted out the SDAx pin until all eight bits are transmitted. Transmission begins as soon as SSPxBUF is written to.
- The MSSPx module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPxCON2 register.
- The MSSPx module generates an interrupt at the end of the ninth clock cycle by setting the SSPxIF bit.
- 9. The user loads the SSPxBUF with eight bits of data.
- 10. Data is shifted out the SDAx pin until all eight bits are transmitted.
- 11. The MSSPx module shifts in the ACK bit from the slave device and writes its value into the ACKSTAT bit of the SSPxCON2 register.
- 12. Steps 8-11 are repeated for all transmitted data bytes.
- 13. The user generates a Stop or Restart condition by setting the PEN or RSEN bits of the SSPxCON2 register. Interrupt is generated once the Stop/Restart condition is complete.







© 2015-2016 Microchip Technology Inc.

| R/W-0/0          | R/W-0/0                                                                                                                            | R/W-0/0                                                                                                                                             | R/W-0/0          | R/W-0/0         | R-0/0            | R-0/0         | R-0/0 |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------------------|---------------|-------|--|--|--|
| SPEN             | RX9                                                                                                                                | SREN                                                                                                                                                | CREN             | ADDEN           | FERR             | OERR          | RX9D  |  |  |  |
| bit 7            |                                                                                                                                    |                                                                                                                                                     |                  | •               |                  | ·             | bit 0 |  |  |  |
|                  |                                                                                                                                    |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
| Legend:          |                                                                                                                                    |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
| R = Readable     | bit                                                                                                                                | W = Writable                                                                                                                                        | bit              | U = Unimple     | mented bit, read | d as '0'      |       |  |  |  |
| u = Bit is unch  | nanged                                                                                                                             | x = Bit is unknown -n/n = Value at POR and BOR/                                                                                                     |                  |                 | R/Value at all o | other Resets  |       |  |  |  |
| '1' = Bit is set |                                                                                                                                    | '0' = Bit is cleared                                                                                                                                |                  |                 |                  |               |       |  |  |  |
|                  |                                                                                                                                    |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
| bit 7            | SPEN: Serial                                                                                                                       | Port Enable b                                                                                                                                       | it               |                 |                  |               |       |  |  |  |
|                  | 1 = Serial po<br>0 = Serial po                                                                                                     | <ul> <li>1 = Serial port enabled (configures RX/DT and TX/CK pins as serial port pins)</li> <li>0 = Serial port disabled (held in Reset)</li> </ul> |                  |                 |                  |               |       |  |  |  |
| bit 6            | <b>RX9:</b> 9-bit Re                                                                                                               | eceive Enable I                                                                                                                                     | pit              |                 |                  |               |       |  |  |  |
|                  | 1 = Selects 9<br>0 = Selects 8                                                                                                     | 9-bit reception<br>3-bit reception                                                                                                                  |                  |                 |                  |               |       |  |  |  |
| bit 5            | SREN: Single                                                                                                                       | e Receive Enal                                                                                                                                      | ole bit          |                 |                  |               |       |  |  |  |
|                  | <u>Asynchronou</u>                                                                                                                 | Asynchronous mode:                                                                                                                                  |                  |                 |                  |               |       |  |  |  |
|                  | Don't care                                                                                                                         |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | Synchronous                                                                                                                        | Synchronous mode – Master:                                                                                                                          |                  |                 |                  |               |       |  |  |  |
|                  | 1 = Enables single receive                                                                                                         |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | This bit is cleared after reception is complete.                                                                                   |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | Synchronous mode – Slave                                                                                                           |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | Don't care                                                                                                                         |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
| bit 4            | CREN: Continuous Receive Enable bit                                                                                                |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | Asynchronou                                                                                                                        | <u>s mode</u> :                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | $\perp = \text{Enables}$<br>0 = Disables                                                                                           | receiver                                                                                                                                            |                  |                 |                  |               |       |  |  |  |
|                  | Synchronous                                                                                                                        | mode:                                                                                                                                               |                  |                 |                  |               |       |  |  |  |
|                  | 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN)                                              |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | 0 = Disables continuous receive                                                                                                    |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
| bit 3            | ADDEN: Add                                                                                                                         | Iress Detect Er                                                                                                                                     | able bit         |                 |                  |               |       |  |  |  |
|                  | <u>Asynchronou</u>                                                                                                                 | Asynchronous mode 9-bit (RX9 = 1):                                                                                                                  |                  |                 |                  |               |       |  |  |  |
|                  | 1 = Enables address detection, enable interrupt and load the receive buffer when RSR<8> is set                                     |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | 0 = 0 usables address detection, all bytes are received and hinth bit can be used as parity bit Asynchronous mode 8-bit (RX9 = 0): |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | Don't care                                                                                                                         |                                                                                                                                                     | <u></u>          |                 |                  |               |       |  |  |  |
| bit 2            | FERR: Frami                                                                                                                        | ing Error bit                                                                                                                                       |                  |                 |                  |               |       |  |  |  |
|                  | 1 = Framing error (can be updated by reading RCREG register and receive next valid byte)                                           |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
|                  | 0 = No framing error                                                                                                               |                                                                                                                                                     |                  |                 |                  |               |       |  |  |  |
| bit 1            | OERR: Over                                                                                                                         | run Error bit                                                                                                                                       |                  |                 |                  |               |       |  |  |  |
|                  | 1 = Overrun                                                                                                                        | error (can be c                                                                                                                                     | leared by clea   | aring bit CREN  | 1)               |               |       |  |  |  |
|                  | 0 = No overr                                                                                                                       | un error                                                                                                                                            | D. L.            |                 |                  |               |       |  |  |  |
| dit U            | RX9D: Ninth                                                                                                                        | DIT OF Received                                                                                                                                     | i Data           | 6 a.m.d. av 5 1 | a alassiat si b  | <i>c</i>      |       |  |  |  |
|                  | i nis can be a                                                                                                                     | address/data bi                                                                                                                                     | t or a parity bi | t and must be   | calculated by us | ser tirmware. |       |  |  |  |

# \_







FIGURE 25-15: SPI SLAVE MODE TIMING (CKE = 0)

# 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







Microchip Technology Drawing C04-052C Sheet 1 of 2

# 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1.0 mm Body [TQFP]





Microchip Technology Drawing C04-076C Sheet 1 of 2