Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | | | | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 25MHz | | Connectivity | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 4x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-TQFP | | Supplier Device Package | 48-TQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32hg350f64g-a-qfp48 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **1 Ordering Information** Table 1.1 (p. 2) shows the available EFM32HG350 devices. Table 1.1. Ordering Information | Ordering Code | Flash (kB) | RAM (kB) | Max<br>Speed<br>(MHz) | Supply<br>Voltage<br>(V) | Temperature<br>(°C) | Package | |------------------------|------------|----------|-----------------------|--------------------------|---------------------|---------| | EFM32HG350F32G-B-CSP36 | 32 | 8 | 25 | 1.98 - 3.8 | -40 - 85 | CSP36 | | EFM32HG350F64G-B-CSP36 | 64 | 8 | 25 | 1.98 - 3.8 | -40 - 85 | CSP36 | Adding the suffix 'R' to the part number (e.g. EFM32HG350F32G-B-CSP36R) denotes tape and reel. Visit www.silabs.com for information on global distributors and representatives. ## 2.1.20 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 3 external pins and 6 internal signals. ### 2.1.21 Current Digital to Analog Converter (IDAC) The current digital to analog converter can source or sink a configurable constant current, which can be output on, or sinked from pin or ADC. The current is configurable with several ranges of various step sizes. ## 2.1.22 Advanced Encryption Standard Accelerator (AES) The AES accelerator performs AES encryption and decryption with 128-bit. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported. ### 2.1.23 General Purpose Input/Output (GPIO) In the EFM32HG350, there are 22 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 10 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals. ## 2.2 Configuration Summary The features of the EFM32HG350 is a subset of the feature set described in the EFM32HG Reference Manual. Table 2.1 (p. 6) describes device specific implementation of the features. Table 2.1. Configuration Summary | Module | Configuration | Pin Connections | |------------|--------------------------------------|------------------------------------------------| | Cortex-M0+ | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | USB | Full configuration | USB_VREGI, USB_VREGO, USB_DM, USB_DMPU, USB_DP | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | USART0 | Full configuration with IrDA and I2S | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S and IrDA | US1_TX, US1_RX, US1_CLK, US1_CS | Figure 3.4. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 11 MHz Figure 3.5. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 6.6 MHz # 3.6 Power Management The EFM32HG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations". Table 3.5. Power Management | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------| | | BOD threshold on | ЕМ0 | 1.74 | | 1.96 | ٧ | | V <sub>BODextthr</sub> - | falling external sup-<br>ply voltage | EM2 | 1.71 | 1.86 | 1.98 | V | | V <sub>BODextthr+</sub> | BOD threshold on rising external supply voltage | | | 1.85 | | V | | t <sub>RESET</sub> | Delay from reset<br>is released until<br>program execution<br>starts | Applies to Power-on Reset,<br>Brown-out Reset and pin reset. | | 163 | | μs | | C <sub>DECOUPLE</sub> | Voltage regulator decoupling capacitor. | X5R capacitor recommended.<br>Apply between DECOUPLE pin<br>and GROUND | | 1 | | μF | | C <sub>USB_VREGO</sub> | USB voltage regulator out decoupling capacitor. | X5R capacitor recommended.<br>Apply between USB_VREGO<br>pin and GROUND | | 1 | | μF | | C <sub>USB_VREGI</sub> | USB voltage regulator in decoupling capacitor. | X5R capacitor recommended.<br>Apply between USB_VREGI<br>pin and GROUND | | 4.7 | | μF | ## 3.7 Flash Table 3.6. Flash | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|---------------------------------------------|-------------------------|-------|------|----------------|--------| | EC <sub>FLASH</sub> | Flash erase cycles before failure | | 20000 | | | cycles | | | | T <sub>AMB</sub> <150°C | 10000 | | | h | | RET <sub>FLASH</sub> | Flash data retention | T <sub>AMB</sub> <85°C | 10 | | | years | | | | T <sub>AMB</sub> <70°C | 20 | | | years | | t <sub>W_PROG</sub> | Word (32-bit) programming time | | 20 | | | μs | | t <sub>P_ERASE</sub> | Page erase time | | 20 | 20.4 | 20.8 | ms | | t <sub>D_ERASE</sub> | Device erase time | | 40 | 40.8 | 41.6 | ms | | I <sub>ERASE</sub> | Erase current | | | | 7 <sup>1</sup> | mA | | I <sub>WRITE</sub> | Write current | | | | 7 <sup>1</sup> | mA | | V <sub>FLASH</sub> | Supply voltage during flash erase and write | | 1.98 | | 3.8 | V | <sup>&</sup>lt;sup>1</sup>Measured at 25°C Figure 3.16. Typical Low-Level Output Current, 3V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.19. Typical High-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = LOW GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH ## 3.9.3 LFRCO Table 3.10. LFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------|---------------------------------------------------------------------------------|-----------|------|--------|------|------| | f <sub>LFRCO</sub> | Oscillation frequen-<br>cy , V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 31.3 | 32.768 | 34.3 | kHz | | t <sub>LFRCO</sub> | Startup time not including software calibration | | | 150 | | μs | | I <sub>LFRCO</sub> | Current consumption | | | 361 | 492 | nA | | TUNESTEP <sub>L</sub> -<br>FRCO | Frequency step<br>for LSB change in<br>TUNING value | | | 202 | | Hz | Figure 3.20. Calibrated LFRCO Frequency vs Temperature and Supply Voltage Figure 3.22. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.25. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature ## 3.9.5 AUXHFRCO Table 3.12. AUXHFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------|---------------------------------------------------|--------------------------------|-------|------|-----------------------------------------------------------------------|--------| | | | 21 MHz frequency band | 20.37 | 21.0 | 21.63 | MHz | | f <sub>AUXHFRCO</sub> | Oscillation frequen- | 14 MHz frequency band | 13.58 | 14.0 | 14.42 | MHz | | f <sub>AUXHFRCO</sub> | cy, V <sub>DD</sub> = 3.0 V, | 11 MHz frequency band | 10.67 | 11.0 | 11.33 | MHz | | | T <sub>AMB</sub> =25°C | 7 MHz frequency band | 6.40 | 6.60 | 6.80 | MHz | | | | 1 MHz frequency band | 1.15 | 1.20 | 1.25 | MHz | | t <sub>AUXHFRCO_settlir</sub> | <sub>g</sub> Settling time after<br>start-up | f <sub>AUXHFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | | | 21 MHz frequency band | | 52.8 | | kHz | | | Frequency step | 14 MHz frequency band | | 36.9 | .0 21.63<br>.0 14.42<br>.0 11.33<br>60 6.80<br>20 1.25<br>.6 .8<br>.9 | kHz | | TUNESTEP <sub>AUX</sub> | Frequency step AUX-for LSB change in TUNING value | 11 MHz frequency band | | 30.1 | | kHz | | | | 7 MHz frequency band | | 18.0 | | kHz | | | | 1 MHz frequency band | | 3.4 | | kHz | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|--------------------------------------------------------|-------------------------------------------------------------------|---------------------|-------|-------|---------------------| | | | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 76 | | dBc | | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 78 | | dBc | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 68 | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 79 | | dBc | | V | Offset voltage | After calibration, single ended | -4 | 0.3 | 4 | mV | | V <sub>ADCOFFSET</sub> | Offset voltage | After calibration, differential | | 0.3 | | mV | | | | | | -1.92 | | mV/°C | | TGRAD <sub>ADCTH</sub> | Thermometer output gradient | | | -6.3 | | ADC<br>Codes/<br>°C | | DNL <sub>ADC</sub> | Differential non-lin-<br>earity (DNL) | V <sub>DD</sub> = 3.0 V, external 2.5V reference | -1 | ±0.7 | 4 | LSB | | INL <sub>ADC</sub> | Integral non-linear-<br>ity (INL), End point<br>method | | | ±1.6 | ±3 | LSB | | MC <sub>ADC</sub> | No missing codes | | 11.999 <sup>1</sup> | 12 | | bits | | | | Internal 1.25V, V <sub>DD</sub> = 3V, 25°C | 1.248 | 1.254 | 1.262 | V | | VREF <sub>ADC</sub> | ADC Internal Volt- | Internal 1.25V, Full temperature and supply range | 1.188 | 1.254 | 1.302 | V | | VICELADC | age Reference | Internal 2.5V, V <sub>DD</sub> = 3V, 25°C | 2.492 | 2.506 | 2.520 | V | | | | Internal 2.5V, Full temperature and supply range | 2.402 | 2.506 | 2.600 | V | On the average every ADC will have one missing code, most likely to appear around $2048 \pm n*512$ where n can be a value in the set $\{-3, -2, -1, 1, 2, 3\}$ . There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue. The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.26 (p. 37) and Figure 3.27 (p. 37), respectively. Figure 3.35. IDAC Sink Current as a function of voltage from IDAC\_OUT Figure 3.36. IDAC linearity # 3.12 Analog Comparator (ACMP) Table 3.25. ACMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|--------------------------------------------|------| | V <sub>ACMPIN</sub> | Input voltage range | | 0 | | $V_{DD}$ | V | | V <sub>ACMPCM</sub> | ACMP Common<br>Mode voltage range | | 0 | | V <sub>DD</sub> | V | | | | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register | | 0.1 | 0.4 | μА | | I <sub>ACMP</sub> | Active current | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 2.87 | V <sub>DD</sub> V <sub>DD</sub> 0.4 15 520 | μА | | | | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 195 | 520 | μА | | I <sub>ACMPREF</sub> | Current consumption of internal voltage reference | Internal voltage reference off. Using external voltage reference | | 0 | ) | μА | | | age reference | Internal voltage reference | | 5 | | μΑ | | V <sub>ACMPOFFSET</sub> | Offset voltage | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0 | 12 | mV | | V <sub>ACMPHYST</sub> | ACMP hysteresis | Programmable | | 17 | | mV | | | | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL | | 40 | | kOhm | | D | Capacitive Sense | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL | | 70 | 5<br>0 12<br>17<br>40 | kOhm | | R <sub>CSRES</sub> | Internal Resistance | BIASPROG=0b1111, FULL- BIAS=1 and HALFBIAS=0 in ACMPn_CTRL register Internal voltage reference off. Using external voltage reference Internal voltage reference Internal voltage reference BIASPROG= 0b1010, FULL- BIAS=0 and HALFBIAS=0 in ACMPn_CTRL register Programmable CSRESSEL=0b00 in ACMPn_INPUTSEL CSRESSEL=0b01 in ACMPn_INPUTSEL | | kOhm | | | | | | | | 132 | | kOhm | | t <sub>ACMPSTART</sub> | Startup time | | | | 10 | μs | The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 47). $I_{ACMPREF}$ is zero if an external voltage reference is used. $$I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$$ (3.1) # 3.13 Voltage Comparator (VCMP) Table 3.26. VCMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------------------------|-----------------------------------------------------------------|-----|----------|-----|------| | V <sub>VCMPIN</sub> | Input voltage range | | | $V_{DD}$ | | ٧ | | V <sub>VCMPCM</sub> | VCMP Common<br>Mode voltage range | | | $V_{DD}$ | | V | | l | Active current | BIASPROG=0b0000 and<br>HALFBIAS=1 in VCMPn_CTRL<br>register | | 0.2 | | μΑ | | IVCMP | Active current | BIASPROG=0b1111 and HALFBIAS=0 in VCMPn_CTRL register. LPREF=0. | | 22 | 35 | μΑ | | t <sub>VCMPREF</sub> | Startup time reference generator | NORMAL | | 10 | | μs | | V | Offset voltage | Single ended | | 10 | 0.8 | mV | | V <sub>VCMPOFFSET</sub> | Offset voltage | Differential | | 10 | | mV | | V <sub>VCMPHYST</sub> | VCMP hysteresis | | | 17 | | mV | | t <sub>VCMPSTART</sub> | Startup time | | | | 10 | μs | The $V_{DD}$ trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation: #### VCMP Trigger Level as a Function of Level Setting $$V_{DD Trigger Level}$$ =1.667V+0.034 ×TRIGLEVEL (3.2) ### 3.14 I2C Table 3.27. I2C Standard-mode (Sm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|-----|-----|---------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 100 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 4.7 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 4.0 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 250 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 3450 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 4.7 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 4.0 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 4.0 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EFM32HG Reference Manual. <sup>&</sup>lt;sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 5). # 3.16 Digital Peripherals Table 3.31. Digital Peripherals | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------|-------------------------------------|-----|------|-----|------------| | I <sub>USART</sub> | USART current | USART idle current, clock enabled | | 7.5 | | μΑ/<br>MHz | | I <sub>LEUART</sub> | LEUART current | LEUART idle current, clock enabled | | 150 | | nA | | I <sub>I2C</sub> | I2C current | I2C idle current, clock enabled | | 6.25 | | μΑ/<br>MHz | | I <sub>TIMER</sub> | TIMER current | TIMER_0 idle current, clock enabled | | 8.75 | | μΑ/<br>MHz | | I <sub>PCNT</sub> | PCNT current | PCNT idle current, clock enabled | | 100 | | nA | | I <sub>RTC</sub> | RTC current | RTC idle current, clock enabled | | 100 | | nA | | I <sub>AES</sub> | AES current | AES idle current, clock enabled | | 2.5 | | μΑ/<br>MHz | | I <sub>GPIO</sub> | GPIO current | GPIO idle current, clock enabled | | 5.31 | | μΑ/<br>MHz | | I <sub>PRS</sub> | PRS current | PRS idle current | | 2.81 | | μΑ/<br>MHz | | I <sub>DMA</sub> | DMA current | Clock enable | | 8.12 | | μΑ/<br>MHz | | | CSP36 Pin#<br>and Name | Pin Alternate Functionality / Description | | | | | | | | | |-------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|---------------------------|--|--|--|--|--| | Pin # | Pin Name | Analog | Timers | Communication | Other | | | | | | | | | To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | | | | | | | | | E6 | PB7 | LFXTAL_P | TIM1_CC0 #3 | US0_TX #4<br>US1_CLK #0 | | | | | | | | F1 | PD5 | ADC0_CH5 | | LEU0_RX #0 | | | | | | | | F2 | PB14 | HFXTAL_N | | US0_CS #4/5<br>LEU0_RX #1 | | | | | | | | F3 | PB13 | HFXTAL_P | | US0_CLK #4/5<br>LEU0_TX #1 | | | | | | | | F4 | AVDD_1 | Analog power supply 1. | | | | | | | | | | F5 | PB11 | IDAC0_OUT | TIM1_CC2 #3<br>PCNT0_S1IN #4 | US1_CLK #4 | CMU_CLK1 #3<br>ACMP0_O #3 | | | | | | | F6 | PB8 | LFXTAL_N | TIM1_CC1 #3 | US0_RX #4<br>US1_CS #0 | | | | | | | # **4.2 Alternate Functionality Pinout** A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in Table 4.2 (p. 54). The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings. #### Note Some functionality, such as analog interfaces, do not have alternate settings or a LOCA-TION bitfield. In these cases, the pinout is shown in the column corresponding to LOCA-TION 0. Table 4.2. Alternate functionality overview | Alternate | LOCATION | | | | | | | | |---------------|----------|---|------|------|---|---|---|---------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ACMP0_CH0 | PC0 | | | | | | | Analog comparator ACMP0, channel 0. | | ACMP0_CH1 | PC1 | | | | | | | Analog comparator ACMP0, channel 1. | | ACMP0_O | PE13 | | PD6 | PB11 | | | | Analog comparator ACMP0, digital output. | | ADC0_CH0 | PE12 | | | | | | | Analog to digital converter ADC0, input channel number 0. | | ADC0_CH1 | PE13 | | | | | | | Analog to digital converter ADC0, input channel number 1. | | ADC0_CH5 | PD5 | | | | | | | Analog to digital converter ADC0, input channel number 5. | | ADC0_CH6 | PD6 | | | | | | | Analog to digital converter ADC0, input channel number 6. | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PF1 | | | | | | | Bootloader RX. | | BOOT_TX | PF0 | | | | | | | Bootloader TX. | | CMU_CLK0 | PA2 | | PD7 | PF2 | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | | PE12 | PB11 | | | | Clock Management Unit, clock output number 1. | | | | | | | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | | | | | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | DBG_SWDIO | PF1 | | | | | | | Debug-interface Serial Wire data input / output. | | Alternate | | | LOC | ATION | | | | | |---------------|------|------|------|-------|------|------|------|---------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | | | | | | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | GPIO_EM4WU0 | PA0 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU3 | PF1 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU4 | PF2 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU5 | PE13 | | | | | | | Pin can be used to wake the system up from EM4 | | HFXTAL_N | PB14 | | | | | | | High Frequency Crystal negative pin. Also used as external optional clock input pin. | | HFXTAL_P | PB13 | | | | | | | High Frequency Crystal positive pin. | | I2C0_SCL | PA1 | PD7 | | | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output. | | I2C0_SDA | PA0 | PD6 | | | PC0 | PF0 | PE12 | I2C0 Serial Data input / output. | | IDAC0_OUT | PB11 | | | | | | | IDAC0 output. | | LEU0_RX | PD5 | PB14 | | PF1 | PA0 | PC15 | | LEUART0 Receive input. | | LEU0_TX | | PB13 | | PF0 | PF2 | PC14 | | LEUART0 Transmit output. Also used as receive input in half duplex communication. | | LFXTAL_N | PB8 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. | | LFXTAL_P | PB7 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) positive pin. | | PCNT0_S0IN | | | PC0 | PD6 | PA0 | | | Pulse Counter PCNT0 input number 0. | | PCNT0_S1IN | PC14 | | PC1 | PD7 | PB11 | | | Pulse Counter PCNT0 input number 1. | | PRS_CH0 | PA0 | | PC14 | PF2 | | | | Peripheral Reflex System PRS, channel 0. | | PRS_CH1 | PA1 | | PC15 | PE12 | | | | Peripheral Reflex System PRS, channel 1. | | PRS_CH2 | PC0 | | PE10 | PE13 | | | | Peripheral Reflex System PRS, channel 2. | | PRS_CH3 | PC1 | | PE11 | PA0 | | | | Peripheral Reflex System PRS, channel 3. | | TIM0_CC0 | PA0 | PA0 | | | PA0 | PF0 | PA1 | Timer 0 Capture Compare input / output channel 0. | | TIM0_CC1 | PA1 | PA1 | | | PC0 | PF1 | PA0 | Timer 0 Capture Compare input / output channel 1. | | TIM0_CC2 | PA2 | PA2 | | | PC1 | PF2 | PF2 | Timer 0 Capture Compare input / output channel 2. | | TIM0_CDTI1 | | PC14 | | | | | PC14 | Timer 0 Complimentary Deat Time Insertion channel 1. | | TIM0_CDTI2 | | PC15 | | | | | PC15 | Timer 0 Complimentary Deat Time Insertion channel 2. | | TIM1_CC0 | | PE10 | | PB7 | PD6 | | | Timer 1 Capture Compare input / output channel 0. | | TIM1_CC1 | PC14 | PE11 | | PB8 | PD7 | | | Timer 1 Capture Compare input / output channel 1. | | TIM1_CC2 | PC15 | PE12 | | PB11 | | | | Timer 1 Capture Compare input / output channel 2. | | TIM2_CC0 | | | | PF2 | | | | Timer 2 Capture Compare input / output channel 0. | | TIM2_CC1 | | | | PE12 | | | | Timer 2 Capture Compare input / output channel 1. | | TIM2_CC2 | | | | PE13 | | | | Timer 2 Capture Compare input / output channel 2. | | US0_CLK | PE12 | | | PC15 | PB13 | PB13 | PE12 | USART0 clock input / output. | | US0_CS | PE13 | | | PC14 | PB14 | PB14 | PE13 | USART0 chip select input / output. | | | | | | | | | | USART0 Asynchronous Receive. | | US0_RX | PE11 | | | PE12 | PB8 | PC1 | PC1 | USART0 Synchronous mode Master Input / Slave Output (MISO). | | | | | | | | | | USART0 Asynchronous Transmit. Also used as receive input in half duplex communication. | | US0_TX | PE10 | | | PE13 | PB7 | PC0 | PC0 | USART0 Synchronous mode Master Output / Slave Input (MOSI). | | US1_CLK | PB7 | | PF0 | PC15 | PB11 | | | USART1 clock input / output. | # 7 Revision History ### 7.1 Revision 1.00 December 4th, 2015 Updated all specs with results of full characterization. Updated part number to revision B. Added the USB electrical specifications table. ### 7.2 Revision 0.91 May 6th, 2015 Updated current consumption table for energy modes. Updated GPIO max leakage current. Updated startup time for HFXO and LFXO. Updated current consumption for HFRCO and LFRCO. Updated ADC current consumption. Updated IDAC characteristics tables. Updated ACMP internal resistance. Updated VCMP current consumption. ## 7.3 Revision 0.90 March 16th, 2015 #### Note This datasheet revision applies to a product under development. It's characteristics and specifications are subject to change without notice. Corrected EM2 current consumption condition in Electrical Characteristics section. Updated GPIO electrical characteristics. Updated Max ESR<sub>HFXO</sub> value for Crystal Frequency of 25 MHz. Updated LFRCO plots. Updated HFRCO table and plots. Updated ADC table and temp sensor plot. Added DMA current in Digital Peripherals section. Updated block diagram. Corrected leadframe type to matte-Sn. ## 7.4 Revision 0.20 December 11th, 2014 Preliminary Release. ## A Disclaimer and Trademarks ### A.1 Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. ### A.2 Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISO-modem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. # **List of Figures** | 2.1. block Diagram | ع | |-----------------------------------------------------------------------------------------------------------------|------| | 2.2. EFM32HG350 Memory Map with largest RAM and Flash sizes | 7 | | 3.1. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 24 | | | MHz | . 11 | | 3.2. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 21 | | | MHz | . 12 | | 3.3. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 14 | | | MHz | 12 | | 3.4. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 11 | | | MHz | 13 | | 3.5. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 6.6 | . 10 | | MHz | 12 | | 3.6. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 24 MHz | . 13 | | | | | 3.7. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 21 MHz | | | 3.8. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 14 MHz | | | 3.9. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11 MHz | | | 3.10. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 6.6 MHz | . 16 | | 3.11. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO. | 16 | | 3.12. EM3 current consumption. | | | 3.13. EM4 current consumption. | | | 3.14. Typical Low-Level Output Current, 2V Supply Voltage | | | 3.15. Typical High-Level Output Current, 2V Supply Voltage | 22 | | 3.16. Typical Low-Level Output Current, 3V Supply Voltage | . 23 | | 3.17. Typical High-Level Output Current, 3V Supply Voltage | 24 | | 3.18. Typical Low-Level Output Current, 3.8V Supply Voltage | 25 | | 3.19. Typical High-Level Output Current, 3.8V Supply Voltage | . 26 | | 3.20. Calibrated LFRCO Frequency vs Temperature and Supply Voltage | | | 3.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.22. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.25. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature | 50 | | 3.20. Calibrated New Linearity (NIL) | JI | | 3.26. Integral Non-Linearity (INL) | | | 3.27. Differential Non-Linearity (DNL) | პ/ | | 3.28. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C | | | 3.29. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°C | . 39 | | 3.30. ADC Differential Linearity Error vs Code, Vdd = 3V, Temp = 25°C | . 40 | | 3.31. ADC Absolute Offset, Common Mode = Vdd /2 | 41 | | 3.32. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V | . 41 | | 3.33. ADC Temperature sensor readout | | | 3.34. IDAC Source Current as a function of voltage on IDAC_OUT | 45 | | 3.35. IDAC Sink Current as a function of voltage from IDAC_OUT | 46 | | 3.36. IDAC linearity | . 46 | | 3.37. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1 | | | 4.1. EFM32HG350 Pinout (top view, not to scale) | | | 4.2. CSP36 | | | 5.1. CSP36 PCB Land Pattern | . 58 | | 5.2. CSP36 PCB Solder Mask | 50 | | 5.3. CSP36 PCB Stencil Design | | | 6.1. Example Chip Marking (top view) | | | 6.1. Example Only Marking (top Mew) | 01 |