Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | | | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 25MHz | | Connectivity | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 4x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-TQFP | | Supplier Device Package | 48-TQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32hg350f64g-b-gfp48 | # 2 System Summary ## 2.1 System Introduction The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M0+, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32HG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32HG350 devices. For a complete feature set and in-depth information on the modules, the reader is referred to the *EFM32HG Reference Manual*. A block diagram of the EFM32HG350 is shown in Figure 2.1 (p. 3) . Figure 2.1. Block Diagram #### 2.1.1 ARM Cortex-M0+ Core The ARM Cortex-M0+ includes a 32-bit RISC processor which can achieve as much as 0.9 Dhrystone MIPS/MHz. A Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep is included as well. The EFM32 implementation of the Cortex-M0+ is described in detail in *ARM Cortex-M0+ Devices Generic User Guide*. ## 2.1.2 Debug Interface (DBG) This device includes hardware debug support through a 2-pin serial-wire debug interface and a Micro Trace Buffer (MTB) for data/instruction tracing. ## 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32HG microcontroller. The flash memory is readable and writable from both the Cortex-M0+ and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1. ### 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 $\mu$ DMA controller licensed from ARM. ### 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32HG. ### 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32HG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. ### 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32HG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. ### 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. ## 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. ## 2.1.10 Low Energy USB The unique Low Energy USB peripheral provides a full-speed USB 2.0 compliant device controller and PHY with ultra-low current consumption. The device supports both full-speed (12MBit/s) and low speed (1.5MBit/s) operation, and includes a dedicated USB oscillator with clock recovery mechanism for crystal-free operation. No external components are required. The Low Energy Mode ensures the current consumption is optimized and enables USB communication on a strict power budget. The USB device includes an internal dedicated descriptor-based Scatter/Gather DMA and supports up to 3 OUT endpoints and 3 IN endpoints, in addition to endpoint 0. The on-chip PHY includes software controllable pull-up and pull-down resistors. ## 2.1.11 Inter-Integrated Circuit Interface (I2C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. ## 3 Electrical Characteristics #### 3.1 Test Conditions ### 3.1.1 Typical Values The typical data are based on $T_{AMB}$ =25°C and $V_{DD}$ =3.0 V, as defined in Table 3.2 (p. 8), unless otherwise specified. #### 3.1.2 Minimum and Maximum Values The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 8), unless otherwise specified. ## 3.2 Absolute Maximum Ratings The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 8) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 8). Table 3.1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------|----------------------------------------|------|-----|----------------------|------| | T <sub>STG</sub> | Storage tempera-<br>ture range | | -40 | | 150 <sup>1</sup> | °C | | T <sub>S</sub> | Maximum soldering temperature | Latest IPC/JEDEC J-STD-020<br>Standard | | | 260 | °C | | $V_{\text{DDMAX}}$ | External main sup-<br>ply voltage | | 0 | | 3.8 | V | | V <sub>IOPIN</sub> | Voltage on any I/O pin | | -0.3 | | V <sub>DD</sub> +0.3 | V | <sup>&</sup>lt;sup>1</sup>Based on programmed devices tested for 10000 hours at 150°C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures. ## 3.3 General Operating Conditions ## 3.3.1 General Operating Conditions Table 3.2. General Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------|------|-----|-----|------| | T <sub>AMB</sub> | Ambient temperature range | -40 | | 85 | °C | | V <sub>DDOP</sub> | Operating supply voltage | 1.98 | | 3.8 | V | | f <sub>APB</sub> | Internal APB clock frequency | | | 25 | MHz | | f <sub>AHB</sub> | Internal AHB clock frequency | | | 25 | MHz | #### 3.3.2 Environmental WLCSP devices can be handled and soldered using industry standard surface mount assembly techniques. However, because WLCSP devices are essentially a piece of silicon and are not encapsulated | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|---------------|-------------------------------------------------------------------------------------------------|-----|-----|------|------------| | | | 1.2 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 194 | 208 | μΑ/<br>MHz | | | | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 64 | 68 | μΑ/<br>MHz | | | | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 67 | 71 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 85 | 91 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 86 | 92 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 51 | 55 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 52 | 56 | μΑ/<br>MHz | | | | 21 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 53 | 57 | μΑ/<br>MHz | | I <sub>EM1</sub> | EM1 current | 21 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 54 | 58 | μΑ/<br>MHz | | EMI | LIMI GUITOITE | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 56 | 59 | μΑ/<br>MHz | | | | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 57 | 61 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 58 | 61 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 59 | 63 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 64 | 68 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 67 | 71 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 106 | 114 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO. all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 114 | 126 | μΑ/<br>MHz | | I <sub>EM2</sub> | EM2 current | EM2 current with RTC prescaled to 1 Hz, 32.768 | | 0.9 | 1.35 | μA | # 3.8 General Purpose Input Output Table 3.7. GPIO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------| | V <sub>IOIL</sub> | Input low voltage | | | | 0.30V <sub>DD</sub> | V | | V <sub>IOIH</sub> | Input high voltage | | 0.70V <sub>DD</sub> | | | V | | | | Sourcing 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.80V <sub>DD</sub> | | V | | | | Sourcing 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_PX_CTRL DRIVEMODE<br>= LOWEST | | 0.90V <sub>DD</sub> | | V | | | | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.85V <sub>DD</sub> | | V | | V | Output high voltage (Production test condition = 3.0V, | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.90V <sub>DD</sub> | | V | | V <sub>IOOH</sub> | DRIVEMODE =<br>STANDARD) | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.75V <sub>DD</sub> | | | V | | | | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.85V <sub>DD</sub> | | | V | | | | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | 0.60V <sub>DD</sub> | | | V | | | | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | 0.80V <sub>DD</sub> | | | V | | | | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.20V <sub>DD</sub> | | V | | | | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.10V <sub>DD</sub> | | V | | | Outrot level la ve | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.10V <sub>DD</sub> | | V | | $V_{IOOL}$ | Output low voltage<br>(Production test<br>condition = 3.0V,<br>DRIVEMODE = | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.05V <sub>DD</sub> | | V | | | STANDARD) | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | | | 0.30V <sub>DD</sub> | V | | | | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | | | 0.20V <sub>DD</sub> | V | | | | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | | | 0.35V <sub>DD</sub> | V | Figure 3.14. Typical Low-Level Output Current, 2V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.15. Typical High-Level Output Current, 2V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.16. Typical Low-Level Output Current, 3V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH ### 3.9.4 HFRCO Table 3.11. HFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|--------------------------------------------------------|------------------------------|-------|-------------------|-------|--------| | | | 24 MHz frequency band | 23.28 | 24.0 | 24.72 | MHz | | | | 21 MHz frequency band | 20.37 | 21.0 | 21.63 | MHz | | f | Oscillation frequen- | 14 MHz frequency band | 13.58 | 14.0 | 14.42 | MHz | | f <sub>HFRCO</sub> | cy, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | 11 MHz frequency band | 10.67 | 11.0 | 11.33 | MHz | | | | 7 MHz frequency band | 6.40 | 6.60 | 6.80 | MHz | | | | 1 MHz frequency band | 1.15 | 1.20 | 1.25 | MHz | | tHFRCO_settling | Settling time after start-up | f <sub>HFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | | Current consumption | f <sub>HFRCO</sub> = 24 MHz | | 158 | 184 | μΑ | | | | f <sub>HFRCO</sub> = 21 MHz | | 143 | 175 | μΑ | | | | f <sub>HFRCO</sub> = 14 MHz | | 113 | 140 | μΑ | | I <sub>HFRCO</sub> | | f <sub>HFRCO</sub> = 11 MHz | | 101 | 125 | μΑ | | | | f <sub>HFRCO</sub> = 6.6 MHz | | 84 | 105 | μΑ | | | | f <sub>HFRCO</sub> = 1.2 MHz | | 27 | 40 | μΑ | | | | 24 MHz frequency band | | 66.8 <sup>1</sup> | | kHz | | | | 21 MHz frequency band | | 52.8 <sup>1</sup> | | kHz | | TUNESTEP <sub>H-</sub> | Frequency step for LSB change in | 14 MHz frequency band | | 36.9 <sup>1</sup> | | kHz | | FRCO | TUNING value | 11 MHz frequency band | | 30.1 <sup>1</sup> | | kHz | | | | 7 MHz frequency band | | 18.0 <sup>1</sup> | | kHz | | | | 1 MHz frequency band | | 3.4 | | kHz | <sup>1</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 21 MHz across operating conditions. Figure 3.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.22. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature ### **3.9.6 USHFRCO** #### Table 3.13. USHFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|---------------------------------|-------------------------------------------------------------------|-------|--------|-------|------| | | | No Clock Recovery, Full Temperature and Supply Range, 48 MHz band | 47.10 | 48.00 | 48.90 | MHz | | | | No Clock Recovery, Full Temperature and Supply Range, 24 MHz band | 23.73 | 24.00 | 24.32 | MHz | | f <sub>USHFRCO</sub> | Oscillation frequen-<br>cy | No Clock Recovery, 25°C, 3.3V, 48 MHz band | 47.50 | 48.00 | 48.50 | MHz | | | | No Clock Recovery, 25°C, 3.3V, 24 MHz band | 23.86 | 24.00 | 24.16 | MHz | | | | USB Active with Clock Recovery, Full Temperature and Supply Range | 47.88 | 48.00 | 48.12 | MHz | | TC <sub>USHFRCO</sub> | Temperature coefficient | 3.3V | | 0.0175 | | %/°C | | VC <sub>USHFRCO</sub> | Supply voltage co-<br>efficient | 25°C | | 0.0045 | | %/V | | 1 | Current consump- | f <sub>USHFRCO</sub> = 48 MHz | 1.21 | 1.36 | 1.48 | mA | | LUCLIEDOO | tion | f <sub>USHFRCO</sub> = 24 MHz | 0.81 | 0.92 | 1.02 | mA | ### **3.9.7 ULFRCO** #### Table 3.14. ULFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|---------------------------------|-----------|------|-------|------|------| | f <sub>ULFRCO</sub> | Oscillation frequen-<br>cy | 25°C, 3V | 0.70 | | 1.75 | kHz | | TC <sub>ULFRCO</sub> | Temperature coefficient | | | 0.05 | | %/°C | | VC <sub>ULFRCO</sub> | Supply voltage co-<br>efficient | | | -18.2 | | %/V | # 3.10 Analog Digital Converter (ADC) #### Table 3.15. ADC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|---------------------------------------------------------------------------------------|---------------------------|----------------------|-----|-----------------------|------| | V <sub>ADCIN</sub> | Input voltage range | Single ended | 0 | | V <sub>REF</sub> | V | | VADCIN | input voitage range | Differential | -V <sub>REF</sub> /2 | | V <sub>REF</sub> /2 | V | | V <sub>ADCREFIN</sub> | Input range of exter-<br>nal reference volt-<br>age, single ended<br>and differential | | 1.25 | | V <sub>DD</sub> | V | | V <sub>ADCREFIN_CH7</sub> | Input range of ex-<br>ternal negative ref-<br>erence voltage on<br>channel 7 | See V <sub>ADCREFIN</sub> | 0 | | V <sub>DD</sub> - 1.1 | V | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|------|-----------------|-----------------------| | V <sub>ADCREFIN_CH6</sub> | Input range of ex-<br>ternal positive ref-<br>erence voltage on<br>channel 6 | See V <sub>ADCREFIN</sub> | 0.625 | | $V_{DD}$ | V | | V <sub>ADCCMIN</sub> | Common mode input range | | 0 | | V <sub>DD</sub> | V | | I <sub>ADCIN</sub> | Input current | 2pF sampling capacitors | | <100 | | nA | | CMRR <sub>ADC</sub> | Analog input common mode rejection ratio | | | 65 | | dB | | | | 1 MSamples/s, 12 bit, external reference | | 392 | 510 | μA | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b00 | | 67 | | μΑ | | I <sub>ADC</sub> | Average active current | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 | | 63 | | μА | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 | | 64 | | μА | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b11 | | 244 | | μА | | I <sub>ADCREF</sub> | Current consumption of internal voltage reference | Internal voltage reference | | 65 | | μΑ | | C <sub>ADCIN</sub> | Input capacitance | | | 2 | | pF | | R <sub>ADCIN</sub> | Input ON resistance | | 1 | | | MOhm | | R <sub>ADCFILT</sub> | Input RC filter resistance | | | 10 | | kOhm | | C <sub>ADCFILT</sub> | Input RC filter/de-<br>coupling capaci-<br>tance | | | 250 | | fF | | f <sub>ADCCLK</sub> | ADC Clock Frequency | | | | 13 | MHz | | | | 6 bit | 7 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCCONV</sub> | Conversion time | 8 bit | 11 | | | ADC-<br>CLK<br>Cycles | | | | 12 bit | 13 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQ</sub> | Acquisition time | Programmable | 1 | | 256 | ADC-<br>CLK<br>Cycles | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|------|-----|-------| | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 8.5 | | μА | | I <sub>STEP</sub> | Step size | | | 0.5 | | μΑ | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 0.62 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 2.8 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 94.4 | | nA/V | ### Table 3.22. IDAC Range 3 Source | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|--------------------------------------------------|-----|-------|-----|-------| | 1 | Active current with | EM0, default settings | | 18.7 | | μΑ | | IDAC | STEPSEL=0x10 | Duty-cycled | | 10 | | nA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 33.9 | | μΑ | | I <sub>STEP</sub> | Step size | | | 2.0 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100 mV | | 3.54 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 10.9 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 159.5 | | nA/V | ### Table 3.23. IDAC Range 3 Sink | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|-------|-----|-------| | I <sub>IDAC</sub> | Active current with STEPSEL=0x10 | EM0, default settings | | 62.5 | | μA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 34.1 | | μΑ | | I <sub>STEP</sub> | Step size | | | 2.0 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 1.75 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 10.9 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 148.6 | | nA/V | #### Table 3.24. IDAC | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------|-----------------------------------------------|-----|-----|-----|------| | t <sub>IDACSTART</sub> | Start-up time, from enabled to output settled | | 40 | | μs | # 3.12 Analog Comparator (ACMP) Table 3.25. ACMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------------|----------------------------------------------------------------------------|-----|------|----------|------| | V <sub>ACMPIN</sub> | Input voltage range | | 0 | | $V_{DD}$ | V | | V <sub>ACMPCM</sub> | ACMP Common<br>Mode voltage range | | 0 | | $V_{DD}$ | V | | | | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register | | 0.1 | 0.4 | μА | | I <sub>ACMP</sub> | Active current | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 2.87 | 15 | μА | | | | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 195 | 520 | μА | | I <sub>ACMPREF</sub> | Current consumption of internal voltage reference | Internal voltage reference off. Using external voltage reference | | 0 | | μА | | | age reference | Internal voltage reference | | 5 | | μΑ | | V <sub>ACMPOFFSET</sub> | Offset voltage | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0 | 12 | mV | | V <sub>ACMPHYST</sub> | ACMP hysteresis | Programmable | | 17 | | mV | | | | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL | | 40 | | kOhm | | D | Capacitive Sense<br>Internal Resistance | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL | | 70 | | kOhm | | R <sub>CSRES</sub> | | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL | | 101 | | kOhm | | | | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL | | 132 | | kOhm | | t <sub>ACMPSTART</sub> | Startup time | | | | 10 | μs | The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 47). $I_{ACMPREF}$ is zero if an external voltage reference is used. $$I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$$ (3.1) ## 3.13 Voltage Comparator (VCMP) Table 3.26. VCMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------------------------|-----------------------------------------------------------------|-----|----------|-----|------| | V <sub>VCMPIN</sub> | Input voltage range | | | $V_{DD}$ | | ٧ | | V <sub>VCMPCM</sub> | VCMP Common<br>Mode voltage range | | | $V_{DD}$ | | V | | l | Active current | BIASPROG=0b0000 and<br>HALFBIAS=1 in VCMPn_CTRL<br>register | | 0.2 | 0.8 | μΑ | | IVCMP | Active current | BIASPROG=0b1111 and HALFBIAS=0 in VCMPn_CTRL register. LPREF=0. | | 22 | 35 | μΑ | | t <sub>VCMPREF</sub> | Startup time reference generator | NORMAL | | 10 | | μs | | V | Offset voltage | Single ended | | 10 | | mV | | V <sub>VCMPOFFSET</sub> | Offset voltage | Differential | | 10 | | mV | | V <sub>VCMPHYST</sub> | VCMP hysteresis | | | 17 | | mV | | t <sub>VCMPSTART</sub> | Startup time | | | | 10 | μs | The $V_{DD}$ trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation: #### VCMP Trigger Level as a Function of Level Setting $$V_{DD Trigger Level}$$ =1.667V+0.034 ×TRIGLEVEL (3.2) #### 3.14 I2C Table 3.27. I2C Standard-mode (Sm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|-----|-----|---------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 100 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 4.7 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 4.0 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 250 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 3450 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 4.7 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 4.0 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 4.0 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EFM32HG Reference Manual. <sup>&</sup>lt;sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 5). ## 4.4 CSP36 Package Figure 4.2. CSP36 #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Primary datum "C" and seating plane are defined by the spherical crowns of the solder balls. - 4. Dimension "b" is measured at the maximum solder bump diameter, parallel to primary datum "C". - 5. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. Table 4.4. CSP36 (Dimensions in mm) | Symbol | A | A1 | A2 | b | S | D | E | е | D1 | E1 | SD | SE | n | aaa | bbb | ссс | ddd | |--------|-------|------|-------|------|--------|---------------|---------------|--------------|--------------|--------------|-----|-----|----|------|------|------|-------| | Min | 0.491 | 0.17 | 0.036 | 0.23 | | | | | | | | | | | | | | | Nom | 0.55 | - | 0.040 | - | 0.31 | 3.016<br>BSC. | 2.891<br>BSC. | 0.40<br>BSC. | 2.00<br>BSC. | 2.00<br>BSC. | 0.2 | 0.2 | 36 | 0.03 | 0.06 | 0.05 | 0.015 | | Max | 0.609 | 0.23 | 0.044 | 0.29 | 0.3125 | | | | | | | | | | | | | All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb). For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx # **5 PCB Layout and Soldering** # **5.1 Recommended PCB Layout** Figure 5.1. CSP36 PCB Land Pattern Table 5.1. CSP36 PCB Land Pattern Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | |--------|-----------| | X | 0.20 | | C1 | 2.00 | | C2 | 2.00 | | E1 | 0.40 | | E2 | 0.40 | # 6 Chip Marking, Revision and Errata ## 6.1 Chip Marking In the illustration below package fields and position are shown. Figure 6.1. Example Chip Marking (top view) ### 6.2 Revision The revision of a chip can be determined from the "Revision" field in Figure 6.1 (p. 61). ### 6.3 Errata Please see the errata document for EFM32HG350 for description and resolution of device erratas. This document is available in Simplicity Studio and online at: http://www.silabs.com/support/pages/document-library.aspx?p=MCUs--32-bit ## A Disclaimer and Trademarks #### A.1 Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### A.2 Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISO-modem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. # **Table of Contents** | | Ordering Information | | |----|-----------------------------------------------|------| | 2. | System Summary | | | | 2.1. System Introduction | 3 | | | 2.2. Configuration Summary | 6 | | | 2.3. Memory Map | . 7 | | 3. | Electrical Characteristics | | | | 3.1. Test Conditions | | | | 3.2. Absolute Maximum Ratings | 8 | | | 3.3. General Operating Conditions | 8 | | | 3.4. Current Consumption | 9 | | | 3.5. Transition between Energy Modes | . 17 | | | 3.6. Power Management | | | | 3.7. Flash | | | | 3.8. General Purpose Input Output | 19 | | | 3.9. Oscillators | | | | 3.10. Analog Digital Converter (ADC) | | | | 3.11. Current Digital Analog Converter (IDAC) | 42 | | | 3.12. Analog Comparator (ACMP) | 47 | | | 3.13. Voltage Comparator (VCMP) | 40 | | | 3.14. I2C | | | | 3.15. USB | | | | 3.16. Digital Peripherals | | | 4 | Pinout and Package | | | т. | 4.1. Pinout | | | | 4.2. Alternate Functionality Pinout | | | | 4.3. GPIO Pinout Overview | | | | 4.4. CSP36 Package | | | 5 | PCB Layout and Soldering | | | ٥. | 5.1. Recommended PCB Layout | 58 | | | 5.2. Soldering Information | | | 6 | Chip Marking, Revision and Errata | | | 0. | 6.1. Chip Marking | | | | 6.2. Revision | | | | | | | 7 | 6.3. Errata | | | 1. | Revision History | | | | 7.1. Revision 1.00 | | | | 7.2. Revision 0.91 | | | | 7.3. Revision 0.90 | | | ^ | 7.4. Revision 0.20 | 03 | | Α. | Disclaimer and Trademarks | 64 | | | A.1. Disclaimer | 04 | | _ | A.2. Trademark Information | | | | Contact Information | | | | R 1 | 65 |