Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |---------------------------|--------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 40MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EPROM Size | | | AM Size | 64K x 8 | | oltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | ata Converters | A/D 28x10b | | Scillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | lounting Type | Surface Mount | | ackage / Case | 64-VFQFN Exposed Pad | | upplier Device Package | 64-QFN (9x9) | | urchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx170f512h-i-mr | #### TABLE 3: PIN NAMES FOR 64-PIN USB DEVICES 64-PIN QFN<sup>(4)</sup> AND TQFP (TOP VIEW) PIC32MX230F128H PIC32MX530F128H PIC32MX250F256H PIC32MX550F256H PIC32MX270F512H PIC32MX570F512H QFN<sup>(4)</sup> TQFP | Pin# | Full Pin Name | |------|-------------------------------------------| | 1 | AN22/RPE5/PMD5/RE5 | | 2 | AN23/PMD6/RE6 | | 3 | AN27/PMD7/RE7 | | 4 | AN16/C1IND/RPG6/SCK2/PMA5/RG6 | | 5 | AN17/C1INC/RPG7/PMA4/RG7 | | _ | A 1 1 4 2 1 2 2 1 2 1 2 1 2 2 2 2 2 2 2 2 | | 5 | AN17/C1INC/RPG7/PMA4/RG7 | |----|-------------------------------------------| | 6 | AN18/C2IND/RPG8/PMA3/RG8 | | 7 | MCLR | | 8 | AN19/C2INC/RPG9/PMA2/RG9 | | 9 | Vss | | 10 | VDD | | 11 | AN5/C1INA/RPB5/VBUSON/RB5 | | 12 | AN4/C1INB/RB4 | | 13 | PGED3/AN3/C2INA/RPB3/RB3 | | 14 | PGEC3/AN2/CTCMP/C2INB/RPB2/CTED13/RB2 | | 15 | PGEC1/VREF-/AN1/RPB1/CTED12/RB1 | | 16 | PGED1/VREF+/AN0/RPB0/PMA6/RB0 | | 17 | PGEC2/AN6/RPB6/RB6 | | 18 | PGED2/AN7/RPB7/CTED3/RB7 | | 19 | AVDD | | 20 | AVss | | 21 | AN8/RPB8/CTED10/RB8 | | 22 | AN9/RPB9/CTED4/PMA7/RB9 | | 23 | TMS/CVREFOUT/AN10/RPB10/CTED11/PMA13/RB10 | | Pin # | Full Pin Name | |-------|-----------------------| | 33 | USBID/RPF3/RF3 | | 34 | VBUS | | 35 | Vusb3v3 | | 36 | D- | | 37 | D+ | | 38 | VDD | | 39 | OSC1/CLKI/RC12 | | 40 | OSC2/CLKO/RC15 | | 41 | Vss | | 42 | RPD8/RTCC/RD8 | | 43 | RPD9/SDA1/RD9 | | 44 | RPD10/SCL1/PMA15/RD10 | | 45 | RPD11/PMA14/RD11 | | 46 | RPD0/INT0/RD0 | | 47 | SOSCI/RPC13/RC13 | | 48 | SOSCO/RPC14/T1CK/RC14 | | 49 | AN24/RPD1/RD1 | | 50 | AN25/RPD2/SCK1/RD2 | | 51 | AN26/C3IND/RPD3/RD3 | | 52 | RPD4/PMWR/RD4 | | 53 | RPD5/PMRD/RD5 | | 54 | C3INC/RD6 | | 55 | C3INB/RD7 | | 56 | VCAP | | 57 | VDD | | 58 | C3INA/RPF0/RF0 | | 59 | RPF1/RF1 | | 60 | PMD0/RE0 | | 61 | PMD1/RE1 | | 62 | AN20/PMD2/RE2 | | 63 | RPE3/CTPLS/PMD3/RE3 | | 64 | AN21/PMD4/RE4 | 32 Note 24 25 26 27 28 30 Vss VDD - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions. - 2: Every I/O port pin (RBx-RGx) can be used as a change notification pin (CNBx-CNGx). See Section 11.0 "I/O Ports" for more information. - 3: Shaded pins are 5V tolerant. AN14/RPB14/SCK3/CTED5/PMA1/RB14 AN15/RPB15/OCFB/CTED6/PMA0/RB15 TDO/AN11/PMA12/RB11 TCK/AN12/PMA11/RB12 TDI/AN13/PMA10/RB13 RPF4/SDA2/PMA9/RF4 RPF5/SCL2/PMA8/RF5 4: The metal plane at the bottom of the QFN device is not connected to any pins and is recommended to be connected to Vss externally. #### TABLE 4: PIN NAMES FOR 100-PIN GENERAL PURPOSE DEVICES (CONTINUED) 100-PIN TQFP (TOP VIEW) PIC32MX130F128L PIC32MX150F256L PIC32MX170F512L 100 1 | Pin# | Full Pin Name | |------|-----------------------| | 71 | RPD11/PMA14/RD11 | | 72 | RPD0/RD0 | | 73 | SOSCI/RPC13/RC13 | | 74 | SOSCO/RPC14/T1CK/RC14 | | 75 | Vss | | 76 | AN24/RPD1/RD1 | | 77 | AN25/RPD2/RD2 | | 78 | AN26/C3IND/RPD3/RD3 | | 79 | AN40/RPD12/PMD12/RD12 | | 80 | AN41/PMD13/RD13 | | 81 | RPD4/PMWR/RD4 | | 82 | RPD5/PMRD/RD5 | | 83 | AN42/C3INC/PMD14/RD6 | | 84 | AN43/C3INB/PMD15/RD7 | | 85 | VCAP | | Pin# | Full Pin Name | |------|---------------------------| | 86 | VDD | | 87 | AN44/C3INA/RPF0/PMD11/RF0 | | 88 | AN45/RPF1/PMD10/RF1 | | 89 | RPG1/PMD9/RG1 | | 90 | RPG0/PMD8/RG0 | | 91 | RA6 | | 92 | CTED8/RA7 | | 93 | AN46/PMD0/RE0 | | 94 | AN47/PMD1/RE1 | | 95 | RG14 | | 96 | RG12 | | 97 | RG13 | | 98 | AN20/PMD2/RE2 | | 99 | RPE3/CTPLS/PMD3/RE3 | | 100 | AN21/PMD4/RE4 | #### Note - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions. - 2: Every I/O port pin (RAx-RGx) can be used as a change notification pin (CNAx-CNGx). See Section 11.0 "I/O Ports" for more information - 3: Shaded pins are 5V tolerant. TABLE 1-1: PINOUT I/O DESCRIPTIONS | | Pin Number | | | | | | | | | | |----------|------------------------|-----------------|-------------|----------------|------------------------|--|--|--|--|--| | Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP | Pin<br>Type | Buffer<br>Type | Description | | | | | | | AN0 | 16 | 25 | Ι | Analog | | | | | | | | AN1 | 15 | 24 | I | Analog | | | | | | | | AN2 | 14 | 23 | I | Analog | | | | | | | | AN3 | 13 | 22 | I | Analog | | | | | | | | AN4 | 12 | 21 | I | Analog | | | | | | | | AN5 | 11 | 20 | I | Analog | | | | | | | | AN6 | 17 | 26 | I | Analog | | | | | | | | AN7 | 18 | 27 | I | Analog | | | | | | | | AN8 | 21 | 32 | I | Analog | | | | | | | | AN9 | 22 | 33 | I | Analog | | | | | | | | AN10 | 23 | 34 | I | Analog | | | | | | | | AN11 | 24 | 35 | I | Analog | | | | | | | | AN12 | 27 | 41 | I | Analog | | | | | | | | AN13 | 28 | 42 | I | Analog | | | | | | | | AN14 | 29 | 43 | I | Analog | | | | | | | | AN15 | 30 | 44 | I | Analog | | | | | | | | AN16 | 4 | 10 | I | Analog | | | | | | | | AN17 | 5 | 11 | I | Analog | A malan immut abannala | | | | | | | AN18 | 6 | 12 | I | Analog | Analog input channels. | | | | | | | AN19 | 8 | 14 | I | Analog | | | | | | | | AN20 | 62 | 98 | I | Analog | | | | | | | | AN21 | 64 | 100 | I | Analog | | | | | | | | AN22 | 1 | 3 | I | Analog | | | | | | | | AN23 | 2 | 4 | I | Analog | | | | | | | | AN24 | 49 | 76 | I | Analog | | | | | | | | AN25 | 50 | 77 | I | Analog | | | | | | | | AN26 | 51 | 78 | ı | Analog | | | | | | | | AN27 | 3 | 5 | I | Analog | | | | | | | | AN28 | _ | 1 | I | Analog | | | | | | | | AN29 | _ | 6 | I | Analog | | | | | | | | AN30 | | 7 | I | Analog | | | | | | | | AN31 | _ | 8 | I | Analog | | | | | | | | AN32 | _ | 18 | I | Analog | | | | | | | | AN33 | _ | 19 | I | Analog | | | | | | | | AN34 | _ | 39 | I | Analog | | | | | | | | AN35 | _ | 40 | I | Analog | | | | | | | Legend: CMOS = CMOS compatible input or output Analog = Analog input I = Input O = Output ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer P = Power Note 1: This pin is only available on devices without a USB module. - 2: This pin is only available on devices with a USB module. - 3: This pin is not available on 64-pin devices with a USB module. - **4:** This pin is only available on 100-pin devices without a USB module. # 2.0 GUIDELINES FOR GETTING STARTED WITH 32-BIT MCUS Note: This data sheet summarizes the features of the PIC32MX1XX/2XX/5XX 64/100-pin family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section of the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). #### 2.1 Basic Connection Requirements Getting started with the PIC32MX1XX/2XX/5XX 64/ 100-pin family of 32-bit Microcontrollers (MCUs) requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected: - All VDD and Vss pins (see 2.2 "Decoupling Capacitors") - All AVDD and AVSS pins, even if the ADC module is not used (see 2.2 "Decoupling Capacitors") - VCAP pin (see 2.3 "Capacitor on Internal Voltage Regulator (VCAP)") - MCLR pin (see 2.4 "Master Clear (MCLR) Pin") - PGECx/PGEDx pins, used for In-Circuit Serial Programming (ICSP™) and debugging purposes (see 2.5 "ICSP Pins") - OSC1 and OSC2 pins, when external oscillator source is used (see 2.7 "External Oscillator Pins") The following pins may be required: VREF+/VREF- pins, used when external voltage reference for the ADC module is implemented. Note: The AVDD and AVSS pins must be connected, regardless of ADC use and the ADC voltage reference source. #### 2.2 Decoupling Capacitors The use of decoupling capacitors on power supply pins, such as VDD, VSS, AVDD and AVSS is required. See Figure 2-1. Consider the following criteria when using decoupling capacitors: - Value and type of capacitor: A value of 0.1 µF (100 nF), 10-20V is recommended. The capacitor should be a low Equivalent Series Resistance (low-ESR) capacitor and have resonance frequency in the range of 20 MHz and higher. It is further recommended that ceramic capacitors be used - Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended that the capacitors be placed on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within onequarter inch (6 mm) in length. - Handling high frequency noise: If the board is experiencing high frequency noise, upward of tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01 μF to 0.001 μF. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1 μF in parallel with 0.001 μF. - Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum thereby reducing PCB track inductance. #### 2.5 ICSP Pins The PGECx and PGEDx pins are used for In-Circuit Serial Programming™ (ICSP™) and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms. Pull-up resistors, series diodes and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input voltage low (VIL) requirements. Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB® ICD 3 or MPLAB REAL ICE $^{\text{TM}}$ . For more information on MPLAB ICD 3 and MPLAB REAL ICE connection requirements, refer to the following documents that are available on the Microchip web site - "Using MPLAB® ICD 3" (poster) DS50001765 - "MPLAB® ICD 3 Design Advisory" DS50001764 - "MPLAB® REAL ICE™ In-Circuit Debugger User's Guide" DS50001616 - "Using MPLAB® REAL ICE™ Emulator" (poster) DS50001749 #### 2.6 JTAG The TMS, TDO, TDI and TCK pins are used for testing and debugging according to the Joint Test Action Group (JTAG) standard. It is recommended to keep the trace length between the JTAG connector and the JTAG pins on the device as short as possible. If the JTAG connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms Pull-up resistors, series diodes and capacitors on the TMS, TDO, TDI and TCK pins are not recommended as they will interfere with the programmer or debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin input voltage high (VIH) and input voltage low (VIL) requirements #### 2.7 External Oscillator Pins Many MCUs have options for at least two oscillators: a high-frequency primary oscillator and a low-frequency secondary oscillator (refer to **Section 8.0 "Oscillator Configuration"** for details). The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is illustrated in Figure 2-3. FIGURE 2-3: SUGGESTED OSCILLATOR CIRCUIT PLACEMENT TABLE 4-1: SFR MEMORY MAP | IADLE 4-1. SIN WILL | WORT WA | | | | |------------------------|-----------|--------------|--|--| | Davishaval | Virtual A | Address | | | | Peripheral | Base | Offset Start | | | | Interrupt Controller | | 0x1000 | | | | Bus Matrix | 1 | 0x2000 | | | | DMA | 0xBF88 | 0x3000 | | | | USB | UXBF00 | 0x5000 | | | | PORTA-PORTG | 1 | 0x6000 | | | | CAN1 | 1 | 0xB000 | | | | Watchdog Timer | | 0x0000 | | | | RTCC | 1 | 0x0200 | | | | Timer1-Timer5 | 1 | 0x0600 | | | | IC1-IC5 | 1 | 0x2000 | | | | OC1-OC5 | 1 | 0x3000 | | | | I2C1-I2C2 | 1 | 0x5000 | | | | SPI1-SPI4 | 1 | 0x5800 | | | | UART1-UART5 | 0xBF80 | 0x6000 | | | | PMP | UXBF60 | 0x7000 | | | | ADC1 | | 0x9000 | | | | DAC | 1 | 0x9800 | | | | Comparator 1, 2, 3 | 1 | 0xA000 | | | | Oscillator | 1 | 0xF000 | | | | Device and Revision ID | | 0xF200 | | | | Flash Controller | | 0xF400 | | | | PPS | | 0xFA00 | | | | Configuration | 0xBFC0 | 0x0BF0 | | | #### 4.3 Control Registers Register 4-1 through Register 4-8 are used for setting the RAM and Flash memory partitions for data and code. #### REGISTER 4-1: BMXCON: BUS MATRIX CONFIGURATION REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | | _ | _ | _ | _ | _ | _ | _ | | | U-0 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | | 23:16 | | | | BMX | BMX | BMX | BMX | BMX | | | _ | _ | _ | ERRIXI | ERRICD | ERRDMA | ERRDS | ERRIS | | 45.0 | U-0 | 15:8 | _ | _ | _ | _ | _ | _ | _ | _ | | | U-0 | R/W-1 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-1 | | 7:0 | _ | BMX<br>WSDRM | _ | _ | _ | E | BMXARB<2:0 | > | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared bit 31-21 Unimplemented: Read as '0' bit 20 BMXERRIXI: Enable Bus Error from IXI bit 1 = Enable bus error exceptions for unmapped address accesses initiated from IXI shared bus 0 = Disable bus error exceptions for unmapped address accesses initiated from IXI shared bus bit 19 BMXERRICD: Enable Bus Error from ICD Debug Unit bit 1 = Enable bus error exceptions for unmapped address accesses initiated from ICD 0 = Disable bus error exceptions for unmapped address accesses initiated from ICD bit 18 **BMXERRDMA:** Bus Error from DMA bit 1 = Enable bus error exceptions for unmapped address accesses initiated from DMA 0 = Disable bus error exceptions for unmapped address accesses initiated from DMA bit 17 BMXERRDS: Bus Error from CPU Data Access bit (disabled in Debug mode) 1 = Enable bus error exceptions for unmapped address accesses initiated from CPU data access 0 = Disable bus error exceptions for unmapped address accesses initiated from CPU data access bit 16 BMXERRIS: Bus Error from CPU Instruction Access bit (disabled in Debug mode) 1 = Enable bus error exceptions for unmapped address accesses initiated from CPU instruction access 0 = Disable bus error exceptions for unmapped address accesses initiated from CPU instruction access bit 15-7 Unimplemented: Read as '0' bit 6 BMXWSDRM: CPU Instruction or Data Access from Data RAM Wait State bit 1 = Data RAM accesses from CPU have one wait state for address setup 0 = Data RAM accesses from CPU have zero wait states for address setup bit 5-3 **Unimplemented:** Read as '0' bit 2-0 BMXARB<2:0>: Bus Matrix Arbitration Mode bits 111 = Reserved (using these configuration modes will produce undefined behavior) : 011 = Reserved (using these configuration modes will produce undefined behavior) 010 = Arbitration Mode 2 001 = Arbitration Mode 1 (default) 000 = Arbitration Mode 0 #### REGISTER 4-2: BMXDKPBA: DATA RAM KERNEL PROGRAM BASE ADDRESS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--| | 24.24 | U-0 | | | | | | | 31:24 | _ | - | - | _ | - | | _ | _ | | | | | | | | 00.40 | U-0 | | | | | | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | 45.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | | | | | | | | 15:8 | BMXDKPBA<15:8> | | | | | | | | | | | | | | | 7.0 | R-0 | | | | | | | 7:0 | | | | BMXDK | PBA<7:0> | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-10 BMXDKPBA<15:10>: DRM Kernel Program Base Address bits When non-zero, this value selects the relative base address for kernel program space in RAM bit 9-0 BMXDKPBA<9:0>: Read-Only bits Value is always '0', which forces 1 KB increments **Note 1:** At Reset, the value in this register is forced to zero, which causes all of the RAM to be allocated to Kernel mode data usage. 2: The value in this register must be less than or equal to BMXDRMSZ. #### 9.1 Control Registers #### TABLE 9-1: DMA GLOBAL REGISTER MAP | ess | | 0 | | Bits | | | | | | | | | | | | | | | w | |-----------------------------|---------------------------------|-----------|---------------|-------|-------|---------|---------|-------|------|---------|---------|------|------|------|------|------|----------|------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 2000 | DMACON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3000 | DIVIACON | 15:0 | ON | _ | _ | SUSPEND | DMABUSY | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3010 | DMASTAT | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | 0000 | | 3010 | DIVIASTAT | 15:0 | | | _ | _ | _ | _ | 1 | _ | _ | _ | | _ | RDWR | | MACH<2:0 | > | 0000 | | 3020 | DMAADDR | 31:16 | | | | | | | | DMAADDI | 2<31.0> | | | | | | | | 0000 | | 3020 | DIVIAADDIX | 15:0 | DMAADDR<31:0> | | | | | | | | | | | 0000 | | | | | | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information PIC32MX1XX/2XX/5XX 64/100-PIN FAMILY #### TABLE 9-2: DMA CRC REGISTER MAP | ess | | | | | | | | | | Ві | ts | | | | | | | | | |-----------------------------|---------------------------------|-----------|-----------------------|-------|-------|-----------|-------|-------|------|--------|-----------|------|------|------|------|------|------|------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 2020 | DCRCCON | 31:16 | 16 BYTO<1:0> WBO BITO | | | | | | | | | _ | _ | _ | _ | _ | _ | 0000 | | | 3030 | DCRCCON | 15:0 | _ | _ | _ | PLEN<4:0> | | | | | | > | 0000 | | | | | | | | 2040 | DCRCDATA | 31:16 | | | | | | | | DCRCDA | TA ~21:0> | | | | | | | | 0000 | | 3040 | DCKCDAIA | 15:0 | | | | | | | | DCRCDA | IA\31.0> | | | | | | | | 0000 | | 3050 | DCRCXOR | 31:16 | | | | | | | | DCRCXC | D-31:0> | | | | | | | | 0000 | | 3030 | DCRCXOR | 15:0 | | | | | | | | DCRCAC | JK<31.02 | | | | | | | | 0000 | **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information. #### REGISTER 10-8: U1EIR: USB ERROR INTERRUPT STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|----------------------|----------------------|-------------------|-------------------|------------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | - | _ | _ | _ | _ | _ | | 22:46 | U-0 | 23:16 | - | | 1 | - | | _ | _ | _ | | 15:8 | U-0 | 13.6 | _ | _ | - | _ | _ | _ | _ | _ | | | R/WC-0, HS | 7:0 | DTOFF DMYF | BMXEF | DMAEF <sup>(1)</sup> | BTOEF <sup>(2)</sup> | DFN8EF | EF CRC16EF | CRC5EF <sup>(4)</sup> | PIDEF | | | DIOLI | TSEF BMXEF D | DIVIALI | DIOLI · | DINOLI | ONOTOLI | EOFEF <sup>(3,5)</sup> | | Legend: WC = Write '1' to clear HS = Hardware Settable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 **BTSEF:** Bit Stuff Error Flag bit 1 = Packet rejected due to bit stuff error 0 = Packet accepted bit 6 **BMXEF:** Bus Matrix Error Flag bit 1 = The base address, of the BDT, or the address of an individual buffer pointed to by a BDT entry, is invalid. 0 = No address error bit 5 **DMAEF:** DMA Error Flag bit<sup>(1)</sup> 1 = USB DMA error condition detected 0 = No DMA error bit 4 **BTOEF:** Bus Turnaround Time-Out Error Flag bit<sup>(2)</sup> 1 = Bus turnaround time-out has occurred 0 = No bus turnaround time-out bit 3 DFN8EF: Data Field Size Error Flag bit 1 = Data field received is not an integral number of bytes 0 = Data field received is an integral number of bytes bit 2 CRC16EF: CRC16 Failure Flag bit 1 = Data packet rejected due to CRC16 error 0 = Data packet accepted - **Note 1:** This type of error occurs when the module's request for the DMA bus is not granted in time to service the module's demand for memory, resulting in an overflow or underflow condition, and/or the allocated buffer size is not sufficient to store the received data packet causing it to be truncated. - 2: This type of error occurs when more than 16-bit-times of Idle from the previous End-of-Packet (EOP) has elapsed. - **3:** This type of error occurs when the module is transmitting or receiving data and the SOF counter has reached zero. - 4: Device mode. - 5: Host mode. #### REGISTER 18-2: I2CxSTAT: I<sup>2</sup>C STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 22.46 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R-0, HSC | R-0, HSC | U-0 | U-0 | U-0 | R/C-0, HS | R-0, HSC | R-0, HSC | | 15:8 | ACKSTAT | TRSTAT | _ | _ | _ | BCL | GCSTAT | ADD10 | | 7.0 | R/C-0, HS | R/C-0, HS | R-0, HSC | R/C-0, HSC | R/C-0, HSC | R-0, HSC | R-0, HSC | R-0, HSC | | 7:0 | IWCOL | I2COV | D_A | Р | S | R_W | RBF | TBF | Legend:HS = Set in hardwareHSC = Hardware set/clearedR = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedC = Clearable bit bit 31-16 Unimplemented: Read as '0' bit 15 ACKSTAT: Acknowledge Status bit (when operating as I<sup>2</sup>C master, applicable to master transmit operation) - 1 = Acknowledge was not received from slave - 0 = Acknowledge was received from slave Hardware set or clear at end of slave Acknowledge. bit 14 TRSTAT: Transmit Status bit (when operating as I<sup>2</sup>C master, applicable to master transmit operation) - 1 = Master transmit is in progress (8 bits + ACK) - 0 = Master transmit is not in progress Hardware set at beginning of master transmission. Hardware clear at end of slave Acknowledge. bit 13-11 Unimplemented: Read as '0' bit 10 BCL: Master Bus Collision Detect bit - 1 = A bus collision has been detected during a master operation - 0 = No collision Hardware set at detection of bus collision. This condition can only be cleared by disabling (ON bit = 0) and re-enabling (ON bit = 1) the module. bit 9 GCSTAT: General Call Status bit - 1 = General call address was received - 0 = General call address was not received Hardware set when address matches general call address. Hardware clear at Stop detection. bit 8 ADD10: 10-bit Address Status bit - 1 = 10-bit address was matched - 0 = 10-bit address was not matched Hardware set at match of 2nd byte of matched 10-bit address. Hardware clear at Stop detection. bit 7 IWCOL: Write Collision Detect bit - 1 = An attempt to write the I2CxTRN register failed because the $I^2$ C module is busy - 0 = No collision Hardware set at occurrence of write to I2CxTRN while busy (cleared by software). bit 6 **I2COV:** Receive Overflow Flag bit - 1 = A byte was received while the I2CxRCV register is still holding the previous byte - 0 = No overflow Hardware set at attempt to transfer I2CxRSR to I2CxRCV (cleared by software). bit 5 **D\_A:** Data/Address bit (when operating as I<sup>2</sup>C slave) - 1 = Indicates that the last byte received was data - 0 = Indicates that the last byte received was device address Hardware clear at device address match. Hardware set by reception of slave byte. #### 28.0 SPECIAL FEATURES Note: This data sheet summarizes the features of the PIC32MX1XX/2XX/5XX 64/100-pin family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 9. "Watchdog Timer and Power-up Timer" (DS60001114), Section 32. "Configuration" (DS60001124) and Section 33. "Programming and Diagnostics" (DS60001129) in the "PIC32 Family Reference Manual", which are available from the Microchip web site (www.microchip.com/PIC32). PIC32MX1XX/2XX/5XX 64/100-pin devices include several features intended to maximize application flexibility and reliability and minimize cost through elimination of external components. These are: - · Flexible device configuration - Watchdog Timer (WDT) - · Joint Test Action Group (JTAG) interface - In-Circuit Serial Programming™ (ICSP™) #### 28.1 Configuration Bits The Configuration bits can be programmed using the following registers to select various device configurations. - DEVCFG0: Device Configuration Word 0 - DEVCFG1: Device Configuration Word 1 - DEVCFG2: Device Configuration Word 2 - DEVCFG3: Device Configuration Word 3 - · CFGCON: Configuration Control Register In addition, the DEVID register (Register 28-6) provides device and revision information. TABLE 31-7: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD) | DC CHARACTERISTICS | | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-temp | | | | | |--------------------|------------------------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|--|--| | Param.<br>No. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | | | | | Power-E | own Curre | nt (IPD) (No | tes 1, 5) | | | | | | | DC40k | 33 | 78 | μА | -40°C | | | | | | DC40I | 49 | 78 | μА | +25°C | Base Power-Down Current | | | | | DC40n | 281 | 450 | μА | +85°C | Base Power-Down Current | | | | | DC40m | 559 | 895 | μA | +105°C | | | | | | Module | Differential | Current | | | | | | | | DC41e | 10 | 25 | μА | 3.6V | Watchdog Timer Current: ∆IWDT (Note 3) | | | | | DC42e | 29 | 50 | μА | 3.6V | RTCC + Timer1 w/32 kHz Crystal: ΔIRTCC (Note 3) | | | | | DC43d | 1000 | 1300 | μА | 3.6V | ADC: ΔIADC (Notes 3,4) | | | | **Note 1:** The test conditions for IPD current measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required) - OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU is in Sleep mode, and SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is set - · WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - · RTCC and JTAG are disabled - **2:** Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The $\Delta$ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. - 4: Test conditions for ADC module differential current are as follows: Internal ADC RC oscillator enabled. - 5: IPD electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information. TABLE 31-31: SPIX MODULE SLAVE MODE (CKE = 1) TIMING REQUIREMENTS (CONTINUED) | AC CHARACTERISTICS | | | (unless | d Operating<br>otherwise st<br>g temperature | t <b>ated)</b><br>e -40°C : | ≤ <b>T</b> A ≤ <b>+</b> 8 | 3V to 3.6V<br>35°C for Industrial<br>105°C for V-temp | |--------------------|----------------------|----------------------------------------------------|--------------|----------------------------------------------|-----------------------------|---------------------------|-------------------------------------------------------| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Typical <sup>(2)</sup> | Max. | Units | Conditions | | SP51 | TssH2DoZ | SSx ↑ to SDOx Output<br>High-Impedance<br>(Note 4) | 5 | _ | 25 | ns | _ | | SP52 | TscH2ssH<br>TscL2ssH | SSx ↑ after SCKx Edge | Тscк +<br>20 | _ | _ | ns | _ | | SP60 | TssL2DoV | SDOx Data Output Valid after SSx Edge | _ | _ | 25 | ns | _ | Note 1: These parameters are characterized, but not tested in manufacturing. - 2: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. - 3: The minimum clock period for SCKx is 50 ns. - 4: Assumes 50 pF load on all SPIx pins. TABLE 31-33: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) (CONTINUED) | AC CHA | RACTERIS | STICS | | Standard Op<br>(unless other<br>Operating te | rwise st | <b>ated)</b><br>re -40° | ons: 2.3V to 3.6V<br>$^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for Industrial<br>$^{\circ}$ C $\leq$ TA $\leq$ +105 $^{\circ}$ C for V-temp | |---------------|----------|-------------------------|------------------------|----------------------------------------------|----------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Param.<br>No. | Symbol | Characte | eristics | Min. | Max. | Units | Conditions | | IS34 | THD:STO | Stop Condition | 100 kHz mode | 4000 | _ | ns | _ | | | | Hold Time | 400 kHz mode | 600 | _ | ns | | | | | | 1 MHz mode<br>(Note 1) | 250 | | ns | | | IS40 | TAA:SCL | Output Valid from Clock | 100 kHz mode | 0 | 3500 | ns | _ | | | | | 400 kHz mode | 0 | 1000 | ns | | | | | | 1 MHz mode<br>(Note 1) | 0 | 350 | ns | | | IS45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μS | The amount of time the bus | | | | | 400 kHz mode | 1.3 | | μS | must be free before a new | | | | | 1 MHz mode<br>(Note 1) | 0.5 | _ | μS | transmission can start | | IS50 | Св | Bus Capacitive Loa | ading | _ | 400 | pF | _ | Note 1: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). #### 32.1 DC Characteristics #### TABLE 32-1: OPERATING MIPS VS. VOLTAGE | Characteristic | Vpp Pango | Temp. Range | Max. Frequency | | | |----------------|----------------------------------------|----------------|-----------------------------------------|--|--| | | VDD Range<br>(in Volts) <sup>(1)</sup> | (in °C) | PIC32MX1XX/2XX/5XX 64/100-pin<br>Family | | | | MDC5 | VBOR-3.6V | -40°C to +85°C | 50 MHz | | | Note 1: Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 31-10 for BOR values. #### TABLE 32-2: DC CHARACTERISTICS: OPERATING CURRENT (IDD) | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial | | | | | |-------------------------------------|------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|--|--| | Parameter No. | Typical <sup>(3)</sup> | Max. | Units Conditions | | | | | | Operating Current (IDD) (Note 1, 2) | | | | | | | | | MDC24 | 25 | 40 | mA | 50 MHz | | | | - **Note 1:** A device's IDD supply current is mainly a function of the operating voltage and frequency. Other factors, such as PBCLK (Peripheral Bus Clock) frequency, number of peripheral modules enabled, internal code execution pattern, execution from Program Flash memory vs. SRAM, I/O pin loading and switching rate, oscillator type, as well as temperature, can have an impact on the current consumption. - 2: The test conditions for IDD measurements are as follows: - Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li> - OSC2/CLKO is configured as an I/O input pin - USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8 - CPU, Program Flash, and SRAM data memory are operational, SRAM data memory Wait states = 1 - No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared - WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD - CPU executing while(1) statement from Flash - 3: RTCC and JTAG are disabled - **4:** Data in "Typical" column is at 3.3V, 25°C at specified operating frequency unless otherwise stated. Parameters are for design guidance only and are not tested. 100-Lead Plastic Thin Quad Flatpack (PT)-12x12x1mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | ٨ | <b>IILLIMETER</b> | S | | |---------------------------|-----|-------------------|----------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | Е | | 0.40 BSC | | | Contact Pad Spacing | C1 | | 13.40 | | | Contact Pad Spacing | C2 | | 13.40 | | | Contact Pad Width (X100) | X1 | | | 0.20 | | Contact Pad Length (X100) | Y1 | | | 1.50 | | Distance Between Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2100B #### **INDEX** | A | | CTMU | | |---------------------------------------------|----------|------------------------------------------------|----------| | AC Characteristics | 321, 356 | Registers | | | 10-Bit Conversion Rate Parameters | 343 | Customer Change Notification Service | | | ADC Specifications | 341 | Customer Notification Service | | | Analog-to-Digital Conversion Requirements | 344 | Customer Support | 37 | | EJTAG Timing Requirements | | D | | | Internal FRC Accuracy | | _ | | | Internal RC Accuracy | 323 | DC and AC Characteristics | 0.54 | | OTG Electrical Specifications | | Graphs and Tables | | | Parallel Master Port Read Requirements | | DC Characteristics | | | Parallel Master Port Write | | I/O Pin Input Specifications | | | Parallel Master Port Write Requirements | 350 | I/O Pin Output Specifications | | | Parallel Slave Port Requirements | | Idle Current (IIDLE) | | | PLL Clock Timing | | Power-Down Current (IPD) | | | Analog-to-Digital Converter (ADC) | | Program Memory | | | _ | | Temperature and Voltage Specifications | | | В | | DC Characteristics (50 MHz) | | | Block Diagrams | | Idle Current (IIDLE) | | | ADC Module | 231 | Power-Down Current (IPD) | | | Comparator I/O Operating Modes | 271 | Development Support | | | Comparator Voltage Reference | | Direct Memory Access (DMA) Controller | 8 | | Connections for On-Chip Voltage Regulator | | E | | | CPU | | _ | | | CTMU Configurations | | Electrical Characteristics | | | Time Measurement | 279 | 50 MHz | | | DMA | | Errata | 9 | | Input Capture | 173 | External Clock | | | Inter-Integrated Circuit (I <sup>2</sup> C) | | Timer1 Timing Requirements | | | Interrupt Controller | | Timer2, 3, 4, 5 Timing Requirements | | | JTAG Programming, Debugging and Trace P | | Timing Requirements | 322 | | Output Compare Module | | External Clock (50 MHz) | | | PIC32 CAN Module | | Timing Requirements | 356 | | PMP Pinout and Connections to External Dev | | F | | | Reset System | | - | 04 | | RTCC | | Flash Program Memory | | | SPI Module | 181 | RTSP Operation | υ | | Timer1 | | Н | | | Timer2/3/4/5 (16-Bit) | 163 | High Voltage Detect (HVD) | 71 30 | | Typical Multiplexed Port Structure | | riigii voitage Detect (IIVD) | 1 1, 302 | | UART | | I | | | WDT and Power-up Timer | 169 | I/O Ports | 120 | | Brown-out Reset (BOR) | | Parallel I/O (PIO) | | | and On-Chip Voltage Regulator | 302 | Write/Read Timing | | | | | Input Change Notification | | | С | | Instruction Set | | | C Compilers | | Inter-Integrated Circuit (I <sup>2</sup> C) | 10 | | MPLAB C18 | 306 | Internal Voltage Reference Specifications | | | Charge Time Measurement Unit. See CTMU. | | Internet Address | | | Clock Diagram | 74 | Interrupt Controller | | | Comparator | | IRG, Vector and Bit Location | | | Specifications | 319, 320 | ING, Vector and bit Location | | | Comparator Module | | M | | | Comparator Voltage Reference (CVref | | Memory Maps | | | Configuration Bit | | Devices with 128 KB of Program Memory | 4. | | Configuring Analog Port Pins | | Devices with 256 KB of Program Memory | | | Controller Area Network (CAN) | | Devices with 512 KB of Program Memory | | | CPU | | Devices with 64 KB of Program Memory | | | Architecture Overview | 36 | Memory Organization | | | Coprocessor 0 Registers | | Layout | | | Core Exception Types | | Microchip Internet Web Site | | | EJTAG Debug Support | | MPASM Assembler | | | Power Management | | MPLAB ASM30 Assembler, Linker, Librarian | | | CPU Module | | | | | <b>&gt;~~</b> | = 0, 00 | MPLAB Integrated Development Environment Softv | wait 300 | #### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. PT = 64-Lead (10x10x1 mm) TQFP (Thin Quad Flatpack) PT = 100-Lead (12x12x1 mm) TQFP (Thin Quad Flatpack) PF = 100-Lead (14x14x1 mm) TQFP (Thin Quad Flatpack) MR = 64-Lead (9x9x0.9 mm) QFN (Plastic Quad Flat) ES = Engineering Sample Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise) Package Pattern