

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                   |
| Core Size                  | 32-Bit Single-Core                                                             |
| Speed                      | 40MHz                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG          |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                   |
| Number of I/O              | 49                                                                             |
| Program Memory Size        | 128KB (128K × 8)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 16K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                    |
| Data Converters            | A/D 28x10b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-VFQFN Exposed Pad                                                           |
| Supplier Device Package    | 64-QFN (9x9)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx530f128h-i-mr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| TABLE 1-1: | <b>PINOUT I/O DESCRIPTIONS (</b> | (CONTINUED) |  |
|------------|----------------------------------|-------------|--|
|            |                                  |             |  |

|          | Pin N                  | umber           |             |                |                                                                                           |  |  |  |  |  |
|----------|------------------------|-----------------|-------------|----------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP | Pin<br>Type | Buffer<br>Type | Description                                                                               |  |  |  |  |  |
| RTCC     | 42                     | 68              | 0           | —              | Real-Time Clock Alarm Output                                                              |  |  |  |  |  |
| CVREFOUT | 23                     | 34              | 0           | Analog         | Comparator Voltage Reference (Output)                                                     |  |  |  |  |  |
| C1INA    | 11                     | 20              | Ι           | Analog         |                                                                                           |  |  |  |  |  |
| C1INB    | 12                     | 21              | Ι           | Analog         | Comportor 1 Innuto                                                                        |  |  |  |  |  |
| C1INC    | 5                      | 11              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C1IND    | 4                      | 10              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C2INA    | 13                     | 22              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C2INB    | 14                     | 23              | I           | Analog         | Comportor 2 Innuito                                                                       |  |  |  |  |  |
| C2INC    | 8                      | 14              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C2IND    | 6                      | 12              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C3INA    | 58                     | 87              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C3INB    | 55                     | 84              | I           | Analog         | Comportor 2 Innuito                                                                       |  |  |  |  |  |
| C3INC    | 54                     | 83              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C3IND    | 51                     | 78              | I           | Analog         |                                                                                           |  |  |  |  |  |
| C10UT    | PPS                    | PPS             | 0           | _              | Comparator 1 Output                                                                       |  |  |  |  |  |
| C2OUT    | PPS                    | PPS             | 0           | _              | Comparator 2 Output                                                                       |  |  |  |  |  |
| C3OUT    | PPS                    | PPS             | 0           | _              | Comparator 3 Output                                                                       |  |  |  |  |  |
| PMALL    | 30                     | 44              | 0           | TTL/ST         | Parallel Master Port Address Latch Enable Low Byte                                        |  |  |  |  |  |
| PMALH    | 29                     | 43              | 0           | TTL/ST         | Parallel Master Port Address Latch Enable High Byte                                       |  |  |  |  |  |
| PMA0     | 30                     | 44              | 0           | TTL/ST         | Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes) |  |  |  |  |  |
| PMA1     | 29                     | 43              | 0           | TTL/ST         | Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes) |  |  |  |  |  |
| Legend:  | CMOS = CN              | IOS compati     | ible inpu   | ut or output   | Analog = Analog input I = Input O = Output                                                |  |  |  |  |  |

**Legend:** CMOS = CMOS compatible input or output Analog = Analog input I = Input ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer P = Power

Note 1: This pin is only available on devices without a USB module.

2: This pin is only available on devices with a USB module.

3: This pin is not available on 64-pin devices with a USB module.

4: This pin is only available on 100-pin devices without a USB module.

Coprocessor 0 also contains the logic for identifying and managing exceptions. Exceptions can be caused by a variety of sources, including alignment errors in data, external events or program errors. Table 3-3 lists the exception types in order of priority.

| Exception | Description                                                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Reset     | Assertion MCLR or a Power-on Reset (POR).                                                                                               |
| DSS       | EJTAG debug single step.                                                                                                                |
| DINT      | EJTAG debug interrupt. Caused by the assertion of the external <i>EJ_DINT</i> input or by setting the EjtagBrk bit in the ECR register. |
| NMI       | Assertion of NMI signal.                                                                                                                |
| Interrupt | Assertion of unmasked hardware or software interrupt signal.                                                                            |
| DIB       | EJTAG debug hardware instruction break matched.                                                                                         |
| AdEL      | Fetch address alignment error. Fetch reference to protected address.                                                                    |
| IBE       | Instruction fetch bus error.                                                                                                            |
| DBp       | EJTAG breakpoint (execution of SDBBP instruction).                                                                                      |
| Sys       | Execution of SYSCALL instruction.                                                                                                       |
| Вр        | Execution of BREAK instruction.                                                                                                         |
| RI        | Execution of a reserved instruction.                                                                                                    |
| CpU       | Execution of a coprocessor instruction for a coprocessor that is not enabled.                                                           |
| CEU       | Execution of a CorExtend instruction when CorExtend is not enabled.                                                                     |
| Ov        | Execution of an arithmetic instruction that overflowed.                                                                                 |
| Tr        | Execution of a trap (when trap condition is true).                                                                                      |
| DDBL/DDBS | EJTAG Data Address Break (address only) or EJTAG data value break on store (address + value).                                           |
| AdEL      | Load address alignment error. Load reference to protected address.                                                                      |
| AdES      | Store address alignment error. Store to protected address.                                                                              |
| DBE       | Load or store bus error.                                                                                                                |
| DDBL      | EJTAG data hardware breakpoint matched in load data compare.                                                                            |

# TABLE 3-3: MIPS32<sup>®</sup> M4K<sup>®</sup> PROCESSOR CORE EXCEPTION TYPES

# 3.3 **Power Management**

The MIPS<sup>®</sup> M4K<sup>®</sup> processor core offers a number of power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports slowing or Halting the clocks, which reduces system power consumption during Idle periods.

## 3.3.1 INSTRUCTION-CONTROLLED POWER MANAGEMENT

The mechanism for invoking Power-Down mode is through execution of the WAIT instruction. For more information on power management, see Section 27.0 "Power-Saving Features".

## 3.3.2 LOCAL CLOCK GATING

The majority of the power consumed by the PIC32MX-1XX/2XX/5XX 64/100-pin family core is in the clock tree and clocking registers. The PIC32MX family uses extensive use of local gated-clocks to reduce this dynamic power consumption.

# 3.4 EJTAG Debug Support

The MIPS<sup>®</sup> M4K<sup>®</sup> processor core provides for an Enhanced JTAG (EJTAG) interface for use in the software debug of application and kernel code. In addition to standard User mode and Kernel modes of operation, the M4K<sup>®</sup> core provides a Debug mode that is entered after a debug exception (derived from a hardware breakpoint, single-step exception, etc.) is taken and continues until a Debug Exception Return (DERET) instruction is executed. During this time, the processor executes the debug exception handler routine.

The EJTAG interface operates through the Test Access Port (TAP), a serial communication port used for transferring test data in and out of the core. In addition to the standard JTAG instructions, special instructions defined in the EJTAG specification define which registers are selected and how they are used.



# FIGURE 4-2: MEMORY MAP FOR DEVICES WITH 128 KB OF PROGRAM MEMORY + 16 KB RAM

documentation for information).



## FIGURE 4-3: MEMORY MAP FOR DEVICES WITH 256 KB OF PROGRAM MEMORY + 32 KB RAM

## TABLE 5-1: INTERRUPT IRQ, VECTOR AND BIT LOCATION

| (1)                                 | 100 / | Vector |              | Interru       | upt Bit Location |              | Persistent |
|-------------------------------------|-------|--------|--------------|---------------|------------------|--------------|------------|
|                                     | IRQ # | #      | Flag         | Enable        | Priority         | Sub-priority | Interrupt  |
|                                     |       | Highe  | st Natural O | rder Priority |                  |              |            |
| CT – Core Timer Interrupt           | 0     | 0      | IFS0<0>      | IEC0<0>       | IPC0<4:2>        | IPC0<1:0>    | No         |
| CS0 – Core Software Interrupt 0     | 1     | 1      | IFS0<1>      | IEC0<1>       | IPC0<12:10>      | IPC0<9:8>    | No         |
| CS1 – Core Software Interrupt 1     | 2     | 2      | IFS0<2>      | IEC0<2>       | IPC0<20:18>      | IPC0<17:16>  | No         |
| INT0 – External Interrupt           | 3     | 3      | IFS0<3>      | IEC0<3>       | IPC0<28:26>      | IPC0<25:24>  | No         |
| T1 – Timer1                         | 4     | 4      | IFS0<4>      | IEC0<4>       | IPC1<4:2>        | IPC1<1:0>    | No         |
| IC1E – Input Capture 1 Error        | 5     | 5      | IFS0<5>      | IEC0<5>       | IPC1<12:10>      | IPC1<9:8>    | Yes        |
| IC1 – Input Capture 1               | 6     | 5      | IFS0<6>      | IEC0<6>       | IPC1<12:10>      | IPC1<9:8>    | Yes        |
| OC1 – Output Compare 1              | 7     | 6      | IFS0<7>      | IEC0<7>       | IPC1<20:18>      | IPC1<17:16>  | No         |
| INT1 – External Interrupt 1         | 8     | 7      | IFS0<8>      | IEC0<8>       | IPC1<28:26>      | IPC1<25:24>  | No         |
| T2 – Timer2                         | 9     | 8      | IFS0<9>      | IEC0<9>       | IPC2<4:2>        | IPC2<1:0>    | No         |
| IC2E – Input Capture 2              | 10    | 9      | IFS0<10>     | IEC0<10>      | IPC2<12:10>      | IPC2<9:8>    | Yes        |
| IC2 – Input Capture 2               | 11    | 9      | IFS0<11>     | IEC0<11>      | IPC2<12:10>      | IPC2<9:8>    | Yes        |
| OC2 – Output Compare 2              | 12    | 10     | IFS0<12>     | IEC0<12>      | IPC2<20:18>      | IPC2<17:16>  | No         |
| INT2 – External Interrupt 2         | 13    | 11     | IFS0<13>     | IEC0<13>      | IPC2<28:26>      | IPC2<25:24>  | No         |
| T3 – Timer3                         | 14    | 12     | IFS0<14>     | IEC0<14>      | IPC3<4:2>        | IPC3<1:0>    | No         |
| IC3E – Input Capture 3              | 15    | 13     | IFS0<15>     | IEC0<15>      | IPC3<12:10>      | IPC3<9:8>    | Yes        |
| IC3 – Input Capture 3               | 16    | 13     | IFS0<16>     | IEC0<16>      | IPC3<12:10>      | IPC3<9:8>    | Yes        |
| OC3 – Output Compare 3              | 17    | 14     | IFS0<17>     | IEC0<17>      | IPC3<20:18>      | IPC3<17:16>  | No         |
| INT3 – External Interrupt 3         | 18    | 15     | IFS0<18>     | IEC0<18>      | IPC3<28:26>      | IPC3<25:24>  | No         |
| T4 – Timer4                         | 19    | 16     | IFS0<19>     | IEC0<19>      | IPC4<4:2>        | IPC4<1:0>    | No         |
| IC4E – Input Capture 4 Error        | 20    | 17     | IFS0<20>     | IEC0<20>      | IPC4<12:10>      | IPC4<9:8>    | Yes        |
| IC4 – Input Capture 4               | 21    | 17     | IFS0<21>     | IEC0<21>      | IPC4<12:10>      | IPC4<9:8>    | Yes        |
| OC4 – Output Compare 4              | 22    | 18     | IFS0<22>     | IEC0<22>      | IPC4<20:18>      | IPC4<17:16>  | No         |
| INT4 – External Interrupt 4         | 23    | 19     | IFS0<23>     | IEC0<23>      | IPC4<28:26>      | IPC4<25:24>  | No         |
| T5 – Timer5                         | 24    | 20     | IFS0<24>     | IEC0<24>      | IPC5<4:2>        | IPC5<1:0>    | No         |
| IC5E – Input Capture 5 Error        | 25    | 21     | IFS0<25>     | IEC0<25>      | IPC5<12:10>      | IPC5<9:8>    | Yes        |
| IC5 – Input Capture 5               | 26    | 21     | IFS0<26>     | IEC0<26>      | IPC5<12:10>      | IPC5<9:8>    | Yes        |
| OC5 – Output Compare 5              | 27    | 22     | IFS0<27>     | IEC0<27>      | IPC5<20:18>      | IPC5<17:16>  | No         |
| AD1 – ADC1 Convert done             | 28    | 23     | IFS0<28>     | IEC0<28>      | IPC5<28:26>      | IPC5<25:24>  | Yes        |
| FSCM – Fail-Safe Clock Monitor      | 29    | 24     | IFS0<29>     | IEC0<29>      | IPC6<4:2>        | IPC6<1:0>    | No         |
| RTCC – Real-Time Clock and Calendar | 30    | 25     | IFS0<30>     | IEC0<30>      | IPC6<12:10>      | IPC6<9:8>    | No         |
| FCE – Flash Control Event           | 31    | 26     | IFS0<31>     | IEC0<31>      | IPC6<20:18>      | IPC6<17:16>  | No         |
| CMP1 – Comparator Interrupt         | 32    | 27     | IFS1<0>      | IEC1<0>       | IPC6<28:26>      | IPC6<25:24>  | No         |
| CMP2 – Comparator Interrupt         | 33    | 28     | IFS1<1>      | IEC1<1>       | IPC7<4:2>        | IPC7<1:0>    | No         |
| USB – USB Interrupts                | 34    | 29     | IFS1<2>      | IEC1<2>       | IPC7<12:10>      | IPC7<9:8>    | Yes        |
| SPI1E – SPI1 Fault                  | 35    | 30     | IFS1<3>      | IEC1<3>       | IPC7<20:18>      | IPC7<17:16>  | Yes        |
| SPI1RX – SPI1 Receive Done          | 36    | 30     | IFS1<4>      | IEC1<4>       | IPC7<20:18>      | IPC7<17:16>  | Yes        |
| SPI1TX – SPI1 Transfer Done         | 37    | 30     | IFS1<5>      | IEC1<5>       | IPC7<20:18>      | IPC7<17:16>  | Yes        |
| U1E – UART1 Fault                   | 38    | 31     | IFS1<6>      | IEC1<6>       | IPC7<28:26>      | IPC7<25:24>  | Yes        |
| U1RX – UART1 Receive Done           | 39    | 31     | IFS1<7>      | IEC1<7>       | IPC7<28:26>      | IPC7<25:24>  | Yes        |
| U1TX – UART1 Transfer Done          | 40    | 31     | IFS1<8>      | IEC1<8>       | IPC7<28:26>      | IPC7<25:24>  | Yes        |
| I2C1B – I2C1 Bus Collision Event    | 41    | 32     | IFS1<9>      | IEC1<9>       | IPC8<4:2>        | IPC8<1:0>    | Yes        |
| I2C1S – I2C1 Slave Event            | 42    | 32     | IFS1<10>     | IEC1<10>      | IPC8<4:2>        | IPC8<1:0>    | Yes        |
| I2C1M – I2C1 Master Event           | 43    | 32     | IFS1<11>     | IEC1<11>      | IPC8<4:2>        | IPC8<1:0>    | Yes        |

Note 1: Not all interrupt sources are available on all devices. See TABLE 1: "PIC32MX1XX/2XX/5XX 64/100-pin Controller Family Features" for the list of available peripherals.

2: This interrupt source is not available on 64-pin devices.

| TAB                       | LE 9-3:                         | DI                                                                        | ИА СНА | NNEL ( | ) THRO | UGH CH | IANNEL | . 3 REG | ISTER I | MAP    |         |        |        |        |                     |        |        |        |            |
|---------------------------|---------------------------------|---------------------------------------------------------------------------|--------|--------|--------|--------|--------|---------|---------|--------|---------|--------|--------|--------|---------------------|--------|--------|--------|------------|
| sse                       |                                 |                                                                           |        |        |        |        |        |         |         | Bi     | ts      |        |        |        |                     |        |        |        |            |
| Virtual Addre<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range                                                                 | 31/15  | 30/14  | 29/13  | 28/12  | 27/11  | 26/10   | 25/9    | 24/8   | 23/7    | 22/6   | 21/5   | 20/4   | 19/3                | 18/2   | 17/1   | 16/0   | All Resets |
| 3060                      | DCH0CON                         | 31:16                                                                     | —      | _      | —      | _      | _      | _       | _       | —      | _       | —      | —      |        | —                   |        | —      | —      | 0000       |
|                           |                                 | 15:0                                                                      | CHBUSY | _      | —      | —      | —      |         | —       | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | —                   | CHEDET | CHPR   | <1:0>  | 0000       |
| 3070                      | DCH0ECON                        | CON 31:16 CHAIRQ<7:0>                                                     |        |        |        |        |        |         |         |        |         | OOFF   |        |        |                     |        |        |        |            |
|                           |                                 | 15:0                                                                      |        |        |        | CHSIR  | Q<7:0> |         |         |        | CFORCE  | CABORI |        | SIRQEN | AIRQEN              |        |        |        | FFF8       |
| 3080                      | DCH0INT                         | 31:10                                                                     | _      |        | _      |        | _      | _       |         |        | CHSDIE  | CHSHIE |        |        | CHBCIE              | CHCCIE |        | CHERIE | 0000       |
|                           |                                 | 31.16                                                                     | _      | _      | _      |        |        | —       |         |        | CHODIF  | Спопіг | CHUDIF | CHDHIF | CHECIF              | CHCCIF | CHIAIF | CHERIF | 0000       |
| 3090                      | DCH0SSA                         | 15.0                                                                      |        |        |        |        |        |         |         | CHSSA  | <31:0>  |        |        |        |                     |        |        |        | 0000       |
|                           |                                 | 31:16                                                                     |        |        |        |        |        |         |         |        |         |        |        |        |                     |        |        |        | 0000       |
| 30A0                      | DCH0DSA                         | 15:0                                                                      |        |        |        |        |        |         |         | CHDSA  | <31:0>  |        |        |        |                     |        |        |        | 0000       |
| 0000                      | 0000017                         | 31:16                                                                     | _      | _      |        | —      | —      | —       |         | _      | —       |        | —      | _      |                     | —      | —      |        | 0000       |
| 30B0                      | DCH0SSIZ                        | 15:0                                                                      |        |        |        |        |        |         |         | CHSSIZ | 2<15:0> |        |        |        |                     |        |        |        | 0000       |
| 2000                      |                                 | 31:16                                                                     | _      | —      | _      | —      | _      | —       | _       | _      | —       | _      | _      | _      | _                   | —      | _      | _      | 0000       |
| 3000                      | DCHUDSIZ                        | 15:0                                                                      |        |        |        |        |        |         |         | CHDSIZ | 2<15:0> |        |        |        |                     |        |        |        | 0000       |
| 3000                      |                                 | 31:16                                                                     | —      | _      | —      | _      | _      | —       | _       | —      | _       | —      | —      | —      | —                   | _      | —      | —      | 0000       |
| 0000                      |                                 | 15:0                                                                      |        |        |        |        |        |         |         | CHSPTI | R<15:0> |        |        |        |                     |        |        |        | 0000       |
| 30E0                      | DCH0DPTR                        | 31:16                                                                     | —      | _      | —      | —      | —      | —       | —       | —      | —       | —      | —      | —      | —                   | —      | —      | _      | 0000       |
|                           |                                 | 15:0                                                                      |        |        |        |        |        |         |         | CHDPTI | R<15:0> |        |        |        |                     |        |        |        | 0000       |
| 30F0                      | DCH0CSIZ                        | 31:16                                                                     | —      | _      | —      | _      | _      | —       | _       | -      | -       | —      | _      | _      | _                   | _      | _      | _      | 0000       |
|                           |                                 | 15:0                                                                      |        |        |        |        |        |         |         | CHCSIZ | 2<15:0> |        |        |        |                     |        |        |        | 0000       |
| 3100                      | DCH0CPTR                        | 31.10                                                                     | _      |        | _      |        | _      | _       |         |        |         |        |        | _      | _                   | _      |        |        | 0000       |
|                           |                                 | 31.16                                                                     | _      |        |        |        | _      |         |         |        | <13.02  |        |        | _      |                     |        |        |        | 0000       |
| 3110                      | DCH0DAT                         | 15.0                                                                      | _      |        | _      |        |        |         |         |        |         |        |        | CHPDA  | T<7 <sup>.</sup> 0> |        |        |        | 0000       |
|                           |                                 | 31:16                                                                     | _      | _      |        |        | _      |         |         | _      | _       | _      | _      | _      | _                   | _      | _      |        | 0000       |
| 3120                      | DCH1CON                         | 15:0                                                                      | CHBUSY | _      | _      | _      | _      | _       | _       | CHCHNS | CHEN    | CHAED  | CHCHN  | CHAEN  | _                   | CHEDET | CHPR   | <1:0>  | 0000       |
|                           |                                 | 31:16                                                                     | _      | _      | _      | _      | _      | _       | _       | _      |         | Į      | Į      | CHAIR  | Q<7:0>              |        |        |        | 00FF       |
| 3130                      | DCHIECON                        | 15:0                                                                      |        |        |        | CHSIR  | Q<7:0> |         |         |        | CFORCE  | CABORT | PATEN  | SIRQEN | AIRQEN              | —      | —      | —      | FFF8       |
| 2140                      |                                 | 31:16                                                                     | —      | _      | _      | —      | _      | —       | —       | -      | CHSDIE  | CHSHIE | CHDDIE | CHDHIE | CHBCIE              | CHCCIE | CHTAIE | CHERIE | 0000       |
| 3140                      | DCHIINI                         | 11 15:0 — — — — — — — CHSDIF CHSHIF CHDDIF CHDHIF CHBCIF CHCCIF CHTAIF CH |        |        |        |        |        |         |         |        |         | CHERIF | 0000   |        |                     |        |        |        |            |
| 3150                      | DCH1SSA                         | 31:16                                                                     |        |        |        |        |        |         |         | CHSSA  | <31.0>  |        |        |        |                     |        |        |        | 0000       |
| 0.00                      | 2011100/1                       | 15:0                                                                      |        |        |        |        |        |         |         | 01100  |         |        |        |        |                     |        |        |        | 0000       |
| 3160                      | DCH1DSA                         | 31:16                                                                     |        |        |        |        |        |         |         | CHDSA  | <31:0>  |        |        |        |                     |        |        |        | 0000       |
| Ļ                         |                                 | 15:0                                                                      | L      |        |        |        | (.)    |         |         |        |         |        |        |        |                     |        |        |        | 0000       |

All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information. Note 1:

# PIC32MX1XX/2XX/5XX 64/100-PIN FAMILY

| Bit<br>Range           | Bit<br>31/23/15/7 | Bit<br>30/22/14/6     | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3  | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |
|------------------------|-------------------|-----------------------|-------------------|-------------------|--------------------|-------------------|------------------|------------------|--|
| 04.04                  | U-0               | U-0                   | R/W-0             | R/W-0             | R/W-0              | U-0               | U-0              | R/W-0            |  |
| 31:24                  | —                 | —                     | BYTC              | )<1:0>            | WBO <sup>(1)</sup> | —                 | —                | BITO             |  |
| 31:24<br>23:16<br>15:8 | U-0               | U-0                   | U-0               | U-0               | U-0                | U-0               | U-0              | U-0              |  |
|                        | —                 | —                     | —                 | —                 | —                  | —                 | —                | —                |  |
| 45.0                   | U-0               | U-0                   | U-0               | R/W-0             | R/W-0              | R/W-0             | R/W-0            | R/W-0            |  |
| 15:8                   | —                 | —                     | —                 |                   |                    | PLEN<4:0>         |                  |                  |  |
| 7.0                    | R/W-0             | R/W-0                 | R/W-0             | U-0               | U-0                | R/W-0             | R/W-0            | R/W-0            |  |
| 7:0                    | CRCEN             | CRCAPP <sup>(1)</sup> | CRCTYP            | —                 | _                  | CRCCH<2:0>        |                  |                  |  |

## REGISTER 9-4: DCRCCON: DMA CRC CONTROL REGISTER

## Legend:

| Legena.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-30 Unimplemented: Read as '0'

- bit 29-28 BYTO<1:0>: CRC Byte Order Selection bits
  - 11 = Endian byte swap on half-word boundaries (i.e., source half-word order with reverse source byte order per half-word)
  - 10 = Swap half-words on word boundaries (i.e., reverse source half-word order with source byte order per half-word)
  - 01 = Endian byte swap on word boundaries (i.e., reverse source byte order)
  - 00 = No swapping (i.e., source byte order)
- bit 27 **WBO:** CRC Write Byte Order Selection bit<sup>(1)</sup>
  - 1 = Source data is written to the destination re-ordered as defined by BYTO<1:0>
  - 0 = Source data is written to the destination unaltered
- bit 26-25 Unimplemented: Read as '0'
- bit 24 BITO: CRC Bit Order Selection bit<sup>(1</sup>

When CRCTYP (DCRCCON<15>) = 1 (CRC module is in IP Header mode):

- 1 = The IP header checksum is calculated Least Significant bit (LSb) first (i.e., reflected)
- 0 = The IP header checksum is calculated Most Significant bit (MSb) first (i.e., not reflected)

## <u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode):

- 1 = The LFSR CRC is calculated Least Significant bit first (i.e., reflected)
- 0 = The LFSR CRC is calculated Most Significant bit first (i.e., not reflected)

## bit 23-13 Unimplemented: Read as '0'

bit 12-8 **PLEN<4:0>:** Polynomial Length bits<sup>(1)</sup>

<u>When CRCTYP (DCRCCON<15>) = 1</u> (CRC module is in IP Header mode): These bits are unused.

<u>When CRCTYP (DCRCCON<15>) = 0</u> (CRC module is in LFSR mode): Denotes the length of the polynomial -1.

- bit 7 CRCEN: CRC Enable bit
  - 1 = CRC module is enabled and channel transfers are routed through the CRC module
  - 0 = CRC module is disabled and channel transfers proceed normally
- Note 1: When WBO = 1, unaligned transfers are not supported and the CRCAPP bit cannot be set.

| Bit<br>Range           | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24                  | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24                  | —                 | —                 | —                 | —                 |                   | —                 | —                | —                |
| 31:24<br>23:16<br>15:8 | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|                        | —                 | _                 | _                 | _                 |                   | _                 | —                | _                |
| 15.0                   | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0                   | —                 | —                 | —                 | —                 | -                 | —                 | —                | —                |
| 7:0                    | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0                    | DPPULUP           | DMPULUP           | DPPULDWN          | DMPULDWN          | VBUSON            | OTGEN             | VBUSCHG          | VBUSDIS          |

## REGISTER 10-4: U1OTGCON: USB OTG CONTROL REGISTER

## Legend:

bit

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

## bit 31-8 Unimplemented: Read as '0'

| 7 | DPF | PUL        | UP | : D+ | Pull-Up | Enable | bit |  |
|---|-----|------------|----|------|---------|--------|-----|--|
|   | -   | <b>D</b> . |    |      |         |        |     |  |

1 = D+ data line pull-up resistor is enabled
 0 = D+ data line pull-up resistor is disabled

# bit 6 **DMPULUP:** D- Pull-Up Enable bit

- to **DMPOLOP:** D- Pull-Op Enable bit
  - 1 = D- data line pull-up resistor is enabled
     0 = D- data line pull-up resistor is disabled

## bit 5 **DPPULDWN:** D+ Pull-Down Enable bit

1 = D+ data line pull-down resistor is enabled
 0 = D+ data line pull-down resistor is disabled

## bit 4 **DMPULDWN:** D- Pull-Down Enable bit

- 1 = D- data line pull-down resistor is enabled
- 0 = D- data line pull-down resistor is disabled
- bit 3 **VBUSON:** VBUS Power-on bit
  - 1 = VBUS line is powered
  - 0 = VBUS line is not powered
- bit 2 **OTGEN:** OTG Functionality Enable bit
  - 1 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under software control
  - 0 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under USB hardware control

## bit 1 VBUSCHG: VBUS Charge Enable bit

- 1 = VBUS line is charged through a pull-up resistor
- 0 = VBUS line is not charged through a resistor
- bit 0 VBUSDIS: VBUS Discharge Enable bit
  - 1 = VBUS line is discharged through a pull-down resistor
  - 0 = VBUS line is not discharged through a resistor

| ess                      |                                 |           |       |       |               |               |       |       |      | Bits         | 6            |              |              |              |              |              |              |              |               |
|--------------------------|---------------------------------|-----------|-------|-------|---------------|---------------|-------|-------|------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13         | 28/12         | 27/11 | 26/10 | 25/9 | 24/8         | 23/7         | 22/6         | 21/5         | 20/4         | 19/3         | 18/2         | 17/1         | 16/0         | All<br>Resets |
| 6500                     | ANSELE                          | 31:16     |       | —     | _             | —             | —     | _     | —    | —            | -            | —            | —            | —            | —            | —            | _            | —            | 0000          |
| 0000                     | ANOLLI                          | 15:0      | _     | —     | ANSELE13      | ANSELE12      | _     |       |      | ANSELE8      |              | —            |              |              |              | ANSELE2      | ANSELE1      | ANSELE0      | 3107          |
| 6510                     | TRISE                           | 31:16     | —     | —     | _             | —             | _     | _     | _    | —            | _            | —            |              |              |              | —            |              | —            | 0000          |
| 0010                     | Indo                            | 15:0      | _     | —     | TRISF13       | TRISF12       | _     |       |      | TRISF8       | TRISF7       | TRISF6       | TRISF5       | TRISF4       | TRISF3       | TRISF2       | TRISF1       | TRISF0       | 31FF          |
| 6520                     | PORTE                           | 31:16     | _     | —     | —             | —             | _     |       |      |              |              | —            |              |              |              |              |              | —            | 0000          |
| 0020                     | TORM                            | 15:0      | _     | —     | RF13          | RF12          | _     |       |      | RF8          | RF7          | RF6          | RF5          | RF4          | RF3          | RF2          | RF1          | RF0          | xxxx          |
| 6530                     |                                 | 31:16     | _     | —     | —             | —             | _     |       |      |              |              | —            |              |              |              |              |              | —            | 0000          |
| 0000                     | L/II                            | 15:0      | _     | —     | LATF13        | LATF12        | _     |       |      | LATF8        | LATF7        | LATF6        | LATF5        | LATF4        | LATF3        | LATF2        | LATF1        | LATF0        | xxxx          |
| 6540                     | ODCE                            | 31:16     | _     | —     | —             | —             | _     |       |      |              |              | —            |              |              |              |              |              | —            | 0000          |
| 0040                     | 0001                            | 15:0      | —     | —     | ODCF13        | ODCF12        | —     | —     | —    | ODCF8        | ODCF7        | ODCF6        | ODCF5        | ODCF4        | ODCF3        | ODCF2        | ODCF1        | ODCF0        | 0000          |
| 6550                     |                                 | 31:16     | _     | —     | —             | —             | _     | -     | —    | —            | -            | —            | —            | —            | —            | —            | _            | -            | 0000          |
| 0000                     |                                 | 15:0      | _     | —     | CNPUF13       | CNPUF12       | _     | -     | —    | CNPUF8       | CNPUF7       | CNPUF6       | CNPUF5       | CNPUF4       | CNPDF3       | CNPUF2       | CNPUF1       | CNPUF0       | 0000          |
| 6560                     |                                 | 31:16     | _     | —     | —             | —             | _     | -     | —    | —            | -            | —            | —            | —            | —            | —            | _            | -            | 0000          |
| 0000                     |                                 | 15:0      | _     | —     | CNPDF13       | CNPDF12       | _     | -     | —    | CNPDF8       | CNPDF7       | CNPDF6       | CNPDF5       | CNPDF4       | CNPDF3       | CNPDF2       | CNPDF1       | CNPDF0       | 0000          |
| 6570                     |                                 | 31:16     | _     | —     | —             | —             | _     | -     | —    | —            | -            | —            | —            | —            | —            | —            | _            | -            | 0000          |
| 0370                     | CINCOIN                         | 15:0      | ON    | —     | SIDL          | —             | _     | -     | —    | —            | -            | —            | —            | —            | —            | —            | _            | -            | 0000          |
| 6580                     |                                 | 31:16     |       | _     | —             | —             | _     |       | _    | _            |              | _            | _            | _            | _            | _            |              | —            | 0000          |
| 0000                     |                                 | 15:0      | _     | —     | CNIEF13       | CNIEF12       | _     | _     | —    | CNIEF8       | CNIEF7       | CNIEF6       | CNIEF5       | CNIEF4       | CNIEF3       | CNIEF2       | CNIEF1       | CNIEF0       | 0000          |
|                          |                                 | 31:16     | _     |       | —             |               | _     | _     | _    | -            | _            | _            | _            | _            | _            | —            | _            | —            | 0000          |
| 6590                     | CNSTATF                         | 15:0      | _     | _     | CN<br>STATF13 | CN<br>STATF12 | _     | _     | _    | CN<br>STATF8 | CN<br>STATF7 | CN<br>STATF6 | CN<br>STATF5 | CN<br>STATF4 | CN<br>STATF3 | CN<br>STATF2 | CN<br>STATF1 | CN<br>STATF0 | 0000          |

# TABLE 11-11: PORTF REGISTER MAP FOR PIC32MX130F128L, PIC32MX150F256L, AND PIC32MX170F512L DEVICES ONLY

Legend: x = Unknown value on Reset; - = Unimplemented, read as '0'; Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information.

## **REGISTER 13-1: TxCON: TYPE B TIMER 'x' CONTROL REGISTER ('x' = 2 THROUGH 5)**

| Bit<br>Range | Bit<br>31/23/15/7    | Bit<br>30/22/14/6 | Bit<br>29/21/13/5   | Bit<br>28/20/12/4 | Bit<br>27/19/11/3  | Bit<br>26/18/10/2 | Bit<br>25/17/9/1   | Bit<br>24/16/8/0 |
|--------------|----------------------|-------------------|---------------------|-------------------|--------------------|-------------------|--------------------|------------------|
| 21.24        | U-0                  | U-0               | U-0                 | U-0               | U-0                | U-0               | U-0                | U-0              |
| 31.24        | —                    | —                 | —                   | —                 | —                  |                   | —                  | —                |
| 00.40        | U-0                  | U-0               | U-0                 | U-0               | U-0                | U-0               | U-0                | U-0              |
| 23.10        | —                    | —                 | _                   | _                 | _                  |                   | _                  | _                |
| 15.0         | R/W-0                | U-0               | R/W-0               | U-0               | U-0                | U-0               | U-0                | U-0              |
| 15.0         | ON <sup>(1,3)</sup>  | —                 | SIDL <sup>(4)</sup> | —                 | —                  | -                 | —                  | —                |
| 7:0          | R/W-0                | R/W-0             | R/W-0               | R/W-0             | R/W-0              | U-0               | R/W-0              | U-0              |
| 7:0          | TGATE <sup>(3)</sup> | Т                 | CKPS<2:0>(          | 3)                | T32 <sup>(2)</sup> | _                 | TCS <sup>(3)</sup> | _                |

| Legena: | I | _ec | jei | nd | : |
|---------|---|-----|-----|----|---|
|---------|---|-----|-----|----|---|

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

## bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Timer On bit<sup>(1,3)</sup>
  - 1 = Module is enabled 0 = Module is disabled
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit<sup>(4)</sup>
  - 1 = Discontinue operation when device enters Idle mode
  - 0 = Continue operation even in Idle mode
- bit 12-8 Unimplemented: Read as '0'
- bit 7 **TGATE:** Timer Gated Time Accumulation Enable bit<sup>(3)</sup>

When TCS = 1:

This bit is ignored and is read as '0'.

#### When TCS = 0:

1 = Gated time accumulation is enabled

0 = Gated time accumulation is disabled

- bit 6-4 **TCKPS<2:0>:** Timer Input Clock Prescale Select bits<sup>(3)</sup>
  - 111 = 1:256 prescale value
  - 110 = 1:64 prescale value
  - 101 = 1:32 prescale value
  - 100 = 1:16 prescale value
  - 011 = 1:8 prescale value
  - 010 = 1:4 prescale value
  - 001 = 1:2 prescale value
  - 000 = 1:1 prescale value
- **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
  - **2:** This bit is available only on even numbered timers (Timer2 and Timer4).
  - **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3 and Timer5). All timer functions are set through the even numbered timers.
  - 4: While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode.

NOTES:

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4    | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|----------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                    | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | _                 | —                 | —                    | —                 | _                 | —                | —                |
| 45.0         | R/W-0             | U-0               | R/W-0             | U-0                  | U-0               | U-0               | U-0              | U-0              |
| 15:8         | ON <sup>(1)</sup> | _                 | SIDL              | —                    | —                 | _                 | —                | —                |
| 7.0          | U-0               | U-0               | R/W-0             | R-0                  | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 | OC32              | OCFLT <sup>(2)</sup> | OCTSEL            |                   | OCM<2:0>         |                  |

## **REGISTER 16-1:** OCxCON: OUTPUT COMPARE 'x' CONTROL REGISTER ('x' = 1 THROUGH 5)

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

## bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Output Compare Peripheral On bit<sup>(1)</sup>
  - 1 = Output Compare peripheral is enabled
  - 0 = Output Compare peripheral is disabled
- bit 14 Unimplemented: Read as '0'
- bit 13 **SIDL:** Stop in Idle Mode bit
  - 1 = Discontinue operation when CPU enters Idle mode
  - 0 = Continue operation in Idle mode

## bit 12-6 Unimplemented: Read as '0'

- bit 5 **OC32:** 32-bit Compare Mode bit
  - 1 = OCxR<31:0> and/or OCxRS<31:0> are used for comparisons to the 32-bit timer source 0 = OCxR<15:0> and OCxRS<15:0> are used for comparisons to the 16-bit timer source
- bit 4 OCFLT: PWM Fault Condition Status bit<sup>(2)</sup>
  - 1 = PWM Fault condition has occurred (cleared in HW only)
  - 0 = No PWM Fault condition has occurred
- bit 3 **OCTSEL:** Output Compare Timer Select bit
  - 1 = Timer3 is the clock source for this Output Compare module
  - 0 = Timer2 is the clock source for this Output Compare module
- bit 2-0 OCM<2:0>: Output Compare Mode Select bits
  - 111 = PWM mode on OCx; Fault pin enabled
  - 110 = PWM mode on OCx; Fault pin disabled
  - 101 = Initialize OCx pin low; generate continuous output pulses on OCx pin
  - 100 = Initialize OCx pin low; generate single output pulse on OCx pin
  - 011 = Compare event toggles OCx pin
  - 010 = Initialize OCx pin high; compare event forces OCx pin low
  - 001 = Initialize OCx pin low; compare event forces OCx pin high
  - 000 = Output compare peripheral is disabled but continues to draw current

# **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

**2:** This bit is only used when OCM<2:0> = '111'. It is read as '0' in all other modes.

| Bit<br>Range | Bit Bit<br>31/23/15/7 30/22/14/6 |     | Bit Bit 31/23/15/7 30/22/14/6 29/2 |          | Bit<br>29/21/13/5        | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|----------------------------------|-----|------------------------------------|----------|--------------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31.24        | U-0                              | U-0 | U-0                                | U-0      | U-0                      | U-0               | U-0               | U-0               |                  |                  |
| 31.24        | —                                | —   | —                                  | —        | —                        | —                 | -                 | —                 |                  |                  |
| 00.40        | U-0                              | U-0 | U-0                                | U-0      | U-0                      | U-0               | U-0               | U-0               |                  |                  |
| 23.10        | —                                | —   | —                                  | —        | —                        | —                 | _                 | —                 |                  |                  |
| 15.0         | R/W-0                            | U-0 | U-0                                | R/W-0    | R/W-0                    | R/W-0             | R/W-0             | R/W-0             |                  |                  |
| 15.0         | SPISGNEXT                        | —   | —                                  | FRMERREN | SPIROVEN                 | SPITUREN          | IGNROV            | IGNTUR            |                  |                  |
| 7:0          | R/W-0                            | U-0 | U-0                                | U-0      | R/W-0                    | U-0               | R/W-0             | R/W-0             |                  |                  |
|              | AUDEN <sup>(1)</sup>             |     |                                    | —        | AUDMONO <sup>(1,2)</sup> |                   | AUDMOD            | )<1:0>(1,2)       |                  |                  |

### REGISTER 17-2: SPIxCON2: SPI CONTROL REGISTER 2

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| )' |
|----|
| )  |

- bit 15 SPISGNEXT: Sign Extend Read Data from the RX FIFO bit
  - 1 = Data from RX FIFO is sign extended
  - 0 = Data from RX FIFO is not sign extened

## bit 14-13 Unimplemented: Read as '0'

- bit 12 FRMERREN: Enable Interrupt Events via FRMERR bit 1 = Frame Error overflow generates error events 0 = Frame Error does not generate error events bit 11 SPIROVEN: Enable Interrupt Events via SPIROV bit 1 = Receive overflow generates error events 0 = Receive overflow does not generate error events bit 10 SPITUREN: Enable Interrupt Events via SPITUR bit 1 = Transmit Underrun Generates Error Events 0 = Transmit Underrun Does Not Generates Error Events bit 9 IGNROV: Ignore Receive Overflow bit (for Audio Data Transmissions) 1 = A ROV is not a critical error; during ROV data in the fifo is not overwritten by receive data 0 = A ROV is a critical error which stop SPI operation bit 8 IGNTUR: Ignore Transmit Underrun bit (for Audio Data Transmissions) 1 = A TUR is not a critical error and zeros are transmitted until the SPIxTXB is not empty 0 = A TUR is a critical error which stop SPI operation AUDEN: Enable Audio CODEC Support bit<sup>(1)</sup> bit 7 1 = Audio protocol enabled 0 = Audio protocol disabled bit 6-5 Unimplemented: Read as '0' AUDMONO: Transmit Audio Data Format bit<sup>(1,2)</sup> bit 3 1 = Audio data is mono (Each data word is transmitted on both left and right channels) 0 = Audio data is stereo bit 2 Unimplemented: Read as '0' AUDMOD<1:0>: Audio Protocol Mode bit<sup>(1,2)</sup> bit 1-0 11 = PCM/DSP mode 10 = Right Justified mode 01 = Left Justified mode  $00 = I^2 S \mod I$
- **Note 1:** This bit can only be written when the ON bit = 0.
  - **2:** This bit is only valid for AUDEN = 1.

# 20.1 Control Registers

# TABLE 20-1: PARALLEL MASTER PORT REGISTER MAP

| ess                               |                                 |                         |                |                    |       |       |         |        |        | В      | its     |         |      |       |        |      |         |       |            |
|-----------------------------------|---------------------------------|-------------------------|----------------|--------------------|-------|-------|---------|--------|--------|--------|---------|---------|------|-------|--------|------|---------|-------|------------|
| Virtual Addr<br>(BF80_#)          | Register<br>Name <sup>(1)</sup> | Bit Range               | 31/15          | 30/14              | 29/13 | 28/12 | 27/11   | 26/10  | 25/9   | 24/8   | 23/7    | 22/6    | 21/5 | 20/4  | 19/3   | 18/2 | 17/1    | 16/0  | All Resets |
| 7000                              | PMCON                           | 31:16                   | _              |                    |       |       | —       | —      |        | —      | RDSTART |         | —    |       |        |      | DUALBUF | —     | 0000       |
| 1000                              | TWOON                           | 15:0                    | ON             | _                  | SIDL  | ADRMU | JX<1:0> | PMPTTL | PTWREN | PTRDEN | CSF     | <1:0>   | ALP  | CS2P  | CS1P   | —    | WRSP    | RDSP  | 0000       |
| 7010                              | PMMODE                          | 31:16                   | —              | —                  | —     | —     | —       | —      | —      |        | —       | —       | —    | —     | —      | —    | —       | —     | 0000       |
| 1010                              | TIMINODE                        | 15:0                    | BUSY           | IRQM               | <1:0> | INCM  | l<1:0>  | MODE16 | MODE   | <1:0>  | WAITE   | 3<1:0>  |      | WAITM | Л<3:0> |      | WAITE   | <1:0> | 0000       |
|                                   |                                 | 31:16                   | —              | _                  | —     | —     | —       | —      | —      |        | —       | —       | —    | —     | —      | —    |         | —     | 0000       |
| 7020                              | PMADDR                          | 15:0                    | CS2            | CS2 CS1 ADDR<13:0> |       |       |         |        |        |        |         |         |      |       |        |      |         |       |            |
|                                   |                                 |                         | ADDR15         | ADDR14             |       |       |         |        |        |        |         |         |      |       |        |      |         |       | 0000       |
| 7030         PMDOUT         31:16 |                                 |                         |                |                    |       |       | —       | 0000   |        |        |         |         |      |       |        |      |         |       |            |
|                                   |                                 |                         |                |                    |       |       |         | 0000   |        |        |         |         |      |       |        |      |         |       |            |
| 7040                              | PMDIN                           | 31:16                   | _              | _                  | _     | _     | —       | —      | _      | _      | _       | _       | _    | _     | _      | _    |         | _     | 0000       |
|                                   |                                 | 15:0                    |                | DATAIN<15:0>       |       |       |         |        |        |        |         |         |      | 0000  |        |      |         |       |            |
| 7050                              | PMAEN                           | 31:16                   |                | —                  |       |       | —       | —      |        | —      | —       |         | —    |       |        |      | —       | —     | 0000       |
|                                   |                                 | 15:0                    | PTEN<15:0> 000 |                    |       |       |         |        |        |        |         |         |      | 0000  |        |      |         |       |            |
| 7060                              | PMSTAT                          | 31:16                   | _              | —                  | _     | _     | -       | —      | _      |        | —       | —       |      | _     | —      |      | —       |       | 0000       |
|                                   | _                               | 15:0                    | IBF            | IBOV               | _     | —     | IB3F    | IB2F   | IB1F   | IB0F   | OBE     | OBUF    |      | —     | OB3E   | OB2E | OB1E    | OB0E  | BFBF       |
|                                   |                                 | 31:16                   | _              | —                  | —     | —     | _       | —      | —      | —      | —       | —       |      | —     | —      | _    | —       | _     | 0000       |
| 7070                              | PMWADDR                         | 15:0                    | WCS2           | WCS1               | _     | _     | —       | _      | _      | _      | _       | _       | _    | _     | _      | _    | _       | _     | 0000       |
|                                   |                                 |                         | WADDR15        | WADDR14            |       |       |         |        |        |        | WADDF   | R<13:0> |      |       |        |      |         |       | 0000       |
|                                   |                                 | 31:16                   | _              | —                  | —     | —     | —       | —      | —      | —      | —       | —       |      | —     | —      |      |         |       | 0000       |
| 7080                              | PMRADDR                         | 15:0                    | RCS2           | RCS1               |       | —     | —       | —      | —      | —      | —       |         | —    | —     |        |      | —       | —     | 0000       |
|                                   |                                 |                         | RADDR15        | RADDR14            |       |       |         |        |        |        | RADDF   | R<13:0> |      |       |        |      |         |       | 0000       |
| 7090                              | PMRDIN                          | 31:16                   | 31:16          | —                  | —     | —     | -       | —      | —      | —      | —       | —       | -    | —     | —      | —    | —       | _     | 0000       |
|                                   |                                 | 15:0 15:0 RDATAIN<15:0> |                |                    |       |       |         |        | 0000   |        |         |         |      |       |        |      |         |       |            |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information.

| Bit<br>Range | Bit<br>31/23/15/7      | Bit<br>30/22/14/6      | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |  |  |
|--------------|------------------------|------------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|
| 24.24        | U-0                    | U-0                    | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |  |
| 31:24        | —                      | —                      | —                 | —                 | —                 | —                 | —                | —                |  |  |  |  |  |
| 22:16        | U-0                    | U-0                    | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |  |  |
| 23:16        | —                      | —                      | —                 | —                 | —                 | —                 | —                | —                |  |  |  |  |  |
|              | R/W-0                  | R/W-0                  | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |
| 15:8         | WCS2 <sup>(1)</sup>    | WCS1 <sup>(3)</sup>    |                   |                   |                   |                   |                  |                  |  |  |  |  |  |
|              | WADDR15 <sup>(2)</sup> | WADDR14 <sup>(4)</sup> |                   |                   | WADDF             | <<13:8>           |                  |                  |  |  |  |  |  |
| 7:0          | R/W-0                  | R/W-0                  | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |  |  |  |  |  |
|              |                        |                        |                   | WADDR<            | 7:0>              |                   |                  |                  |  |  |  |  |  |

## REGISTER 20-8: PMWADDR: PARALLEL PORT WRITE ADDRESS REGISTER

## Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
|-------------------|------------------|--------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

- bit 31-16 Unimplemented: Read as '0'
- bit 15 WCS2: Chip Select 2 bit<sup>(1)</sup>
  - 1 = Chip Select 2 is active
  - 0 = Chip Select 2 is inactive
- bit 15 WADDR<15>: Target Address bit 15<sup>(2)</sup>
- bit 14 WCS1: Chip Select 1 bit<sup>(3)</sup>
  - 1 = Chip Select 1 is active
  - 0 = Chip Select 1 is inactive
- bit 14 WADDR<14>: Target Address bit 14<sup>(4)</sup>
- bit 13-0 WADDR<13:0>: Address bits
- **Note 1:** When the CSF<1:0> bits (PMCON<7:6>) = 10 or 01.
  - **2:** When the CSF<1:0> bits (PMCON<7:6>) = 00.
  - **3:** When the CSF<1:0> bits (PMCON<7:6>) = 10.
  - **4:** When the CSF<1:0> bits (PMCON<7:6>) = 00 or 01.

Note: This register is only used when the DUALBUF bit (PMCON<17>) is set to '1'.

## REGISTER 22-4: AD1CHS: ADC INPUT SELECT REGISTER (CONTINUED)

```
bit 21-16 CH0SA<5:0>: Positive Input Select bits for Sample A Multiplexer Setting
            For 64-pin devices:
            011110 = Channel 0 positive input is Open<sup>(1)</sup>
            011101 = Channel 0 positive input is CTMU temperature sensor (CTMUT)<sup>(2)</sup>
            011100 = Channel 0 positive input is IVREF<sup>(3)</sup>
            011011 = Channel 0 positive input is AN27
            000001 = Channel 0 positive input is AN1
            000000 = Channel 0 positive input is AN0
            For 100-pin devices:
            110010 = Channel 0 positive input is Open<sup>(1)</sup>
            110001 = Channel 0 positive input is CTMU temperature sensor (CTMUT)<sup>(2)</sup>
            110000 = Channel 0 positive input is IVREF<sup>(3)</sup>
            101111 = Channel 0 positive input is AN47
            0000001 = Channel 0 positive input is AN1
            0000000 = Channel 0 positive input is AN0
bit 15-0
            Unimplemented: Read as '0'
```

- Note 1: This selection is only used with CTMU capacitive and time measurement.
  - 2: See Section 26.0 "Charge Time Measurement Unit (CTMU)" for more information.
  - 3: Internal precision 1.2V reference. See Section 24.0 "Comparator" for more information.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5     | Bit<br>28/20/12/4      | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-----------------------|------------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 24.24        | U-0               | U-0               | U-0                   | U-0                    | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 31:24        | —                 | —                 | —                     | —                      | _                 | —                 | -                | —                |  |  |  |
| 00.40        | U-0               | U-0               | U-0                   | U-0                    | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 23:10        | —                 | —                 | —                     | —                      | _                 | —                 | _                | —                |  |  |  |
| 45.0         | U-0               | U-0               | R/W-0                 | R/W-0                  | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 15:8         | —                 | —                 | IOLOCK <sup>(1)</sup> | PMDLOCK <sup>(1)</sup> |                   | —                 |                  | _                |  |  |  |
| 7.0          | U-0               | U-0               | U-0                   | U-0                    | R/W-0             | U-0               | U-0              | R/W-1            |  |  |  |
| 7:0          | _                 | _                 | _                     | _                      | JTAGEN            | _                 | _                | TDOEN            |  |  |  |

## REGISTER 28-5: CFGCON: CONFIGURATION CONTROL REGISTER

## Legend:

| Logonan           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

## bit 31-14 Unimplemented: Read as '0'

- bit 13 **IOLOCK:** Peripheral Pin Select Lock bit<sup>(1)</sup>
  - 1 = Peripheral Pin Select is locked. Writes to PPS registers is not allowed
  - 0 = Peripheral Pin Select is not locked. Writes to PPS registers is allowed
- bit 12 PMDLOCK: Peripheral Module Disable bit<sup>(1)</sup>
  - 1 = Peripheral module is locked. Writes to PMD registers is not allowed
  - 0 = Peripheral module is not locked. Writes to PMD registers is allowed
- bit 11-4 Unimplemented: Read as '0'
- bit 3 JTAGEN: JTAG Port Enable bit
  - 1 = Enable the JTAG port
    - 0 = Disable the JTAG port
- bit 2-1 Unimplemented: Read as '0'
- bit 0 TDOEN: TDO Enable for 2-Wire JTAG
  - 1 = 2-wire JTAG protocol uses TDO
  - 0 = 2-wire JTAG protocol does not use TDO
- Note 1: To change this bit, the unlock sequence must be performed. Refer to Section 6. "Oscillator" (DS60001112) in the "PIC32 Family Reference Manual" for details.

# 30.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16, and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- Support for the entire device instruction set
- Support for fixed-point and floating-point data
- Command-line interface
- · Rich directive set
- Flexible macro language
- · MPLAB X IDE compatibility

## 30.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB X IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

## 30.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 30.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command-line interface
- · Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

| DC CHARACTERISTICS                                                 |                        | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +105^{\circ}C$ for V-temp |                  |                 |      |               |  |
|--------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|------|---------------|--|
| Parameter<br>No.                                                   | Typical <sup>(2)</sup> | Max.                                                                                                                                                                                               | Units Conditions |                 |      |               |  |
| Idle Current (IIDLE): Core Off, Clock on Base Current (Notes 1, 4) |                        |                                                                                                                                                                                                    |                  |                 |      |               |  |
| DC30a                                                              | 1.5                    | 5                                                                                                                                                                                                  | mA               | 4 MHz (Note 3)  |      |               |  |
| DC31a                                                              | 3                      | 8                                                                                                                                                                                                  | mA               | 10 MHz          |      |               |  |
| DC32a                                                              | 5                      | 12                                                                                                                                                                                                 | mA               | 20 MHz (Note 3) |      |               |  |
| DC33a                                                              | 6.5                    | 15                                                                                                                                                                                                 | mA               | 30 MHz (Note 3) |      |               |  |
| DC34a                                                              | 8                      | 20                                                                                                                                                                                                 | mA               | 40 MHz          |      |               |  |
| DC37a                                                              | 75                     | 100                                                                                                                                                                                                | μA               | -40°C           |      | LPRC (31 kHz) |  |
| DC37b                                                              | 180                    | 250                                                                                                                                                                                                | μA               | +25°C           | 3.3V | (Note 3)      |  |
| DC37c                                                              | 280                    | 380                                                                                                                                                                                                | μA               | +85°C           |      |               |  |

## TABLE 31-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

**Note 1:** The test conditions for IIDLE current measurements are as follows:

Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)</li>
 OSC2/CLKO is configured as an I/O input pin

- USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
- CPU is in Idle mode (CPU core Halted), and SRAM data memory Wait states = 1  $\,$
- No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared
- WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD
- RTCC and JTAG are disabled
- 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- 3: This parameter is characterized, but not tested in manufacturing.
- 4: IIDLE electrical characteristics for devices with 256 KB Flash are only provided as Preliminary information.



## FIGURE 31-18: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000)

(8) – One TAD for end of conversion.