

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | MIPS32® M4K™                                                                     |
| Core Size                  | 32-Bit Single-Core                                                               |
| Speed                      | 50MHz                                                                            |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG            |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                     |
| Number of I/O              | 81                                                                               |
| Program Memory Size        | 256КВ (256К х 8)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 32K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                      |
| Data Converters            | A/D 48x10b                                                                       |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 100-TQFP                                                                         |
| Supplier Device Package    | 100-TQFP (12x12)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx550f256l-50i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| TABLE 1-1: | <b>PINOUT I/O DESCRIPTIONS (</b> | (CONTINUED) |  |
|------------|----------------------------------|-------------|--|
|            |                                  |             |  |

|          | Pin N                  | umber           |             |                |                                                                                             |  |  |  |  |  |
|----------|------------------------|-----------------|-------------|----------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin Name | 64-pin<br>QFN/<br>TQFP | 100-pin<br>TQFP | Pin<br>Type | Buffer<br>Type | Description                                                                                 |  |  |  |  |  |
| RTCC     | 42                     | 68              | 0           | —              | Real-Time Clock Alarm Output                                                                |  |  |  |  |  |
| CVREFOUT | 23                     | 34              | 0           | Analog         | Comparator Voltage Reference (Output)                                                       |  |  |  |  |  |
| C1INA    | 11                     | 20              | Ι           | Analog         |                                                                                             |  |  |  |  |  |
| C1INB    | 12                     | 21              | Ι           | Analog         | Comportor 1 Innuto                                                                          |  |  |  |  |  |
| C1INC    | 5                      | 11              | I           | Analog         |                                                                                             |  |  |  |  |  |
| C1IND    | 4                      | 10              | I           | Analog         |                                                                                             |  |  |  |  |  |
| C2INA    | 13                     | 22              | I           | Analog         |                                                                                             |  |  |  |  |  |
| C2INB    | 14                     | 23              | I           | Analog         | Comportor 2 Innuito                                                                         |  |  |  |  |  |
| C2INC    | 8                      | 14              | I           | Analog         |                                                                                             |  |  |  |  |  |
| C2IND    | 6                      | 12              | I           | Analog         | 1                                                                                           |  |  |  |  |  |
| C3INA    | 58                     | 87              | I           | Analog         |                                                                                             |  |  |  |  |  |
| C3INB    | 55                     | 84              | I           | Analog         | Comportor 2 Innuito                                                                         |  |  |  |  |  |
| C3INC    | 54                     | 83              | I           | Analog         |                                                                                             |  |  |  |  |  |
| C3IND    | 51                     | 78              | I           | Analog         |                                                                                             |  |  |  |  |  |
| C10UT    | PPS                    | PPS             | 0           | _              | Comparator 1 Output                                                                         |  |  |  |  |  |
| C2OUT    | PPS                    | PPS             | 0           | _              | Comparator 2 Output                                                                         |  |  |  |  |  |
| C3OUT    | PPS                    | PPS             | 0           | _              | Comparator 3 Output                                                                         |  |  |  |  |  |
| PMALL    | 30                     | 44              | 0           | TTL/ST         | Parallel Master Port Address Latch Enable Low Byte                                          |  |  |  |  |  |
| PMALH    | 29                     | 43              | 0           | TTL/ST         | Parallel Master Port Address Latch Enable High Byte                                         |  |  |  |  |  |
| PMA0     | 30                     | 44              | 0           | TTL/ST         | Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes)   |  |  |  |  |  |
| PMA1     | 29                     | 43              | 0           | TTL/ST         | T Parallel Master Port Address bit 0 Input (Buffered Slave modes) and Output (Master modes) |  |  |  |  |  |
| Legend:  | CMOS = CN              | IOS compati     | ible inpu   | ut or output   | Analog = Analog input I = Input O = Output                                                  |  |  |  |  |  |

**Legend:** CMOS = CMOS compatible input or output Analog = Analog input I = Input ST = Schmitt Trigger input with CMOS levels TTL = TTL input buffer P = Power

Note 1: This pin is only available on devices without a USB module.

2: This pin is only available on devices with a USB module.

3: This pin is not available on 64-pin devices with a USB module.

4: This pin is only available on 100-pin devices without a USB module.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2   | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|---------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0                 | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | —                 | —                 | —                   | —                | —                |
| 00.40        | U-0               | R-0               | U-0               | U-0               | U-0               | U-0                 | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | —                 | —                 | —                   | —                | —                |
| 45.0         | U-0               | R-0               | U-0               | U-0               | U-0               | U-0                 | U-0              | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                   | —                | —                |
| 7.0          | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0               | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 |                   |                   | TUN<              | 5:0> <sup>(1)</sup> |                  |                  |

| Legend:           | y = Value set from Configuration bits on POR |                           |                    |  |  |  |  |
|-------------------|----------------------------------------------|---------------------------|--------------------|--|--|--|--|
| R = Readable bit  | W = Writable bit                             | U = Unimplemented bit, re | ead as '0'         |  |  |  |  |
| -n = Value at POR | '1' = Bit is set                             | '0' = Bit is cleared      | x = Bit is unknown |  |  |  |  |

bit 31-6 Unimplemented: Read as '0'

**Note 1:** OSCTUN functionality has been provided to help customers compensate for temperature effects on the FRC frequency over a wide range of temperatures. The tuning step size is an approximation, and is neither characterized, nor tested.

**Note:** Writes to this register require an unlock sequence. Refer to **Section 6. "Oscillator"** (DS60001112) in the *"PIC32 Family Reference Manual"* for details.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31.24        | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | _                 | _                 | _                 | _                 | —                | _                |
| 15.0         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15:8         | —                 | —                 | —                 | —                 | —                 | —                 | —                | —                |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | U-0              | R/W-0            |
| 1.0          | IDIE              | T1MSECIE          | LSTATEIE          | ACTVIE            | SESVDIE           | SESENDIE          | _                | VBUSVDIE         |

# REGISTER 10-2: U1OTGIE: USB OTG INTERRUPT ENABLE REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **IDIE:** ID Interrupt Enable bit
  - 1 = ID interrupt enabled
  - 0 = ID interrupt disabled
- bit 6 T1MSECIE: 1 Millisecond Timer Interrupt Enable bit
  - 1 = 1 millisecond timer interrupt enabled
  - 0 = 1 millisecond timer interrupt disabled
- bit 5 LSTATEIE: Line State Interrupt Enable bit
  - 1 = Line state interrupt enabled
  - 0 = Line state interrupt disabled
- bit 4 ACTVIE: Bus Activity Interrupt Enable bit
  - 1 = ACTIVITY interrupt enabled
  - 0 = ACTIVITY interrupt disabled
- bit 3 SESVDIE: Session Valid Interrupt Enable bit
  - 1 = Session valid interrupt enabled
  - 0 = Session valid interrupt disabled
- bit 2 SESENDIE: B-Session End Interrupt Enable bit
  - 1 = B-session end interrupt enabled
  - 0 = B-session end interrupt disabled
- bit 1 Unimplemented: Read as '0'
- bit 0 VBUSVDIE: A-VBUS Valid Interrupt Enable bit
  - 1 = A-VBUS valid interrupt enabled
  - 0 = A-VBUS valid interrupt disabled

# REGISTER 10-11: U1CON: USB CONTROL REGISTER (CONTINUED)

### bit 1 **PPBRST:** Ping-Pong Buffers Reset bit

- 1 = Reset all Even/Odd buffer pointers to the EVEN BD banks
- 0 = Even/Odd buffer pointers not being Reset
- bit 0 USBEN: USB Module Enable bit<sup>(4)</sup>
  - 1 = USB module and supporting circuitry enabled
  - 0 = USB module and supporting circuitry disabled

SOFEN: SOF Enable bit(5)

- 1 = SOF token sent every 1 ms
- 0 = SOF token disabled
- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 10-15).
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - 3: Software must set the RESUME bit for 10 ms if the part is a function, or for 25 ms if the part is a host, and then clear it to enable remote wake-up. In Host mode, the USB module will append a low-speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

# TABLE 11-9: PORTE REGISTER MAP FOR 100-PIN DEVICES ONLY

| ess                      |                                 | 0         |       |       |       |       |       |       |              | E            | Bits         |              |              |              |              |              |              |              |               |
|--------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9         | 24/8         | 23/7         | 22/6         | 21/5         | 20/4         | 19/3         | 18/2         | 17/1         | 16/0         | All<br>Resets |
| 6400                     |                                 | 31:16     |       | _     | —     | —     | —     | —     | _            | —            | -            | -            | -            |              | —            | —            | —            | —            | 0000          |
| 0400                     | ANOLLE                          | 15:0      | —     |       | —     | _     | —     |       | ANSELE9      | ANSELE8      | ANSELE7      | ANSELE6      | ANSELE5      | ANSELE4      | —            | ANSELE2      | ANSELE1      | ANSELE0      | 03F7          |
| 6410                     | TRISE                           | 31:16     | —     | _     | —     | —     | —     | —     | —            | _            | —            | —            | —            | —            | —            | —            | —            | _            | 0000          |
| 0110                     | ITRIOE                          | 15:0      | —     | _     | —     | —     | —     | _     | TRISE9       | TRISE8       | TRISE7       | TRISE6       | TRISE5       | TRISE4       | TRISE3       | TRISE2       | TRISE1       | TRISE0       | 03FF          |
| 6420                     | PORTE                           | 31:16     | —     | -     | —     | —     | —     | _     | —            | -            | —            | —            | —            | -            | —            | —            | —            | -            | 0000          |
| 0.20                     |                                 | 15:0      | —     | -     | —     | —     | —     | _     | RE9          | RE8          | RE7          | RE6          | RE5          | RE4          | RE3          | RE2          | RE1          | RE0          | xxxx          |
| 6440                     | LATE                            | 31:16     | —     | -     | —     | —     | —     | _     | —            | -            | —            | —            | —            | -            | —            | —            | —            | -            | 0000          |
| 0.10                     |                                 | 15:0      | —     | -     | —     | —     | —     | _     | LATE9        | LATE8        | LATE7        | LATE6        | LATE5        | LATE4        | LATE3        | LATE2        | LATE1        | LATE0        | xxxx          |
| 6440                     | ODCE                            | 31:16     | —     | -     | —     | —     | —     | _     | —            | -            | —            | —            | —            | -            | —            | —            | —            | -            | 0000          |
| 0.10                     | 0202                            | 15:0      | —     | -     | —     | —     | —     | _     | ODCE9        | ODCE8        | ODCE7        | ODCE6        | ODCE5        | ODCE4        | ODCE3        | ODCE2        | ODCE1        | ODCE0        | 0000          |
| 6450                     | CNPUE                           | 31:16     | —     | -     | —     | —     | —     | _     | —            | -            | —            | —            | —            | -            | —            | —            | —            | -            | 0000          |
| 0.00                     | 0.11 02                         | 15:0      | —     | -     | —     | —     | —     | _     | CNPUE9       | CNPUE8       | CNPUE7       | CNPUE6       | CNPUE5       | CNPUE4       | CNPDE3       | CNPUE2       | CNPUE1       | CNPUE0       | 0000          |
| 6460                     | CNPDF                           | 31:16     | —     | -     | —     | —     | —     | _     | —            | -            | —            | —            | —            | -            | —            | —            | —            | -            | 0000          |
| 0.00                     | 0.11.02                         | 15:0      | —     | -     | —     | —     | —     | _     | CNPDE9       | CNPDE8       | CNPDE7       | CNPDE6       | CNPDE5       | CNPDE4       | CNPDE3       | CNPDE2       | CNPDE1       | CNPDE0       | 0000          |
| 6470                     | CNCONE                          | 31:16     | —     | -     | —     | —     | —     | _     | —            | -            | —            | —            | —            | _            | —            | —            | —            | _            | 0000          |
| 0.1.0                    | 0.100.12                        | 15:0      | ON    | -     | SIDL  | —     | —     | _     | —            | -            | —            | —            | —            | _            | —            | —            | —            | _            | 0000          |
| 6480                     | CNENE                           | 31:16     | —     | -     | —     | —     | —     | _     | —            | -            | —            | —            | —            | -            | —            | —            | —            | -            | 0000          |
| 0.00                     | S.LENE                          | 15:0      | _     | _     | —     | —     | —     | _     | CNIEE9       | CNIEE8       | CNIEE7       | CNIEE6       | CNIEE5       | CNIEE4       | CNIEE3       | CNIEE2       | CNIEE1       | CNIEE0       | 0000          |
|                          |                                 | 31:16     | —     | —     | —     | —     | —     | —     | —            | —            | —            | —            | —            | —            | —            |              | —            | —            | 0000          |
| 6490                     | CNSTATE                         | 15:0      | _     | _     | _     | _     | —     | _     | CN<br>STATE9 | CN<br>STATE8 | CN<br>STATE7 | CN<br>STATE6 | CN<br>STATE5 | CN<br>STATE4 | CN<br>STATE3 | CN<br>STATE2 | CN<br>STATE1 | CN<br>STATE0 | 0000          |

Legend: x = Unknown value on Reset; - = Unimplemented, read as '0'; Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information.

# TABLE 11-12: PORTF REGISTER MAP FOR PIC32MX230F128L, PIC32MX530F128L, PIC32MX250F256L, PIC32MX550F256L, PIC32MX270F512L, AND PIC32MX570F512L DEVICES ONLY

| ess                      |                                 |           |       |       |               |               |       |       |      | Bits         | ;    |      |              |              |              |              |              |              |               |
|--------------------------|---------------------------------|-----------|-------|-------|---------------|---------------|-------|-------|------|--------------|------|------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|
| Virtual Addr<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13         | 28/12         | 27/11 | 26/10 | 25/9 | 24/8         | 23/7 | 22/6 | 21/5         | 20/4         | 19/3         | 18/2         | 17/1         | 16/0         | All<br>Resets |
| 6500                     | ANSELE                          | 31:16     | —     | —     | —             | —             | —     | _     | _    | —            | —    | —    | —            | —            | —            | —            | _            | —            | 0000          |
| 0000                     | , aloceli                       | 15:0      | —     | —     | ANSELE13      | ANSELE12      | —     | _     | _    | ANSELE8      | —    | —    | —            | —            | —            | ANSELE2      | ANSELE1      | ANSELE0      | 3107          |
| 6510                     | TRISE                           | 31:16     | —     | —     | —             | —             | —     | —     | —    | —            | —    | —    | —            | —            | —            | —            | —            | —            | 0000          |
| 0010                     | 11401                           | 15:0      | _     | —     | TRISF13       | TRISF12       | —     | —     | —    | TRISF8       | —    | —    | TRISF5       | TRISF4       | TRISF3       | TRISF2       | TRISF1       | TRISF0       | 313F          |
| 6520                     | PORTE                           | 31:16     | _     | —     | —             | —             | _     | _     | _    | —            | _    | —    | —            |              | —            | —            | _            | —            | 0000          |
| 0020                     | 1 Oltin                         | 15:0      | —     | —     | RF13          | RF12          | —     | _     | _    | RF8          | —    | —    | RF5          | RF4          | RF3          | RF2          | RF1          | RF0          | xxxx          |
| 6530                     | LATE                            | 31:16     | —     | —     | —             | —             | —     | _     | _    | —            | —    | —    | —            | —            | —            | —            | —            | —            | 0000          |
| 0000                     | 2,00                            | 15:0      | —     | —     | LATF13        | LATF12        | —     | _     | _    | LATF8        | —    | —    | LATF5        | LATF4        | LATF3        | LATF2        | LATF1        | LATF0        | xxxx          |
| 6540                     | ODCE                            | 31:16     | _     | —     | —             | —             |       | _     |      | —            | _    | —    | —            |              | —            | —            |              |              | 0000          |
| 0040                     | 0001                            | 15:0      | _     | —     | ODCF13        | ODCF12        |       | _     |      | ODCF8        | _    | —    | ODCF5        | ODCF4        | ODCF3        | ODCF2        | ODCF1        | ODCF0        | 0000          |
| 6550                     | CNPUE                           | 31:16     | _     | —     | —             | —             |       | _     |      | —            | _    | —    | —            |              | —            | —            |              |              | 0000          |
| 0000                     |                                 | 15:0      | _     | —     | CNPUF13       | CNPUF12       |       | _     |      | CNPUF8       | _    | —    | CNPUF5       | CNPUF4       | CNPDF3       | CNPUF2       | CNPUF1       | CNPUF0       | 0000          |
| 6560                     | CNPDE                           | 31:16     | _     | —     | —             | —             |       | _     |      | —            | _    | —    | —            |              | —            | —            |              |              | 0000          |
| 0000                     |                                 | 15:0      | _     | —     | CNPDF13       | CNPDF12       |       | _     |      | CNPDF8       | _    | —    | CNPDF5       | CNPFF4       | CNPDF3       | CNPDF2       | CNPDF1       | CNPDF0       | 0000          |
| 6570                     | CNCONE                          | 31:16     | _     | —     | —             | —             |       | _     |      | —            | _    | —    | —            |              | —            | —            |              |              | 0000          |
| 0070                     | onoon                           | 15:0      | ON    | —     | SIDL          | —             |       | _     |      | —            | _    | —    | —            |              | —            | —            |              |              | 0000          |
| 6580                     | CNENE                           | 31:16     | —     | —     | —             | —             | —     | —     | -    | —            | —    | —    | —            | _            | —            | —            | —            | _            | 0000          |
| 0000                     | CINEINI                         | 15:0      | —     | —     | CNIEF13       | CNIEF12       | _     | _     | _    | CNIEF8       | _    | —    | CNIEF5       | CNIEF4       | CNIEF3       | CNIEF2       | CNIEF1       | CNIEF0       | 0000          |
|                          |                                 | 31:16     | _     | _     | -             | _             | _     | _     | _    | _            | _    | _    | _            | _            | —            | -            | _            | _            | 0000          |
| 6590                     | CNSTATF                         | 15:0      | _     | _     | CN<br>STATF13 | CN<br>STATF12 | _     | _     | _    | CN<br>STATF8 | _    | _    | CN<br>STATF5 | CN<br>STATF4 | CN<br>STATF3 | CN<br>STATF2 | CN<br>STATF1 | CN<br>STATF0 | 0000          |

Legend: x = Unknown value on Reset; - = Unimplemented, read as '0'; Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 04.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        | —                 | —                 | —                 | _                 | —                 | -                 | _                | _                |
| 00.40        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23:10        | —                 | —                 | —                 | _                 | —                 | -                 | _                | _                |
| 45.0         | R/W-0             | U-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | R/W-0            | R/W-0            |
| 15:8         | ON <sup>(1)</sup> | —                 | SIDL              | IREN              | RTSMD             | _                 | UEN              | <1:0>            |
| 7.0          | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | WAKE              | LPBACK            | ABAUD             | RXINV             | BRGH              | PDSEL             | <1:0>            | STSEL            |

### REGISTER 19-1: UxMODE: UARTx MODE REGISTER

# Legend:

| Legena.           |                  |                           |                    |
|-------------------|------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** UARTx Enable bit<sup>(1)</sup>
  - 1 = UARTx is enabled. UARTx pins are controlled by UARTx as defined by UEN<1:0> and UTXEN control bits
  - UARTx is disabled. All UARTx pins are controlled by corresponding bits in the PORTx, TRISx and LATx registers; UARTx power consumption is minimal

#### bit 14 Unimplemented: Read as '0'

#### bit 13 SIDL: Stop in Idle Mode bit

- 1 = Discontinue operation when device enters Idle mode
- 0 = Continue operation in Idle mode
- bit 12 IREN: IrDA Encoder and Decoder Enable bit
  - 1 = IrDA is enabled
  - 0 = IrDA is disabled
- bit 11 **RTSMD:** Mode Selection for UxRTS Pin bit
  - 1 =  $\overline{\text{UxRTS}}$  pin is in Simplex mode
  - $0 = \overline{\text{UxRTS}}$  pin is in Flow Control mode

#### bit 10 Unimplemented: Read as '0'

#### bit 9-8 UEN<1:0>: UARTx Enable bits

- 11 = UxTX, UxRX and UxBCLK pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register
- 10 = UxTX, UxRX,  $\overline{\text{UxCTS}}$  and  $\overline{\text{UxRTS}}$  pins are enabled and used
- 01 = UxTX, UxRX and UxRTS pins are enabled and used; UxCTS pin is controlled by corresponding bits in the PORTx register
- 00 = UxTX and UxRX pins are enabled and used; UxCTS and UxRTS/UxBCLK pins are controlled by corresponding bits in the PORTx register
- bit 7 WAKE: Enable Wake-up on Start bit Detect During Sleep Mode bit
  - 1 = Wake-up enabled
  - 0 = Wake-up disabled
- bit 6 LPBACK: UARTx Loopback Mode Select bit
  - 1 = Loopback mode is enabled
  - 0 = Loopback mode is disabled
- **Note 1:** When using 1:1 PBCLK divisor, the user software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

| Bit<br>Range | Bit<br>31/23/15/7       | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3      | Bit<br>26/18/10/2 | Bit<br>25/17/9/1       | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------------|-------------------|-------------------|-------------------|------------------------|-------------------|------------------------|------------------|--|--|
| 21.24        | U-0                     | U-0               | U-0               | U-0               | U-0                    | U-0               | R/W-0                  | R/W-0            |  |  |
| 31.24        | —                       | —                 | —                 | —                 | —                      | —                 | CAL<9                  | ):8>             |  |  |
| 22.16        | R/W-0                   | R/W-0             | R/W-0             | R/W-0             | R/W-0                  | R/W-0             | R/W-0                  | R/W-0            |  |  |
| 23.10        | CAL<7:0>                |                   |                   |                   |                        |                   |                        |                  |  |  |
| 15.0         | R/W-0                   | U-0               | R/W-0             | U-0               | U-0                    | U-0               | U-0                    | U-0              |  |  |
| 10.0         | ON <sup>(1,2)</sup>     | —                 | SIDL              | —                 | —                      | —                 | —                      | -                |  |  |
| 7.0          | R/W-0                   | R-0               | U-0               | U-0               | R/W-0                  | R-0               | R-0                    | R/W-0            |  |  |
| 7.0          | RTSECSEL <sup>(3)</sup> | RTCCLKON          | _                 | —                 | RTCWREN <sup>(4)</sup> | RTCSYNC           | HALFSEC <sup>(5)</sup> | RTCOE            |  |  |

#### REGISTER 21-1: RTCCON: RTC CONTROL REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, rea | ad as '0'          |
|-------------------|------------------|----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |

#### bit 31-26 Unimplemented: Read as '0'

bit 25-16 CAL<9:0>: RTC Drift Calibration bits, which contain a signed 10-bit integer value 0111111111 = Maximum positive adjustment, adds 511 RTC clock pulses every one minute 000000001 = Minimum positive adjustment, adds 1 RTC clock pulse every one minute 000000000 = No adjustment 1111111111 = Minimum negative adjustment, subtracts 1 RTC clock pulse every one minute 100000000 = Maximum negative adjustment, subtracts 512 clock pulses every one minute ON: RTCC On bit<sup>(1,2)</sup> bit 15 1 = RTCC module is enabled 0 = RTCC module is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Disables the PBCLK to the RTCC when CPU enters in Idle mode 0 = Continue normal operation in Idle mode Unimplemented: Read as '0' bit 12-8 bit 7 RTSECSEL: RTCC Seconds Clock Output Select bit<sup>(3)</sup> 1 = RTCC Seconds Clock is selected for the RTCC pin 0 = RTCC Alarm Pulse is selected for the RTCC pin bit 6 RTCCLKON: RTCC Clock Enable Status bit 1 = RTCC Clock is actively running 0 = RTCC Clock is not running bit 5-4 Unimplemented: Read as '0' **Note 1:** The ON bit is only writable when RTCWREN = 1. 2: When using the 1:1 PBCLK divisor, the user software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 3: Requires RTCOE = 1 (RTCCON<0>) for the output to be active. 4: The RTCWREN bit can be set only when the write sequence is enabled. 5: This bit is read-only. It is cleared to '0' on a write to the seconds bit fields (RTCTIME<14:8>).

Note: This register is reset only on a Power-on Reset (POR).

| Bit<br>Range | Bit<br>31/23/15/7       | Bit<br>30/22/14/6    | Bit<br>29/21/13/5  | Bit<br>28/20/12/4       | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1         | Bit<br>24/16/8/0 |  |  |  |  |  |  |  |
|--------------|-------------------------|----------------------|--------------------|-------------------------|-------------------|-------------------|--------------------------|------------------|--|--|--|--|--|--|--|
| 21.24        | U-0                     | U-0                  | U-0                | U-0                     | U-0               | U-0               | U-0                      | U-0              |  |  |  |  |  |  |  |
| 31.24        | —                       | _                    | —                  | —                       | —                 | _                 | —                        | -                |  |  |  |  |  |  |  |
| 22:16        | U-0                     | U-0                  | U-0                | U-0                     | U-0               | U-0               | U-0                      | U-0              |  |  |  |  |  |  |  |
| 23.10        | —                       | —                    | —                  | —                       | —                 | —                 | —                        | _                |  |  |  |  |  |  |  |
| 45.0         | R/W-0                   | R/W-0                | R/W-0              | R-0                     | R/W-0             | R/W-0             | R/W-0                    | R/W-0            |  |  |  |  |  |  |  |
| 15:8         | ALRMEN <sup>(1,2)</sup> | CHIME <sup>(2)</sup> | PIV <sup>(2)</sup> | ALRMSYNC <sup>(3)</sup> |                   | AMASK             | <3:0> <sup>(3)</sup>     |                  |  |  |  |  |  |  |  |
| 7.0          | R/W-0                   | R/W-0                | R/W-0              | R/W-0                   | R/W-0             | R/W-0             | R/W-0                    | R/W-0            |  |  |  |  |  |  |  |
| 7:0          |                         |                      |                    | ARPT<7:0                | >(3)              |                   | ARPT<7:0> <sup>(3)</sup> |                  |  |  |  |  |  |  |  |

#### REGISTER 21-2: RTCALRM: RTC ALARM CONTROL REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
|-------------------|------------------|------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 ALRMEN: Alarm Enable bit<sup>(1,2)</sup>
  - 1 = Alarm is enabled
  - 0 = Alarm is disabled
- bit 14 CHIME: Chime Enable bit<sup>(2)</sup>
  - 1 = Chime is enabled ARPT<7:0> is allowed to rollover from 0x00 to 0xFF
  - 0 = Chime is disabled ARPT<7:0> stops once it reaches 0x00

#### bit 13 **PIV:** Alarm Pulse Initial Value bit<sup>(2)</sup>

When ALRMEN = 0, PIV is writable and determines the initial value of the Alarm Pulse. When ALRMEN = 1, PIV is read-only and returns the state of the Alarm Pulse.

#### bit 12 ALRMSYNC: Alarm Sync bit<sup>(3)</sup>

- 1 = ARPT<7:0> and ALRMEN may change as a result of a half second rollover during a read. The ARPT must be read repeatedly until the same value is read twice. This must be done since multiple bits may be changing, which are then synchronized to the PB clock domain
- 0 = ARPT<7:0> and ALRMEN can be read without concerns of rollover because the prescaler is > 32 RTC clocks away from a half-second rollover

#### bit 11-8 AMASK<3:0>: Alarm Mask Configuration bits<sup>(3)</sup>

- 0000 = Every half-second
- 0001 = Every second
- 0010 = Every 10 seconds
- 0011 = Every minute
- 0100 = Every 10 minutes
- 0101 = Every hour
- 0110 = Once a day
- 0111 = Once a week
- 1000 = Once a month
- 1001 = Once a year (except when configured for February 29, once every four years)
- 1010 = Reserved; do not use
- 1011 = Reserved; do not use
- 11xx = Reserved; do not use
- **Note 1:** Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0.
  - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1.
  - 3: This assumes a CPU read will execute in less than 32 PBCLKs.

Note: This register is reset only on a Power-on Reset (POR).

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | S/HC-0            | R/W-1             | R/W-0            | R/W-0            |
| 31.24        | —                 | —                 | —                 | —                 | ABAT              | REQOP<2:0>        |                  |                  |
| 22:16        | R-1               | R-0               | R-0               | R/W-0             | U-0               | U-0               | U-0              | U-0              |
| 23.10        | OPMOD<2:0>        |                   |                   | CANCAP            | —                 | —                 | —                | _                |
| 15.0         | R/W-0             | U-0               | R/W-0             | U-0               | R-0               | U-0               | U-0              | U-0              |
| 10.0         | ON <sup>(1)</sup> | —                 | SIDLE             | —                 | CANBUSY           | —                 | —                | _                |
| 7:0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | _                 | _                 | _                 |                   |                   | DNCNT<4:0>        |                  |                  |

## **REGISTER 23-1: C1CON: CAN MODULE CONTROL REGISTER**

| Legend:           | HC = Hardware Clear | S = Settable bit          |                    |
|-------------------|---------------------|---------------------------|--------------------|
| R = Readable bit  | W = Writable bit    | U = Unimplemented bit, re | ead as '0'         |
| -n = Value at POR | '1' = Bit is set    | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-28 Unimplemented: Read as '0'

- bit 27 **ABAT:** Abort All Pending Transmissions bit
  - 1 = Signal all transmit buffers to abort transmission
  - 0 = Module will clear this bit when all transmissions aborted

#### bit 26-24 REQOP<2:0>: Request Operation Mode bits

- 111 = Set Listen All Messages mode
- 110 = Reserved
- 101 = Reserved
- 100 = Set Configuration mode
- 011 = Set Listen Only mode
- 010 = Set Loopback mode
- 001 = Set Disable mode
- 000 = Set Normal Operation mode

#### bit 23-21 OPMOD<2:0>: Operation Mode Status bits

- 111 = Module is in Listen All Messages mode
- 110 = Reserved
- 101 = Reserved
- 100 = Module is in Configuration mode
- 011 = Module is in Listen Only mode
- 010 = Module is in Loopback mode
- 001 = Module is in Disable mode
- 000 = Module is in Normal Operation mode

### bit 20 CANCAP: CAN Message Receive Time Stamp Timer Capture Enable bit

- 1 = CANTMR value is stored on valid message reception and is stored with the message
- 0 = Disable CAN message receive time stamp timer capture and stop CANTMR to conserve power
- bit 19-16 Unimplemented: Read as '0'
- bit 15 ON: CAN On bit<sup>(1)</sup>
  - 1 = CAN module is enabled
  - 0 = CAN module is disabled
- bit 14 Unimplemented: Read as '0'
- **Note 1:** If the user application clears this bit, it may take a number of cycles before the CAN module completes the current transaction and responds to this request. The user application should poll the CANBUSY bit to verify that the request has been honored.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4     | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-----------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | R/W-0             | R/W-0             | R/W-0             | R/W-0                 | R/W-0             | U-0               | U-0              | U-0              |
| 31.24        | IVRIE             | WAKIE             | CERRIE            | SERRIE                | RBOVIE            | —                 | -                | —                |
| 22.16        | U-0               | U-0               | U-0               | U-0                   | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 23.10        | —                 | —                 | —                 | —                     | MODIE             | CTMRIE            | RBIE             | TBIE             |
| 15.0         | R/W-0             | R/W-0             | R/W-0             | R/W-0                 | R/W-0             | U-0               | U-0              | U-0              |
| 10.0         | IVRIF             | WAKIF             | CERRIF            | SERRIF <sup>(1)</sup> | RBOVIF            | —                 | -                | —                |
| 7:0          | U-0               | U-0               | U-0               | U-0                   | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7.0          |                   |                   |                   |                       | MODIF             | CTMRIF            | RBIF             | TBIF             |

# **REGISTER 23-3: C1INT: CAN INTERRUPT REGISTER**

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 31    | IVRIE: Invalid Message Received Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                                 |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 30    | WAKIE: CAN Bus Activity Wake-up Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                                 |
| bit 29    | <b>CERRIE:</b> CAN Bus Error Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                                    |
| bit 28    | SERRIE: System Error Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                                            |
| bit 27    | <b>RBOVIE:</b> Receive Buffer Overflow Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                          |
| bit 26-20 | Unimplemented: Read as '0'                                                                                                                                       |
| bit 19    | <b>MODIE:</b> Mode Change Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                                       |
| bit 18    | <b>CTMRIE:</b> CAN Timestamp Timer Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                              |
| bit 17    | <b>RBIE:</b> Receive Buffer Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                                     |
| bit 16    | <b>TBIE:</b> Transmit Buffer Interrupt Enable bit<br>1 = Interrupt request is enabled<br>0 = Interrupt request is not enabled                                    |
| bit 15    | <b>IVRIF:</b> Invalid Message Received Interrupt Flag bit<br>1 = An invalid messages interrupt has occurred<br>0 = An invalid message interrupt has not occurred |
| Note 1:   | This bit can only be cleared by turning the CAN module Off and On by cl                                                                                          |

learing or setting the ON bit N (C1CON<15>).

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1   | Bit<br>24/16/8/0   |  |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|--|--|--|--|
| 21.24        | R-x                | R-x                |  |  |  |  |
| 31.24        |                   | C1FIFOUAn<31:24>  |                   |                   |                   |                   |                    |                    |  |  |  |  |
| 22.16        | R-x                | R-x                |  |  |  |  |
| 23.10        | C1FIFOUAn<23:16>  |                   |                   |                   |                   |                   |                    |                    |  |  |  |  |
| 15.0         | R-x                | R-x                |  |  |  |  |
| 15.0         |                   | C1FIFOUAn<15:8>   |                   |                   |                   |                   |                    |                    |  |  |  |  |
| 7:0          | R-x               | R-x               | R-x               | R-x               | R-x               | R-x               | R-0 <sup>(1)</sup> | R-0 <sup>(1)</sup> |  |  |  |  |
| 7.0          |                   |                   |                   | C1FIFOL           | JAn<7:0>          |                   |                    |                    |  |  |  |  |

#### REGISTER 23-18: C1FIFOUAn: CAN FIFO USER ADDRESS REGISTER 'n' ('n' = 0 THROUGH 15)

### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

bit 31-0 C1FIFOUAn<31:0>: CAN FIFO User Address bits

TXEN = 1: (FIFO configured as a transmit buffer)

A read of this register will return the address where the next message is to be written (FIFO head).

TXEN = 0: (FIFO configured as a receive buffer)

A read of this register will return the address where the next message is to be read (FIFO tail).

**Note 1:** This bit will always read '0', which forces byte-alignment of messages.

**Note:** This register is not guaranteed to read correctly in Configuration mode, and should only be accessed when the module is not in Configuration mode.

#### REGISTER 23-19: C1FIFOCIn: CAN MODULE MESSAGE INDEX REGISTER 'n' ('n' = 0 THROUGH 15)

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31.04        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 51.24        | —                 | —                 | —                 | —                 | —                 | _                 | _                | —                |
| 22.16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | —                 | —                 | —                 | _                 | _                | —                |
| 15.9         | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 15.0         | —                 | —                 | —                 | —                 | —                 | _                 | _                | —                |
| 7:0          | U-0               | U-0               | U-0               | R-0               | R-0               | R-0               | R-0              | R-0              |
| 7.0          | _                 | _                 | _                 |                   | C                 | 1FIFOCIn<4:0      | )>               |                  |

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

### bit 31-5 Unimplemented: Read as '0'

bit 4-0 C1FIFOCIn<4:0>: CAN Side FIFO Message Index bits

TXEN = 1: (FIFO configured as a transmit buffer)

A read of this register will return an index to the message that the FIFO will next attempt to transmit.

TXEN = 0: (FIFO configured as a receive buffer)

A read of this register will return an index to the message that the FIFO will use to save the next message.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | —                 | —                 | —                 | —                 | —                 | -                 |                  | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | _                 | —                 | —                 | —                 | _                 |                   |                  |                  |
| 15:8         | U-0               | U-0               | R/W-0             | U-0               | U-0               | U-0               | U-0              | U-0              |
|              | —                 | —                 | SIDL              | —                 | —                 | —                 | —                | —                |
| 7:0          | U-0               | U-0               | U-0               | U-0               | U-0               | R-0               | R-0              | R-0              |
|              | _                 | _                 | _                 | _                 | _                 | C3OUT             | C2OUT            | C10UT            |

# REGISTER 24-2: CMSTAT: COMPARATOR STATUS REGISTER

# Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-14 Unimplemented: Read as '0'

bit 13 **SIDL:** Stop in IDLE Control bit

1 = All Comparator modules are disabled in IDLE mode

0 = All Comparator modules continue to operate in the IDLE mode

#### bit 12-3 Unimplemented: Read as '0'

- bit 2 C3OUT: Comparator Output bit
  - 1 = Output of Comparator 3 is a '1'
  - 0 = Output of Comparator 3 is a '0'

#### bit 1 C2OUT: Comparator Output bit

- 1 = Output of Comparator 2 is a '1'
- 0 = Output of Comparator 2 is a '0'

#### bit 0 **C1OUT:** Comparator Output bit

- 1 = Output of Comparator 1 is a '1'
- 0 = Output of Comparator 1 is a '0'

# 30.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

# 30.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

# 30.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

# 30.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

# 30.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

#### FIGURE 31-3: I/O TIMING CHARACTERISTICS



#### TABLE 31-21: I/O TIMING REQUIREMENTS

| AC CHARACTERISTICS |        | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                      |      |                        |         |            |            |
|--------------------|--------|------------------------------------------------------|----------------------|------|------------------------|---------|------------|------------|
| Param.<br>No.      | Symbol | Characteris                                          | stics <sup>(2)</sup> | Min. | Typical <sup>(1)</sup> | Max.    | Units      | Conditions |
| DO31               | TIOR   | Port Output Rise Time                                |                      | _    | 5                      | 15      | ns         | Vdd < 2.5V |
|                    |        |                                                      | _                    | 5    | 10                     | ns      | Vdd > 2.5V |            |
| DO32               | TIOF   | Port Output Fall Time                                |                      | —    | 5                      | 15      | ns         | VDD < 2.5V |
|                    |        |                                                      |                      | _    | 5                      | 10      | ns         | Vdd > 2.5V |
| DI35               | TINP   | INTx Pin High or Lo                                  | 10                   | _    | _                      | ns      | _          |            |
| DI40               | Trbp   | CNx High or Low Ti                                   | 2                    | _    | _                      | TSYSCLK | _          |            |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated.

2: This parameter is characterized, but not tested in manufacturing.



# FIGURE 31-19: ANALOG-TO-DIGITAL CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (ASAM = 1, SSRC<2:0> = 111, SAMC<4:0> = 00001)

### TABLE 32-3: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

| DC CHARACT                                                     | ERISTICS |       | Standard Operating Conditions: 2.3V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |  |  |  |
|----------------------------------------------------------------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Parameter<br>No. Typical <sup>(2)</sup> Max.                   |          | Units | Conditions                                                                                                                                      |  |  |  |
| Idle Current (IIDLE): Core Off, Clock on Base Current (Note 1) |          |       |                                                                                                                                                 |  |  |  |
| MDC34a                                                         | 9.5      | 24    | mA 50 MHz                                                                                                                                       |  |  |  |

Note 1: The test conditions for IIDLE current measurements are as follows:

- Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)
- OSC2/CLKO is configured as an I/O input pin
- USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
- + CPU is in Idle mode (CPU core Halted), and SRAM data memory Wait states = 1
- No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is cleared
- WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD
- RTCC and JTAG are disabled
- 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

| DC CHARACTERISTICS |                                   |      | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |            |                                                 |  |  |
|--------------------|-----------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------|--|--|
| Param.<br>No.      | Typical <sup>(2)</sup>            | Max. | Units                                                                                                                                            | Conditions |                                                 |  |  |
| Power-Do           | Power-Down Current (IPD) (Note 1) |      |                                                                                                                                                  |            |                                                 |  |  |
| MDC40k             | 50                                | 150  | μA                                                                                                                                               | -40°C      |                                                 |  |  |
| MDC40n             | 250                               | 650  | μA                                                                                                                                               | +85°C      | Base Power-Down Current                         |  |  |
| Module D           | Module Differential Current       |      |                                                                                                                                                  |            |                                                 |  |  |
| MDC41e             | 15                                | 55   | μA                                                                                                                                               | 3.6V       | Watchdog Timer Current: AIWDT (Note 3)          |  |  |
| MDC42e             | 34                                | 55   | μA                                                                                                                                               | 3.6V       | RTCC + Timer1 w/32 kHz Crystal: ΔIRTCC (Note 3) |  |  |
| MDC43d             | 1100                              | 1800 | μA                                                                                                                                               | 3.6V       | ADC: ΔIADC (Notes 3,4)                          |  |  |

### TABLE 32-4: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

**Note 1:** The test conditions for IPD current measurements are as follows:

• Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)

- · OSC2/CLKO is configured as an I/O input pin
- USB PLL oscillator is disabled if the USB module is implemented, PBCLK divisor = 1:8
- CPU is in Sleep mode, and SRAM data memory Wait states = 1
- No peripheral modules are operating, (ON bit = 0), but the associated PMD bit is set
- WDT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD
- RTCC and JTAG are disabled
- 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.
- **3:** The ∆ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.
- 4: Test conditions for ADC module differential current are as follows: Internal ADC RC oscillator enabled.

# 33.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS

Note: The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.



PIC32MX1XX/2XX/5XX 64/100-PIN FAMIL

© 2014-2016 Microchip Technology Inc

# 34.2 Package Details

The following sections give the technical details of the packages.

# 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.

Overall Width

**Overall Length** 

Lead Thickness

Lead Width

Molded Package Width

Mold Draft Angle Top

Mold Draft Angle Bottom

Molded Package Length

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

Е

D

E1

D1

с

b

α

β

0.09

0.17

11°

11°

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

0.20

0.27

13°

13

12.00 BSC

12.00 BSC

10.00 BSC

10.00 BSC

0.22

12°

12°

# Revision D (April 2016)

This revision includes the following major changes, which are referenced by their respective chapter in Table A-2.

| Section Name                                | Update Description                                                                                                                                                                                                                     |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0 "Device Overview"                       | Removed the USBOEN pin and all trace-related pins from the Pinout I/O Descriptions (see Table 1-1).                                                                                                                                    |
| 2.0 "Guidelines for Getting Started         | Section 2.7 "Trace" was removed.                                                                                                                                                                                                       |
| with 32-bit MCUs"                           | Section 2.10 "Sosc Design Recommendation" was removed.                                                                                                                                                                                 |
| 3.0 "CPU"                                   | References to the Shadow Register Set (SRS), which is not supported by PIC32MX1XX/2XX/5XX 64/100-pin Family devices, were removed from <b>3.1 "Features"</b> , <b>3.2.1 "Execution Unit</b> ", and Coprocessor 0 Registers (Table 3.2) |
| 4.0 "Memory Organization"                   | The SFR Memory Map was added (see Table 4-1).                                                                                                                                                                                          |
| 5.0 "Interrupt Controller"                  | The Single Vector Shadow Register Set (SSO) bit (INTCON<16>) was removed (see Register 5-1).                                                                                                                                           |
| 10.0 "USB On-The-Go (OTG)"                  | The UOEMON bit (U1CNFG1<6>) was removed (see Register 10-20).                                                                                                                                                                          |
| 23.0 "Controller Area Network               | The CAN features (number of messages and FIFOs) were updated.                                                                                                                                                                          |
| (CAN)"                                      | The PIC32 CAN Block Diagram was updated (see Figure 23-1).                                                                                                                                                                             |
|                                             | The following registers were updated:                                                                                                                                                                                                  |
|                                             | C1FSTAT (see Register 23-6)                                                                                                                                                                                                            |
|                                             | C1RXOVF (see Register 23-7)                                                                                                                                                                                                            |
|                                             | C1RXFn (see Register 23-14)                                                                                                                                                                                                            |
|                                             | C1FIFOCONn (see Register 23-16)                                                                                                                                                                                                        |
|                                             | C1FIFOINTn (see Register 23-17)                                                                                                                                                                                                        |
|                                             | C1FIFOUAn (see Register 23-18)                                                                                                                                                                                                         |
|                                             | C1FIFOCIn (see Register 23-19)                                                                                                                                                                                                         |
|                                             | The C1FLTCON4 through C1FLTCON7 registers were removed.                                                                                                                                                                                |
| 28.0 "Special Features"                     | The virtual addresses for the Device Configuration Word registers were updated (see Table 28-1).                                                                                                                                       |
| 31.0 "40 MHz Electrical<br>Characteristics" | The EJTAG Timing Characteristics diagram was updated (see Figure 31-23).                                                                                                                                                               |

# TABLE A-3: MAJOR SECTION UPDATES