Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 40MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 81 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 32K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 48x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TQFP | | Supplier Device Package | 100-TQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx550f256l-v-pt | TABLE 1: PIC32MX1XX/2XX/5XX 64/100-PIN CONTROLLER FAMILY FEATURES | | | | | | Ren | nappabl | e Per | iphera | als | | | | | | | | | <del>g</del> | | | |-----------------|------------|-------------------------|------------------------------------|------------------|-----------------|---------------------------------------|-------|---------|------------------------------------|------------------------------|--------------------|---------------------|-----|------|------------------|-----|------|---------------------------------------|----------|------| | Device | Pins | Packages <sup>(4)</sup> | Program Memory (KB) <sup>(1)</sup> | Data Memory (KB) | Remappable Pins | Timers/Capture/Compare <sup>(2)</sup> | UART | SPI/I²S | External Interrupts <sup>(3)</sup> | 10-bit 1 Msps ADC (Channels) | Analog Comparators | USB On-The-Go (OTG) | CAN | СТМU | 1 <sup>2</sup> C | PMP | RTCC | DMA Channels (Programmable/Dedicated) | I/O Pins | JTAG | | PIC32MX120F064H | 64 | QFN,<br>TQFP | 64+3 | 8 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | N | 0 | Υ | 2 | Υ | Υ | 4/0 | 53 | Υ | | PIC32MX130F128H | 64 | QFN,<br>TQFP | 128+3 | 16 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | N | 0 | Υ | 2 | Υ | Υ | 4/0 | 53 | Υ | | PIC32MX130F128L | 100<br>100 | TQFP<br>TFBGA | 128+3 | 16 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | N | 0 | Υ | 2 | Υ | Υ | 4/0 | 85 | Υ | | PIC32MX230F128H | 64 | QFN,<br>TQFP | 128+3 | 16 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | Υ | 0 | Υ | 2 | Υ | Υ | 4/2 | 49 | Υ | | PIC32MX230F128L | 100<br>100 | TQFP<br>TFBGA | 128+3 | 16 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | Υ | 0 | Υ | 2 | Υ | Υ | 4/2 | 81 | Υ | | PIC32MX530F128H | 64 | QFN,<br>TQFP | 128+3 | 16 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | Υ | 1 | Υ | 2 | Υ | Υ | 4/4 | 49 | Υ | | PIC32MX530F128L | 100<br>100 | TQFP<br>TFBGA | 128+3 | 16 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | Y | 1 | Υ | 2 | Υ | Y | 4/4 | 81 | Υ | | PIC32MX150F256H | 64 | QFN,<br>TQFP | 256+3 | 32 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | N | 0 | Υ | 2 | Υ | Υ | 4/0 | 53 | Υ | | PIC32MX150F256L | 100<br>100 | TQFP<br>TFBGA | 256+3 | 32 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | Ν | 0 | Υ | 2 | Υ | Υ | 4/0 | 85 | Υ | | PIC32MX250F256H | 64 | QFN,<br>TQFP | 256+3 | 32 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | Υ | 0 | Υ | 2 | Υ | Υ | 4/2 | 49 | Υ | | PIC32MX250F256L | 100<br>100 | TQFP<br>TFBGA | 256+3 | 32 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | Y | 0 | Y | 2 | Y | Y | 4/2 | 81 | Y | | PIC32MX550F256H | 64 | QFN,<br>TQFP | 256+3 | 32 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | Υ | 1 | Υ | 2 | Υ | Υ | 4/4 | 49 | Υ | | PIC32MX550F256L | 100<br>100 | TQFP<br>TFBGA | 256+3 | 32 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | Y | 1 | Υ | 2 | Υ | Υ | 4/4 | 81 | Υ | | PIC32MX170F512H | 64 | QFN,<br>TQFP | 512+3 | 64 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | N | 0 | Υ | 2 | Υ | Υ | 4/0 | 53 | Υ | | PIC32MX170F512L | 100<br>100 | TQFP<br>TFBGA | 512+3 | 64 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | N | 0 | Υ | 2 | Υ | Υ | 4/0 | 85 | Υ | | PIC32MX270F512H | 64 | QFN,<br>TQFP | 512+3 | 64 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | Υ | 0 | Υ | 2 | Υ | Υ | 4/2 | 49 | Υ | | PIC32MX270F512L | 100<br>100 | TQFP<br>TFBGA | 512+3 | 64 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | Υ | 0 | Υ | 2 | Υ | Υ | 4/2 | 81 | Υ | | PIC32MX570F512H | 64 | QFN,<br>TQFP | 512+3 | 64 | 37 | 5/5/5 | 4 | 3 | 5 | 28 | 3 | Υ | 1 | Υ | 2 | Υ | Υ | 4/4 | 49 | Υ | | PIC32MX570F512L | 100<br>100 | TQFP<br>TFBGA | 512+3 | 64 | 54 | 5/5/5 | 5 | 4 | 5 | 48 | 3 | Υ | 1 | Υ | 2 | Υ | Υ | 4/4 | 81 | Υ | Note 1: All devices feature 3 KB of Boot Flash memory. **<sup>2:</sup>** Four out of five timers are remappable. **<sup>3:</sup>** Four out of five external interrupts are remappable. <sup>4:</sup> Please contact your local Microchip Sales Office for information regarding the availability of devices in the 100-pin TFBGA package. | NOTES: | | | |--------|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### REGISTER 5-2: INTSTAT: INTERRUPT STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|----------------------|---------------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | - | | _ | _ | | 22.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | _ | _ | _ | _ | _ | S | SRIPL<2:0> <sup>(1)</sup> | | | 7.0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | | | VEC | <5:0> <sup>(1)</sup> | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-11 Unimplemented: Read as '0' bit 10-8 SRIPL<2:0>: Requested Priority Level bits<sup>(1)</sup> 111-000 = The priority level of the latest interrupt presented to the CPU bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **VEC<5:0>:** Interrupt Vector bits<sup>(1)</sup> 11111-00000 = The interrupt vector that is presented to the CPU Note 1: This value should only be used when the interrupt controller is configured for Single Vector mode. #### REGISTER 5-3: IPTMR: INTERRUPT PROXIMITY TIMER REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | R/W-0 | 31.24 | | | | IPTMF | R<31:24> | | | | | 22:46 | R/W-0 | 23:16 | | | | IPTMF | R<23:16> | | | | | 45.0 | R/W-0 | 15:8 | | | | IPTMI | R<15:8> | | | | | 7.0 | R/W-0 | 7:0 | | | | IPTM | R<7:0> | | _ | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 **IPTMR<31:0>:** Interrupt Proximity Timer Reload bits Used by the Interrupt Proximity Timer as a reload value when the Interrupt Proximity timer is triggered by an interrupt event. TABLE 11-1: INPUT PIN SELECTION (CONTINUED) | Peripheral Pin | [pin name]R SFR | [pin name]R bits | [pin name]R Value to<br>RPn Pin Selection | |----------------|-----------------|------------------|-----------------------------------------------------------| | INT1 | INT1R | INT1R<3:0> | 0000 = RPD1<br>0001 = RPG9 | | T3CK | T3CKR | T3CKR<3:0> | 0010 = RPB14<br>0011 = RPD0 | | IC1 | IC1R | IC1R<3:0> | 0100 = RPD8<br>0101 = RPB6 | | U3CTS | U3CTSR | U3CTSR<3:0> | 0110 = RPD5<br>0111 = RPB2 | | U4RX | U4RXR | U4RXR<3:0> | 1000 = RPF3 <sup>(4)</sup><br>1001 = RPF13 <sup>(3)</sup> | | U5RX | U5RXR | U5RXR<3:0> | 1010 = Reserved<br>1011 = RPF2 <sup>(1)</sup> | | SS2 | SS2R | SS2R<3:0> | 1100 = RPC2 <sup>(3)</sup><br>1101 = RPE8 <sup>(3)</sup> | | OCFA | OCFAR | OCFAR<3:0> | 1110 = Reserved<br>1111 = Reserved | - Note 1: This selection is not available on 64-pin USB devices. - 2: This selection is only available on 100-pin General Purpose devices. - 3: This selection is not available on 64-pin devices. - 4: This selection is not available when USBID functionality is used on USB devices. - 5: This selection is not available on devices without a CAN module. - 6: This selection is not available on USB devices. - 7: This selection is not available when VBUSON functionality is used on USB devices. TABLE 11-8: PORTD REGISTER MAP FOR 64-PIN DEVICES ONLY | ess | | • | Bits | | | | | | | | | | | | | | | | | |-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|---------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 6300 | ANSELD | 31:16 | _ | _ | - | I | _ | _ | _ | _ | ı | _ | _ | - | _ | ı | _ | ı | 0000 | | 0000 | ANOLLD | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | ANSELD3 | ANSELD2 | ANSELD1 | _ | 000E | | 6310 | TRISD | 31:16 | _ | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 55.5 | | 15:0 | | | | | TRISD11 | TRISD10 | TRISD9 | TRISD8 | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 | TRISD0 | OFFF | | 5320 | PORTD | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | _ | _ | _ | | RD11 | RD10 | RD9 | RD8 | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | xxxx | | 6330 | LATD | 31:16 | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | _ | _ | _ | _ | LATD11 | LATD10 | LATD9 | LATD8 | LATD7 | LATD6 | LATD5 | LATD4 | LATD3 | LATD2 | LATD1 | LATD0 | xxxx | | 6340 | ODCD | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | _ | _ | _ | _ | ODCD11 | ODCD10 | ODCD9 | ODCD8 | ODCD7 | ODCD6 | ODCD5 | ODCD4 | ODCD3 | ODCD2 | ODCD1 | ODCD0 | 0000 | | 6350 | CNPUD | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | _ | _ | _ | _ | CNPUD11 | CNPUD10 | CNPUD9 | CNPUD8 | CNPUD7 | CNPUD6 | CNPUD5 | CNPUD4 | CNPUD3 | CNPUD2 | CNPUD1 | CNPUD0 | 0000 | | 6360 | CNPDD | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | _ | _ | _ | _ | CNPDD11 | CNPDD10 | CNPDD9 | CNPDD8 | CNPDD7 | CNPDD6 | CNPDD5 | CNPDD4 | CNPDD3 | CNPDD2 | CNPDD1 | CNPDD0 | 0000 | | 6370 | CNCOND | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | ON | _ | SIDL | _ | _ | _ | | | | _ | | | | _ | | | 0000 | | 6380 | CNEND | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | _ | _ | _ | | CNIED11 | CNIED10 | CNIED9 | CNIED8 | CNIED7 | CNIED6 | CNIED5 | CNIED4 | CNIED3 | CNIED2 | CNIED1 | CNIED0 | 0000 | | | | 31:16 | | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 6390 | CNSTATD | 15:0 | _ | _ | _ | _ | CN<br>STATD11 | CN<br>STATD10 | CN<br>STATD9 | CN<br>STATD8 | CN<br>STATD7 | CN<br>STATD6 | CN<br>STATD5 | CN<br>STATD4 | CN<br>STATD3 | CN<br>STATD2 | CN<br>STATD1 | CN<br>STATD0 | 0000 | Legend: x = Unknown value on Reset; — = Unimplemented, read as '0'; Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information. TABLE 11-9: PORTE REGISTER MAP FOR 100-PIN DEVICES ONLY | ess | | | Bits | | | | | | | | | | | | | | | | | |-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 6400 | ANSELE | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0400 | ANOLLL | 15:0 | _ | _ | _ | _ | _ | | ANSELE9 | ANSELE8 | ANSELE7 | ANSELE6 | ANSELE5 | ANSELE4 | _ | ANSELE2 | ANSELE1 | ANSELE0 | 03F7 | | 6410 | TRISE | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | - | 0000 | | 0110 | THIOL | 15:0 | _ | _ | _ | _ | _ | | TRISE9 | TRISE8 | TRISE7 | TRISE6 | TRISE5 | TRISE4 | TRISE3 | TRISE2 | TRISE1 | TRISE0 | 03FF | | 6420 | PORTE | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0.120 | TORTE | 15:0 | _ | _ | _ | _ | _ | _ | RE9 | RE8 | RE7 | RE6 | RE5 | RE4 | RE3 | RE2 | RE1 | RE0 | xxxx | | 6440 | LATE | 31:16 | _ | _ | _ | _ | _ | | _ | _ | 1 | _ | _ | _ | _ | _ | _ | - | 0000 | | 00 | | 15:0 | _ | _ | _ | _ | _ | | LATE9 | LATE8 | LATE7 | LATE6 | LATE5 | LATE4 | LATE3 | LATE2 | LATE1 | LATE0 | xxxx | | 6440 | ODCE | 31:16 | _ | _ | _ | _ | _ | | _ | _ | 1 | _ | _ | _ | _ | _ | _ | - | 0000 | | 00 | 0502 | 15:0 | _ | _ | _ | _ | _ | | ODCE9 | ODCE8 | ODCE7 | ODCE6 | ODCE5 | ODCE4 | ODCE3 | ODCE2 | ODCE1 | ODCE0 | 0000 | | 6450 | CNPUE | 31:16 | _ | _ | _ | _ | _ | | _ | _ | 1 | _ | _ | _ | _ | _ | _ | - | 0000 | | 0.00 | 0.11 02 | 15:0 | _ | _ | _ | _ | _ | | CNPUE9 | CNPUE8 | CNPUE7 | CNPUE6 | CNPUE5 | CNPUE4 | CNPDE3 | CNPUE2 | CNPUE1 | CNPUE0 | 0000 | | 6460 | CNPDE | 31:16 | _ | _ | _ | _ | _ | | _ | _ | 1 | _ | _ | _ | _ | _ | _ | - | 0000 | | 0.00 | 0.11. 52 | 15:0 | _ | _ | _ | _ | _ | | CNPDE9 | CNPDE8 | CNPDE7 | CNPDE6 | CNPDE5 | CNPDE4 | CNPDE3 | CNPDE2 | CNPDE1 | CNPDE0 | 0000 | | 6470 | CNCONE | 31:16 | _ | _ | _ | _ | _ | | _ | _ | - | _ | _ | _ | _ | _ | _ | - | 0000 | | | 01100112 | 15:0 | ON | _ | SIDL | _ | _ | | _ | _ | - | _ | _ | _ | _ | _ | _ | - | 0000 | | 6480 | CNENE | 31:16 | _ | _ | _ | _ | _ | | _ | _ | 1 | _ | _ | _ | _ | _ | _ | - | 0000 | | - 100 | 3.1.Z.T. | 15:0 | _ | _ | _ | _ | _ | _ | CNIEE9 | CNIEE8 | CNIEE7 | CNIEE6 | CNIEE5 | CNIEE4 | CNIEE3 | CNIEE2 | CNIEE1 | CNIEE0 | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | 6490 | CNSTATE | 15:0 | _ | _ | _ | _ | _ | _ | CN<br>STATE9 | CN<br>STATE8 | CN<br>STATE7 | CN<br>STATE6 | CN<br>STATE5 | CN<br>STATE4 | CN<br>STATE3 | CN<br>STATE2 | CN<br>STATE1 | CN<br>STATE0 | 0000 | **Legend:** x = Unknown value on Reset; — = Unimplemented, read as '0'; Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information. PIC32MX1XX/2XX/5XX 64/100-PIN FAMILY #### REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | TWDIS | TWIP | _ | _ | _ | | 7.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | | 7:0 | TGATE | _ | TCKPS | S<1:0> | _ | TSYNC | TCS | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Timer On bit<sup>(1)</sup> 1 = Timer is enabled 0 = Timer is disabled bit 14 **Unimplemented:** Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue operation when device enters Idle mode 0 = Continue operation even in Idle mode bit 12 **TWDIS:** Asynchronous Timer Write Disable bit 1 = Writes to TMR1 are ignored until pending write operation completes 0 = Back-to-back writes are enabled (Legacy Asynchronous Timer functionality) bit 11 **TWIP:** Asynchronous Timer Write in Progress bit In Asynchronous Timer mode: 1 = Asynchronous write to TMR1 register in progress 0 = Asynchronous write to TMR1 register complete In Synchronous Timer mode: This bit is read as '0'. bit 10-8 Unimplemented: Read as '0' bit 7 TGATE: Timer Gated Time Accumulation Enable bit $\frac{\text{When TCS} = 1:}{\text{This bit is ignored.}}$ When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled bit 6 Unimplemented: Read as '0' bit 5-4 TCKPS<1:0>: Timer Input Clock Prescale Select bits 11 = 1:256 prescale value 10 = 1:64 prescale value 01 = 1:8 prescale value 00 = 1:1 prescale value bit 3 Unimplemented: Read as '0' **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. ### REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER (CONTINUED) bit 2 TSYNC: Timer External Clock Input Synchronization Selection bit When TCS = 1: 1 = External clock input is synchronized0 = External clock input is not synchronized When TCS = 0: This bit is ignored. bit 1 TCS: Timer Clock Source Select bit 1 = External clock from TxCKI pin 0 = Internal peripheral clock bit 0 **Unimplemented:** Read as '0' **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. #### REGISTER 13-1: TxCON: TYPE B TIMER 'x' CONTROL REGISTER ('x' = 2 THROUGH 5) | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|----------------------|-------------------|---------------------------|-------------------|--------------------|-------------------|--------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | - | - | _ | - | _ | _ | | 22:46 | U-0 | 23:16 | _ | _ | _ | _ | _ | - | _ | _ | | 15:8 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15.6 | ON <sup>(1,3)</sup> | _ | SIDL <sup>(4)</sup> | _ | _ | _ | _ | _ | | 7:0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | | 7:0 | TGATE <sup>(3)</sup> | Т | TCKPS<2:0> <sup>(3)</sup> | | T32 <sup>(2)</sup> | _ | TCS <sup>(3)</sup> | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Timer On bit<sup>(1,3)</sup> 1 = Module is enabled0 = Module is disabled bit 14 **Unimplemented:** Read as '0' bit 13 SIDL: Stop in Idle Mode bit<sup>(4)</sup> 1 = Discontinue operation when device enters Idle mode 0 = Continue operation even in Idle mode bit 12-8 Unimplemented: Read as '0' bit 7 **TGATE:** Timer Gated Time Accumulation Enable bit<sup>(3)</sup> When TCS = 1: This bit is ignored and is read as '0'. When TCS = 0: 1 = Gated time accumulation is enabled0 = Gated time accumulation is disabled bit 6-4 TCKPS<2:0>: Timer Input Clock Prescale Select bits<sup>(3)</sup> 111 = 1:256 prescale value 110 = 1:64 prescale value 101 = 1:32 prescale value 100 = 1:16 prescale value 011 = 1:8 prescale value 010 = 1:4 prescale value 001 = 1:2 prescale value 000 = 1:1 prescale value - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit is available only on even numbered timers (Timer2 and Timer4). - **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3 and Timer5). All timer functions are set through the even numbered timers. - **4:** While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode. # REGISTER 13-1: TxCON: TYPE B TIMER 'x' CONTROL REGISTER (CONTINUED)('x' = 2 THROUGH 5) bit 3 T32: 32-Bit Timer Mode Select bit<sup>(2)</sup> 1 = Odd numbered and even numbered timers form a 32-bit timer 0 = Odd numbered and even numbered timers form a separate 16-bit timer bit 2 Unimplemented: Read as '0' bit 1 TCS: Timer Clock Source Select bit<sup>(3)</sup> 1 = External clock from TxCK pin 0 = Internal peripheral clock bit 0 Unimplemented: Read as '0' - **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit is available only on even numbered timers (Timer2 and Timer4). - **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer3 and Timer5). All timer functions are set through the even numbered timers. - **4:** While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode. | PIC32WIX1XX/2XX/5XX 64/100-PIN FAMILY | | | | | | | | | |---------------------------------------|--|--|--|--|--|--|--|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### REGISTER 21-6: ALRMDATE: ALARM DATE VALUE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--| | 24.24 | U-0 | | | | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 22.46 | R/W-x | | | | 23:16 | | MONT | H10<3:0> | | MONTH01<3:0> | | | | | | | | 45.0 | R/W-x | | | | 15:8 | | DAY′ | 10<1:0> | | | DAY01 | I<3:0> | | | | | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | | | | | 7:0 | _ | _ | _ | _ | | WDAYO | 1<3:0> | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-24 Unimplemented: Read as '0' bit 23-20 MONTH10<3:0>: Binary Coded Decimal value of months bits, 10s place digits; contains a value of 0 or 1 bit 19-16 MONTH01<3:0>: Binary Coded Decimal value of months bits, 1s place digit; contains a value from 0 to 9 bit 15-12 DAY10<3:0>: Binary Coded Decimal value of days bits, 10s place digits; contains a value from 0 to 3 bit 11-8 DAY01<3:0>: Binary Coded Decimal value of days bits, 1s place digit; contains a value from 0 to 9 bit 7-4 Unimplemented: Read as '0' bit 3-0 WDAY01<3:0>: Binary Coded Decimal value of weekdays bits, 1s place digit; contains a value from 0 to 6 #### **REGISTER 22-2:** AD1CON2: ADC CONTROL REGISTER 2 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.16 | _ | _ | _ | _ | _ | _ | _ | _ | | 15.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | | 15:8 | | VCFG<2:0> | | OFFCAL | _ | CSCNA | _ | _ | | 7.0 | R-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | BUFS | | | SMP | I<3:0> | | BUFM | ALTS | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-13 VCFG<2:0>: Voltage Reference Configuration bits | | VREFH | VREFL | |-----|--------------------|--------------------| | 000 | AVDD | AVss | | 001 | External VREF+ pin | AVss | | 010 | AVdd | External VREF- pin | | 011 | External VREF+ pin | External VREF- pin | | 1xx | AVdd | AVss | bit 12 **OFFCAL:** Input Offset Calibration Mode Select bit 1 = Enable Offset Calibration mode Positive and negative inputs of the sample and hold amplifier are connected to VREFL 0 = Disable Offset Calibration mode The inputs to the sample and hold amplifier are controlled by AD1CHS or AD1CSSL bit 11 Unimplemented: Read as '0' bit 10 **CSCNA:** Input Scan Select bit 1 = Scan inputs 0 = Do not scan inputs bit 9-8 Unimplemented: Read as '0' bit 7 BUFS: Buffer Fill Status bit Only valid when BUFM = 1. 1 = ADC is currently filling buffer 0x8-0xF, user should access data in 0x0-0x7 0 = ADC is currently filling buffer 0x0-0x7, user should access data in 0x8-0xF bit 6 Unimplemented: Read as '0' bit 5-2 SMPI<3:0>: Sample/Convert Sequences Per Interrupt Selection bits 1111 = Interrupts at the completion of conversion for each 16<sup>th</sup> sample/convert sequence 1110 = Interrupts at the completion of conversion for each 15<sup>th</sup> sample/convert sequence 0001 = Interrupts at the completion of conversion for each 2<sup>nd</sup> sample/convert sequence 0000 = Interrupts at the completion of conversion for each sample/convert sequence bit 1 BUFM: ADC Result Buffer Mode Select bit 1 = Buffer configured as two 8-word buffers, ADC1BUF7-ADC1BUF0, ADC1BUFF-ADCBUF8 0 = Buffer configured as one 16-word buffer ADC1BUFF-ADC1BUF0 bit 0 **ALTS:** Alternate Input Sample Mode Select bit > 1 = Uses Sample A input multiplexer settings for first sample, then alternates between Sample B and Sample A input multiplexer settings for all subsequent samples 0 = Always use Sample A input multiplexer settings #### REGISTER 22-3: AD1CON3: ADC CONTROL REGISTER 3 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|--------------------------|-------------------|-------------------|--------------------------|-------------------|-------------------|------------------|------------------|--| | 24.24 | U-0 | | 31:24 | | _ | _ | _ | _ | | _ | _ | | | 23:16 | U-0 | | 23.10 | _ | _ | _ | _ | _ | | _ | _ | | | 45.0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | 15:8 | ADRC | _ | _ | SAMC<4:0> <sup>(1)</sup> | | | | | | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W | R/W-0 | | | 7:0 | ADCS<7:0> <sup>(2)</sup> | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ADRC: ADC Conversion Clock Source bit 1 = Clock derived from FRC 0 = Clock derived from Peripheral Bus Clock (PBCLK) bit 14-13 Unimplemented: Read as '0' bit 12-8 **SAMC<4:0>**: Auto-Sample Time bits<sup>(1)</sup> 11111 = **31** TAD 00001 = 1 TAD • • • 00000 = 0 TAD (Not allowed) bit 7-0 ADCS<7:0>: ADC Conversion Clock Select bits(2) 11111111 = TPB • 2 • (ADCS<7:0> + 1) = 512 • TPB = TAD • • . 00000001 =TPB • 2 • (ADCS<7:0> + 1) = 4 • TPB = TAD 00000000 =TPB • 2 • (ADCS<7:0> + 1) = 2 • TPB = TAD **Note 1:** This bit is only used if the SSRC<2:0> bits (AD1CON1<7:5>) = 111. 2: This bit is not used if the ADRC bit (AD1CON3<15>) = 1. #### REGISTER 23-13: C1FLTCON3: CAN FILTER CONTROL REGISTER 3 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | R/W-0 | 31.24 | FLTEN15 | MSEL15<1:0> | | FSEL15<4:0> | | | | | | 22.40 | R/W-0 | 23:16 | FLTEN14 | MSEL14<1:0> | | FSEL14<4:0> | | | | | | 15:8 | R/W-0 | 15.6 | FLTEN13 | MSEL1 | 3<1:0> | FSEL13<4:0> | | | | | | 7:0 | R/W-0 | | FLTEN12 | MSEL12<1:0> | | FSEL12<4:0> | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31 FLTEN15: Filter 15 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 30-29 MSEL15<1:0>: Filter 15 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected bit 28-24 FSEL15<4:0>: FIFO Selection bits 11111 = Reserved • • 10000 = Reserved 01111 = Message matching filter is stored in FIFO buffer 15 • • DS60001290D-page 262 00000 = Message matching filter is stored in FIFO buffer 0 bit 23 FLTEN14: Filter 14 Enable bit 1 = Filter is enabled0 = Filter is disabled bit 22-21 MSEL14<1:0>: Filter 14 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'. #### REGISTER 23-13: C1FLTCON3: CAN FILTER CONTROL REGISTER 3 (CONTINUED) ``` bit 20-16 FSEL14<4:0>: FIFO Selection bits 11111 = Reserved 10000 = Reserved 01111 = Message matching filter is stored in FIFO buffer 15 00000 = Message matching filter is stored in FIFO buffer 0 FLTEN13: Filter 13 Enable bit bit 15 1 = Filter is enabled 0 = Filter is disabled bit 14-13 MSEL13<1:0>: Filter 13 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected bit 12-8 FSEL13<4:0>: FIFO Selection bits 11111 = Reserved 10000 = Reserved 01111 = Message matching filter is stored in FIFO buffer 15 00000 = Message matching filter is stored in FIFO buffer 0 bit 7 FLTEN12: Filter 12 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 6-5 MSEL12<1:0>: Filter 12 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected FSEL12<4:0>: FIFO Selection bits bit 4-0 11111 = Reserved 10000 = Reserved 01111 = Message matching filter is stored in FIFO buffer 15 00000 = Message matching filter is stored in FIFO buffer 0 ``` Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'. #### FIGURE 31-3: I/O TIMING CHARACTERISTICS #### TABLE 31-21: I/O TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +105^{\circ}\text{C}$ for V-temp | | | | | | |--------------------|--------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|---------|------------| | Param.<br>No. | Symbol | Characteristics <sup>(2)</sup> | | Min. | Typical <sup>(1)</sup> | Max. | Units | Conditions | | DO31 | TioR | Port Output Rise Tir | ne | _ | 5 | 15 | ns | VDD < 2.5V | | | | | | _ | 5 | 10 | ns | VDD > 2.5V | | DO32 | TioF | Port Output Fall Time | | _ | 5 | 15 | ns | VDD < 2.5V | | | | | | _ | 5 | 10 | ns | VDD > 2.5V | | DI35 | TINP | INTx Pin High or Low Time | | 10 | _ | _ | ns | _ | | DI40 | TRBP | CNx High or Low Time (input) | | 2 | _ | _ | Tsysclk | _ | Note 1: Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. 2: This parameter is characterized, but not tested in manufacturing. #### 34.2 Package Details The following sections give the technical details of the packages. ### 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | | |--------------------------|----------|-----------|-------------|------|--| | Dimension | n Limits | MIN | NOM | MAX | | | Number of Leads | N | | 64 | | | | Lead Pitch | е | | 0.50 BSC | | | | Overall Height | Α | _ | _ | 1.20 | | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | | Standoff | A1 | 0.05 | _ | 0.15 | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | Footprint | L1 | | 1.00 REF | | | | Foot Angle | ф | 0° | 3.5° | 7° | | | Overall Width | Е | | 12.00 BSC | | | | Overall Length | D | 12.00 BSC | | | | | Molded Package Width | E1 | | 10.00 BSC | | | | Molded Package Length | D1 | | 10.00 BSC | | | | Lead Thickness | С | 0.09 | _ | 0.20 | | | Lead Width | b | 0.17 | 0.22 | 0.27 | | | Mold Draft Angle Top | α | 11° | 12° | 13° | | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | | #### Notes - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-085B #### APPENDIX A: REVISION HISTORY ### Revision A (July 2014) This is the initial released version of the document. #### **Revision B (September 2014)** This revision includes the following major changes, which are referenced by their respective chapter in Table A-1. In addition, minor updates to text and formatting were incorporated throughout the document. TABLE A-1: MAJOR SECTION UPDATES | Section Name | Update Description | |-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 "Device Overview" | Added the USBOEN pin to the Pinout I/O Descriptions (see Table 1-1). | | 2.0 "Guidelines for Getting Started with 32-bit MCUs" | Updated the Primary Oscillator loading capacitor calculations (see 2.8.1 "Crystal Oscillator Design Consideration"). Added 2.11 "Considerations When Interfacing to Remotely Powered Circuits" | | 10.0 "USB On-The-Go (OTG)" | Updated the UOEMON bit definitions (see Register 10-20). | | 31.0 "40 MHz Electrical Characteristics" | Updated DC Characteristics I/O Pin Input Specification parameters DI30 and DI31 (see Table 31-8). | #### **Revision C (November 2014)** This revision includes the following major changes, which are referenced by their respective chapter in Table A-2. In addition, minor updates to text and formatting were incorporated throughout the document. TABLE A-2: MAJOR SECTION UPDATES | Section Name | Update Description | | | | |-----------------------------------|-------------------------------------------------------------------------------------------------|--|--|--| | 20.0 "Parallel Master Port (PMP)" | Added the RDSTART bit to the Parallel Port Control Register (see Table 20-1 and Register 20-1). | | | | | 31.0 "40 MHz Electrical | Updated the IDD Operating Current DC Characteristics (see Table 31-5). | | | | | Characteristics" | Updated the IIDLE Idle Current DC Characteristics (see Table 31-6). | | | | | | Updated the IPD Power Down Current DC Characteristics (see Table 31-7). | | | | | | Updated the Internal FRC Accuracy (see Table 31-19). | | | | | 32.0 "50 MHz Electrical | Updated the IDD Operating Current DC Characteristics (see Table 32-2). | | | | | Characteristics" | Updated the IIDLE Idle Current DC Characteristics (see Table 32-3). | | | | | | Updated the IPD Power Down Current DC Characteristics (see Table 32-4). | | | | #### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. PT = 64-Lead (10x10x1 mm) TQFP (Thin Quad Flatpack) PT = 100-Lead (12x12x1 mm) TQFP (Thin Quad Flatpack) PF = 100-Lead (14x14x1 mm) TQFP (Thin Quad Flatpack) MR = 64-Lead (9x9x0.9 mm) QFN (Plastic Quad Flat) ES = Engineering Sample Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise) Package Pattern