Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |--------------------------|--------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | peed | 40MHz | | onnectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART, USB OTG | | eripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | umber of I/O | 81 | | rogram Memory Size | 512KB (512K x 8) | | ogram Memory Type | FLASH | | PROM Size | - | | AM Size | 64K x 8 | | ltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | ta Converters | A/D 48x10b | | cillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | ounting Type | Surface Mount | | ckage / Case | 100-TQFP | | ipplier Device Package | 100-TQFP (14x14) | | ırchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx570f512l-i-pf | ### TABLE 5: PIN NAMES FOR 100-PIN USB DEVICES 100-PIN TQFP (TOP VIEW) PIC32MX230F128L PIC32MX530F128L PIC32MX250F256L PIC32MX550F256L PIC32MX270F512L PIC32MX570F512L 100 1 | Pin# | Full Pin Name | |------|---------------------------------------| | 1 | AN28/RG15 | | 2 | VDD | | 3 | AN22/RPE5/PMD5/RE5 | | 4 | AN23/PMD6/RE6 | | 5 | AN27/PMD7/RE7 | | 6 | AN29/RPC1/RC1 | | 7 | AN30/RPC2/RC2 | | 8 | AN31/RPC3/RC3 | | 9 | RPC4/CTED7/RC4 | | 10 | AN16/C1IND/RPG6/SCK2/PMA5/RG6 | | 11 | AN17/C1INC/RPG7/PMA4/RG7 | | 12 | AN18/C2IND/RPG8/PMA3/RG8 | | 13 | MCLR | | 14 | AN19/C2INC/RPG9/PMA2/RG9 | | 15 | Vss | | 16 | VDD | | 17 | TMS/CTED1/RA0 | | 18 | AN32/RPE8/RE8 | | 19 | AN33/RPE9/RE9 | | 20 | AN5/C1INA/RPB5/VBuson/RB5 | | 21 | AN4/C1INB/RB4 | | 22 | PGED3/AN3/C2INA/RPB3/RB3 | | 23 | PGEC3/AN2/CTCMP/C2INB/RPB2/CTED13/RB2 | | 24 | PGEC1/AN1/RPB1/CTED12/RB1 | | 25 | PGED1/AN0/RPB0/RB0 | | 26 | PGEC2/AN6/RPB6/RB6 | | 27 | PGED2/AN7/RPB7/CTED3/RB7 | | 28 | VREF-/PMA7/RA9 | | 29 | VREF+/PMA6/RA10 | | 30 | AVDD | | 31 | AVss | | 32 | AN8/RPB8/CTED10/RB8 | | 33 | AN9/RPB9/CTED4/RB9 | | 34 | CVREFOUT/AN10/RPB10/CTED11/PMA13/RB10 | | 35 | AN11/PMA12/RB11 | | Pin # | Full Pin Name | |-------|---------------------------------| | | | | 36 | Vss | | 37 | VDD | | 38 | TCK/CTED2/RA1 | | 39 | AN34/RPF13/SCK3/RF13 | | 40 | AN35/RPF12/RF12 | | 41 | AN12/PMA11/RB12 | | 42 | AN13/PMA10/RB13 | | 43 | AN14/RPB14/CTED5/PMA1/RB14 | | 44 | AN15/RPB15/OCFB/CTED6/PMA0/RB15 | | 45 | Vss | | 46 | VDD | | 47 | AN36/RPD14/RD14 | | 48 | AN37/RPD15/SCK4/RD15 | | 49 | RPF4/PMA9/RF4 | | 50 | RPF5/PMA8/RF5 | | 51 | USBID/RPF3/RF3 | | 52 | AN38/RPF2/RF2 | | 53 | AN39/RPF8/RF8 | | 54 | VBUS | | 55 | VUSB3V3 | | 56 | D- | | 57 | D+ | | 58 | SCL2/RA2 | | 59 | SDA2/RA3 | | 60 | TDI/CTED9/RA4 | | 61 | TDO/RA5 | | 62 | VDD | | 63 | OSC1/CLKI/RC12 | | 64 | OSC2/CLKO/RC15 | | 65 | Vss | | 66 | RPA14/SCL1/RA14 | | 67 | RPA15/SDA1/RA15 | | 68 | RPD8/RTCC/RD8 | | 69 | RPD9/RD9 | | 70 | RPD10/SCK1/PMA15/RD10 | Note - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions. - 2: Every I/O port pin (RAx-RGx) can be used as a change notification pin (CNAx-CNGx). See Section 11.0 "I/O Ports" for more information. - 3: Shaded pins are 5V tolerant. ### TABLE 5: PIN NAMES FOR 100-PIN USB DEVICES (CONTINUED) ### 100-PIN TQFP (TOP VIEW) PIC32MX230F128L PIC32MX530F128L PIC32MX250F256L PIC32MX550F256L PIC32MX270F512L PIC32MX570F512L 100 1 | Pin # | Full Pin Name | |-------|-----------------------| | 71 | RPD11/PMA14/RD11 | | 72 | RPD0/INT0/RD0 | | 73 | SOSCI/RPC13/RC13 | | 74 | SOSCO/RPC14/T1CK/RC14 | | 75 | Vss | | 76 | AN24/RPD1/RD1 | | 77 . | AN25/RPD2/RD2 | | 78 | AN26/C3IND/RPD3/RD3 | | 79 | AN40/RPD12/PMD12/RD12 | | 80 | AN41/PMD13/RD13 | | 81 | RPD4/PMWR/RD4 | | 82 | RPD5/PMRD/RD5 | | 83 | AN42/C3INC/PMD14/RD6 | | 84 | AN43/C3INB/PMD15/RD7 | | 85 | VCAP | | | ļ. | |------|---------------------------| | Pin# | Full Pin Name | | 86 | VDD | | 87 | AN44/C3INA/RPF0/PMD11/RF0 | | 88 | AN45/RPF1/PMD10/RF1 | | 89 | RPG1/PMD9/RG1 | | 90 | RPG0/PMD8/RG0 | | 91 | RA6 | | 92 | CTED8/RA7 | | 93 | AN46/PMD0/RE0 | | 94 | AN47/PMD1/RE1 | | 95 | RG14 | | 96 | RG12 | | 97 | RG13 | | 98 | AN20/PMD2/RE2 | | 99 | RPE3/CTPLS/PMD3/RE3 | | 100 | AN21/PMD4/RE4 | #### Note - 1: The RPn pins can be used by remappable peripherals. See Table 1 for the available peripherals and **Section 11.3 "Peripheral Pin Select"** for restrictions. - 2: Every I/O port pin (RAx-RGx) can be used as a change notification pin (CNAx-CNGx). See Section 11.0 "I/O Ports" for more information - 3: Shaded pins are 5V tolerant. ### 4.2 Special Function Register Maps TABLE 4-2: BUS MATRIX REGISTER MAP | ssa. | | Ф | | | | | | | | | | Bits | | | | | | | | |-----------------------------|-------------------------|-----------|---------------------|-------|-------|-------|-------|-----------|------|------|------|---------------|------|-----------|-----------|-----------|------------|----------|---------------| | Virtual Address<br>(BF88_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All<br>Resets | | 2000 | BMXCON <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | BMXCHEDMA | | _ | _ | _ | I | BMXERRIXI | BMXERRICD | BMXERRDMA | BMXERRDS | BMXERRIS | 041F | | 2000 | BINIXCOM | 15:0 | _ | - | 1 | _ | _ | _ | | - | _ | BMXWSDRM | | _ | 1 | В | MXARB<2:0> | | 0047 | | 2010 | BMXDKPBA <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | I | _ | _ | _ | I | _ | - | _ | _ | _ | 0000 | | 2010 | DIVINDREDA: / | 15:0 | BMXDKPBA<15:0> 0000 | | | | | | | | | | | | | | | | | | 2020 | BMXDUDBA <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 2020 | DIVINDODDA | 15:0 | | | | | | | | | BM | XDUDBA<15:0> | | | | | | | 0000 | | 2030 | BMXDUPBA <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 2000 | BINIX BOL BY | 15:0 | | | | | | | | | BM | XDUPBA<15:0> | | | | | | | 0000 | | 2040 | BMXDRMSZ | 31:16 | | | | | | | | | BM | XDRMSZ<31:0> | | | | | | | xxxx | | | 2111/12111102 | 15:0 | | | | 1 | | | | | | | | ı | | | | | xxxx | | 2050 | BMXPUPBA <sup>(1)</sup> | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | BMXPUPBA | \<19:16> | | 0000 | | | | 15:0 | | | | | | | | | BM | XPUPBA<15:0> | | | | | | | 0000 | | 2060 | BMXPFMSZ | 31:16 | | | | | | | | | BM | XPFMSZ<31:0> | | | | | | | xxxx | | | | 15:0 | | | | | | | | | | | | | | | | | xxxx | | 2070 | BMXBOOTSZ | 31:16 | | | | | | | | | ВМХ | (BOOTSZ<31:0> | > | | | | | | 0000 | | | | 15:0 | | | | | | | | | | | | | | | | | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: This register has corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information. PIC32MX1XX/2XX/5XX 64/100-PIN FAMILY #### REGISTER 6-1: NVMCON: PROGRAMMING CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|---------------------|----------------------|-----------------------|------------------------|-------------------|------------------|------------------|--|--|--| | 31:24 | U-0 | | | | 31.24 | _ | _ | _ | | _ | _ | _ | _ | | | | | 23:16 | U-0 | | | | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | 45.0 | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | U-0 | U-0 | U-0 | | | | | 15:8 | WR | WREN <sup>(1)</sup> | WRERR <sup>(2)</sup> | LVDERR <sup>(2)</sup> | LVDSTAT <sup>(2)</sup> | _ | _ | _ | | | | | 7:0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 7:0 | _ | _ | _ | | NVMOP<3:0> | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 WR: Write Control bit This bit is writable when WREN = 1 and the unlock sequence is followed. 1 = Initiate a Flash operation. Hardware clears this bit when the operation completes 0 = Flash operation complete or inactive bit 14 WREN: Write Enable bit<sup>(1)</sup> 1 = Enable writes to WR bit and enables LVD circuit 0 = Disable writes to WR bit and disables LVD circuit This is the only bit in this register reset by a device Reset. bit 13 **WRERR:** Write Error bit<sup>(2)</sup> This bit is read-only and is automatically set by hardware. 1 = Program or erase sequence did not complete successfully 0 = Program or erase sequence completed normally bit 12 LVDERR: Low-Voltage Detect Error bit (LVD circuit must be enabled)(2) This bit is read-only and is automatically set by hardware. 1 = Low-voltage detected (possible data corruption, if WRERR is set) 0 = Voltage level is acceptable for programming bit 11 LVDSTAT: Low-Voltage Detect Status bit (LVD circuit must be enabled)<sup>(2)</sup> This bit is read-only and is automatically set, and cleared, by hardware. 1 = Low-voltage event active 0 = Low-voltage event NOT active bit 10-4 Unimplemented: Read as '0' bit 3-0 **NVMOP<3:0>:** NVM Operation bits These bits are writable when WREN = 0. 1111 =Reserved • 0111 = Reserved 0110 =No operation - 0101 =Program Flash (PFM) erase operation: erases PFM, if all pages are not write-protected - 0100 =Page erase operation: erases page selected by NVMADDR, if it is not write-protected - 0011 =Row program operation: programs row selected by NVMADDR, if it is not write-protected 0010 =No operation 0001 =Word program operation: programs word selected by NVMADDR, if it is not write-protected 0000 = No operation **Note 1:** This bit is cleared by any reset (i.e., POR, BOR, WDT, MCLR, SWR). 2: This bit is only cleared by setting NVMOP = 0000, and initiating a Flash WR operation or a POR. Any other kind of reset (i.e., BOR, WDT, MCLR) does not clear this bit. | TABLE 9-3: DN | 1A CHANNEL ( | ) THROUGH CHANNEL | 3 REGISTER MAP | |---------------|--------------|-------------------|----------------| | ess | | • | | | | | | | | В | ts | | | | | | | | | |-----------------------------|---------------------------------|-----------------------------------------------------------------------|--------------------------------------------|-------------|-------|-------|--------|-------|------|---------|----------|--------|--------|--------|---------|--------|--------|--------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | | DCHOCON | 31:16 | _ | | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | 0000 | | 3060 | DCH0CON | 15:0 | CHBUSY | _ | _ | _ | _ | _ | _ | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | _ | CHEDET | CHPR | I<1:0> | 0000 | | 3070 | DCH0ECON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | | CHAIR | | | | | 00FF | | 0070 | | 15:0 | | | | CHSIR | Q<7:0> | | | | CFORCE | CABORT | PATEN | SIRQEN | AIRQEN | _ | - | _ | FFF8 | | 3080 | DCH0INT | 31:16 | _ | _ | _ | | _ | _ | _ | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | 0000 | | 0000 | | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | 3090 | DCH0SSA | 31:16 | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | | | 15:0 | | | | | | | | | | | | | | | | | 0000 | | 30A0 | DCH0DSA | 31:16 | | | | | | | | CHDSA | <31:0> | | | | | | | | 0000 | | | | 15:0 | | | | | | | | | | | | | | | | | 0000 | | 30B0 | DCH0SSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | - | 7 .45 0: | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHSSIZ | 2<15:0> | | | | | | | | 0000 | | 30C0 | DCH0DSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | CHDCI. | 7-15:0> | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | TIE 15:0 CHDSIZ<15:0> 31:16 - - - - - - - - - | | | | | | | | | | 0000 | | | | | | | | | 30D0 | DCH0SPTR | 15:0 | | | | | | | | | | | 0000 | | | | | | | | | | 31:16 | | | _ | | _ | _ | _ | CHSF 11 | | | _ | | | _ | _ | | 0000 | | 30E0 | DCH0DPTR | 15:0 | | _ | | | | | _ | CHDPT | R<15·0> | _ | _ | _ | | _ | | | 0000 | | | | 31:16 | | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 30F0 | DCH0CSIZ | 15:0 | | | | | | | | CHCSIZ | /<15:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3100 | DCH0CPTR | 15:0 | | | | | | | | CHCPT | R<15:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3110 | DCH0DAT | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | | | CHPDA | AT<7:0> | | | | 0000 | | 0400 | DOLLAGON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3120 | DCH1CON | 15:0 | CHBUSY | _ | _ | _ | _ | _ | _ | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | _ | CHEDET | CHPR | I<1:0> | 0000 | | 2420 | DOLIATOON | 31:16 | _ | _ | _ | | _ | _ | _ | _ | | • | • | CHAIR | Q<7:0> | | | | 00FF | | 3130 | DCH1ECON | 15:0 | 15:0 CHSIRQ<7:0> CFORCE CABORT PATEN SIRQE | | | | | | | | | SIRQEN | AIRQEN | _ | _ | _ | FFF8 | | | | 2140 | DCHINT | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | 0000 | | 3140 | DCH1INT | 15:0 | | _ | - | 1 | - | | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | 2150 | DCH1664 | 31:16 | -L CHSSA<31:0> | | | | | | | | | | | | | | | | | | 3150 | DCH1SSA | 15:0 | 0000 | | | | | | | | | | | | | | | | | | 3160 | DCH1DSA | 31:16 | | | | | | | | CHDSA | <31.0> | | | | | | | | 0000 | | 3100 | DOITIDOA | 15:0 | | CHDSA<31:0> | | | | | | | | | | | | | | | | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for Note 1: more information. FIGURE 10-1: PIC32MX1XX/2XX/5XX USB INTERFACE DIAGRAM #### **REGISTER 10-10: U1STAT: USB STATUS REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | - | _ | - | _ | - | - | - | _ | | 23:16 | U-0 | 23.10 | - | _ | - | _ | - | - | - | _ | | 15.0 | U-0 | 15:8 | - | _ | - | _ | _ | - | - | _ | | 7:0 | R-x | R-x | R-x | R-x | R-x | R-x | U-0 | U-0 | | 7.0 | | ENDP <sup>*</sup> | T<3:0> | | DIR | PPBI | | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' ENDPT<3:0>: Encoded Number of Last Endpoint Activity bits bit 7-4 (Represents the number of the BDT, updated by the last USB transfer.) 1111 = Endpoint 15 1110 = Endpoint 14 0001 = Endpoint 1 0000 = Endpoint 0 bit 3 DIR: Last BD Direction Indicator bit 1 = Last transaction was a transmit transfer (TX) 0 = Last transaction was a receive transfer (RX) bit 2 PPBI: Ping-Pong BD Pointer Indicator bit 1 = The last transaction was to the ODD BD bank 0 = The last transaction was to the EVEN BD bank bit 1-0 Unimplemented: Read as '0' Note: The U1STAT register is a window into a 4-byte FIFO maintained by the USB module. U1STAT value is only valid when the TRNIF bit (U1IR<3>) is active. Clearing the TRNIF bit advances the FIFO. Data in register is invalid when the TRNIF bit = 0. ### TABLE 11-18: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP (CONTINUED) | ## ## ## ## ## ## ## ## ## ## ## ## ## | 31/15 116 — 0 — 116 — 0 — 116 — 0 — 116 — 0 — 116 — 0 — 116 — 0 — 116 — 0 — 116 — 0 — | 30/14 | 29/13<br>———————————————————————————————————— | 28/12<br>———————————————————————————————————— | 27/11<br><br><br><br><br><br> | 26/10<br>———————————————————————————————————— | 25/9<br>———————————————————————————————————— | 24/8<br>—<br>—<br>— | 23/7 | 22/6 | 21/5<br>—<br>— | 20/4 | 19/3 | <b>18/2</b> — RPD1: | 17/1<br>—<br>5<3:0> | 16/0 | 0000<br>All Resets | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------|-----------------------------------------------|-------------------------------|-----------------------------------------------|----------------------------------------------|---------------------|------|------|----------------|------|------|---------------------|---------------------|------|--------------------| | FBFC RPD15R 15:0 FC0C RPE3R 31:10 FC14 RPE5R 31:10 FC20 RPE8R 31:10 FC24 RPE9R 31:10 FC40 RPF0R 31:10 FC44 RPF1R 31:10 FC48 RPF2R 31:10 FC48 RPF2R 31:10 FC4C RPE3R 31:11 | 0 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 110 — | -<br>-<br>-<br>-<br>-<br>- | | | _<br><br> | _<br>_<br>_ | _<br>_<br>_ | _ | _ | | _ | | _ | | —<br>5<3:0> | _ | _ | | FC0C RPE3R 31:11 15:0 FC14 RPE5R 31:11 15:0 FC20 RPE8R 31:11 15:0 FC24 RPE9R 31:11 15:0 FC44 RPF1R 31:11 FC48 RPF2R 31:11 FC48 RPF2R 31:11 FC48 RPF3R 31:11 | 16 — 0 — 16 — 0 — 16 — 0 — 16 — 0 — 16 — 0 — 16 — 0 — 16 — 0 — | -<br>-<br>-<br>-<br>- | | <br> -<br> -<br> - | _<br>_<br>_<br>_ | _<br>_ | _<br>_ | | | _ | | _ | | RPD1 | 5<3:0> | | 0000 | | FC0C RPE3R 15:0 FC14 RPE5R 31:10 FC20 RPE8R 31:10 FC24 RPE9R 31:10 FC40 RPF0R 31:10 FC44 RPF1R 31:10 FC48 RPF2R 31:10 FC4C RPE3R 31:10 | 0 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 117 — 117 — 118 — 119 — | | | | _<br>_<br>_ | _ | _ | _ | _ | | | | | | | | | | FC14 RPE5R 31:11 FC20 RPE8R 31:11 FC24 RPE9R 31:11 FC40 RPF0R 31:11 FC44 RPF1R 31:11 FC48 RPF2R 31:11 FC48 RPF2R 31:11 FC4C RPE3R 31:11 | 16 — 00 — 16 — 00 — 16 — 00 — 16 — 00 — 16 — 00 — 16 — 00 — 16 — 00 — 16 — 00 — 00 | _<br>_<br>_<br>_ | _<br>_<br>_<br>_ | _<br>_ | _<br>_ | _<br>_<br>_ | _ | | | _ | _ | _ | _ | _ | _ | _ | 0000 | | FC14 RPE5R 15:0 FC20 RPE8R 31:11 FC24 RPE9R 31:10 FC40 RPF0R 31:10 FC44 RPF1R 31:11 FC48 RPF2R 31:11 FC48 RPF2R 31:11 FC4C RPE3R 31:11 | 0 —<br>16 —<br>0 —<br>16 —<br>0 —<br>16 —<br>0 — | _<br>_<br>_<br>_ | _<br>_<br>_ | _<br>_ | _ | | | | _ | | | _ | | RPE3 | <3:0> | | 0000 | | FC20 RPE8R 31:10 FC24 RPE9R 31:10 FC40 RPF0R 31:10 FC44 RPF1R 31:10 FC48 RPF2R 31:10 FC48 RPF2R 31:10 FC4C RPF3R 31:10 | 116 — 00 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 116 — 1 | | _<br>_ | _ | | _ | | _ | _ | _ | 1 | _ | _ | _ | _ | _ | 0000 | | FC20 RPE8R 15:0 FC24 RPE9R 31:11 FC40 RPF0R 31:10 FC44 RPF1R 31:10 FC48 RPF2R 31:11 FC48 RPF2R 31:11 FC4C RPF3R 31:11 | 0 —<br>16 —<br>0 —<br>16 —<br>0 — | _<br> | _ | | _ | | _ | _ | _ | _ | _ | _ | | RPE5 | <3:0> | | 0000 | | FC24 RPE9R 31:10 FC40 RPF0R 31:10 FC44 RPF1R 31:10 FC48 RPF2R 31:10 FC4C RPF3R 31:10 | 16 —<br>0 —<br>16 —<br>0 — | _ | | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FC24 RPE9R 15:0 FC40 RPF0R 31:11 FC44 RPF1R 31:11 FC48 RPF2R 31:11 FC48 RPF2R 31:11 FC4C RPF3R 31:11 | 0 —<br>16 —<br>0 — | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | RPE8 | <3:0> | | 0000 | | FC40 RPF0R 31:10 FC44 RPF1R 31:10 FC48 RPF2R 31:10 FC4C RPF3R 31:10 | 16 —<br>0 — | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | 0000 | | FC40 RPF0R 15:0 FC44 RPF1R 31:10 FC48 RPF2R 31:10 FC4C RPF3R 31:11 | 0 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPE9 | <3:0> | | 0000 | | FC44 RPF1R 31:10 FC48 RPF2R 31:10 FC4C RPF3R 31:11 | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | 0000 | | FC44 RPF1R 15:0<br>FC48 RPF2R 31:10<br>15:0<br>15:0<br>31:10<br>15:0<br>31:10<br>15:0<br>31:10<br>15:0<br>15:0 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | 1 | _ | | RPF0 | <3:0> | | 0000 | | FC48 RPF2R 31:10<br>15:0<br>15:0<br>15:0<br>31:10 | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | 1 | _ | _ | _ | _ | - | 0000 | | FC48 RPF2R 15:0 | .0 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | 1 | _ | | RPF1 | <3:0> | | 0000 | | 15:0<br>31:10 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | 1 | _ | _ | - | _ | l | 0000 | | FC4C RPF3R | 0 — | _ | _ | - | 1 | _ | _ | _ | _ | - | I | _ | | RPF2 | <3:0> | | 0000 | | 15:0 | 16 — | _ | _ | - | 1 | _ | _ | _ | _ | - | I | _ | _ | I | _ | I | 0000 | | 10.0 | 0 — | _ | _ | | - | _ | _ | _ | _ | | ı | _ | | RPF3 | <3:0> | | 0000 | | FC50 RPF4R 31:10 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | - | 0000 | | 15:0 | 0 — | _ | _ | - | 1 | _ | _ | _ | _ | - | I | _ | | RPF4 | <3:0> | | 0000 | | FC54 RPF5R 31:10 | 16 — | | _ | 1 | _ | _ | _ | _ | _ | 1 | _ | _ | _ | _ | _ | | 0000 | | FC54 RPF5R 15:0 | 0 — | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | | RPF5 | <3:0> | | 0000 | | 31:10 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | 0000 | | FC58 RPF6R 15:0 | 0 — | _ | _ | 1 | _ | _ | _ | _ | _ | 1 | _ | _ | | RPF6 | <3:0> | | 0000 | | 31:10 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FC5C RPF7R 15:0 | 0 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPF6 | <3:0> | | 0000 | | 31:10 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FC60 RPF8R 15:0 | 0 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPF7 | <3:0> | | 0000 | | 5070 PDF10D 31:10 | 16 — | _ | _ | _ | - | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | 0000 | | FC70 RPF12R 15:0 | 0 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | RPF12 | 2<3:0> | | 0000 | | 31:10 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FC74 RPF13R 15:0 | 0 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | RPF1 | 3<3:0> | | 0000 | | 31:10 | 16 — | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | FC80 RPG0R 15:0 | | _ | _ | _ | _ | _ | _ | _ | _ | | | _ | | DDCC | <3:0> | | 0000 | PIC32MX1XX/2XX/5XX 64/100-PIN FAMILY x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. This register is not available if the associated RPx function is not present on the device. Refer to the pin table for the specific device to determine availability. ### REGISTER 12-1: T1CON: TYPE A TIMER CONTROL REGISTER (CONTINUED) bit 2 TSYNC: Timer External Clock Input Synchronization Selection bit When TCS = 1: 1 = External clock input is synchronized0 = External clock input is not synchronized When TCS = 0: This bit is ignored. bit 1 TCS: Timer Clock Source Select bit 1 = External clock from TxCKI pin 0 = Internal peripheral clock bit 0 **Unimplemented:** Read as '0' **Note 1:** When using 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. # 17.0 SERIAL PERIPHERAL INTERFACE (SPI) Note: This data sheet summarizes the features of the PIC32MX1XX/2XX/5XX 64/100-pin family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 23. "Serial **Peripheral** Interface (SPI)" (DS60001106) in the "PIC32 Family Reference Manual", which is available the Microchip web site (www.microchip.com/PIC32). The SPI module is a synchronous serial interface that is useful for communicating with external peripherals and other microcontroller devices. These peripheral devices may be Serial EEPROMs, Shift registers, display drivers, Analog-to-Digital Converters (ADC), etc. The PIC32 SPI module is compatible with Motorola® SPI and SIOP interfaces. Some of the key features of the SPI module are: - · Master and Slave modes support - · Four different clock formats - · Enhanced Framed SPI protocol support - User-configurable 8-bit, 16-bit and 32-bit data width - Separate SPI FIFO buffers for receive and transmit - FIFO buffers act as 4/8/16-level deep FIFOs based on 32/16/8-bit data width - Programmable interrupt event on every 8-bit, 16-bit and 32-bit data transfer - · Operation during CPU Sleep and Idle mode - Audio Codec Support: - I<sup>2</sup>S protocol - Left-justified - Right-justified - PCM FIGURE 17-1: SPI MODULE BLOCK DIAGRAM # 17.1 Control Registers ### TABLE 17-1: SPI1 THROUGH SPI4 REGISTER MAP | ess | | • | | | | | | | | Bi | ts | | | | | | | | | |-----------------------------|---------------------------------|-------------------------------------------------|---------------|-----------|--------|--------------|--------------|--------------|-----------|-------------|---------|--------|---------|----------|-------------|---------|--------|---------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 5800 | SPI1CON | 31:16 | FRMEN | FRMSYNC | FRMPOL | MSSEN | FRMSYPW | FF | RMCNT<2:0 | )> | MCLKSEL | _ | _ | _ | _ | _ | SPIFE | ENHBUF | 0000 | | 3000 | SFITCON | 15:0 | ON | _ | SIDL | DISSDO | MODE32 | MODE16 | SMP | CKE | SSEN | CKP | MSTEN | DISSDI | STXISE | L<1:0> | SRXISI | EL<1:0> | 0000 | | E010 | SPI1STAT | 31:16 | _ | - | - | | RXB | SUFELM<4: | 0> | | - | _ | _ | | TXI | BUFELM< | 4:0> | | 0000 | | 5810 | SFIISTAI | 15:0 | _ | _ | _ | FRMERR | SPIBUSY | _ | _ | SPITUR | SRMT | SPIROV | SPIRBE | _ | SPITBE | _ | SPITBF | SPIRBF | 19EE | | 5820 | SPI1BUF | 31:16<br>15:0 | | | | | | | | DATA< | 31:0> | | | | | | • | | 0000 | | | 0011000 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5830 | SPI1BRG | 15:0 — — — — BRG<8:0> | | | | | | | | | | 0000 | | | | | | | | | | | 31:16 | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5840 | SPI1CON2 | 2 15:0 SPI — FRM SPI SPI TUREN IGNR | | IGNROV | IGNTUR | AUDEN | _ | _ | _ | AUD<br>MONO | _ | AUDMO | DD<1:0> | 0000 | | | | | | | <b>5400</b> | SPI2CON | 31:16 FRMEN FRMSYNC FRMPOL MSSEN FRMSYPW FRMCNT | | RMCNT<2:0 | )> | MCLKSEL | _ | _ | _ | _ | _ | SPIFE | ENHBUF | 0000 | | | | | | | 5A00 | SPIZCON | 15:0 | ON | _ | SIDL | DISSDO | MODE32 | MODE16 | SMP | CKE | SSEN | CKP | MSTEN | DISSDI | STXISE | L<1:0> | SRXISI | EL<1:0> | 0000 | | 5440 | | 31:16 | _ | _ | _ | | RXE | UFELM<4: | 0> | | _ | _ | _ | | TXI | BUFELM< | i<4:0> | | | | 5A10 | SPI2STAT | 15:0 | _ | _ | _ | FRMERR | SPIBUSY | _ | _ | SPITUR | SRMT | SPIROV | SPIRBE | _ | SPITBE | _ | SPITBF | SPIRBF | 19EE | | 5A20 | SPI2BUF | 31:16<br>15:0 | | | | | | | | DATA< | ·31:0> | | | | | | | | 0000 | | 5A30 | SPI2BRG | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | JA30 | OI IZDINO | 15:0 | | _ | _ | _ | _ | _ | _ | | | | | BRG<8:0> | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5A40 | SPI2CON2 | 15:0 | SPI<br>SGNEXT | _ | _ | FRM<br>ERREN | SPI<br>ROVEN | SPI<br>TUREN | IGNROV | IGNTUR | AUDEN | _ | _ | _ | AUD<br>MONO | - | AUDMO | DC<1:0> | 0000 | | 5C00 | SPI3CON | 31:16 | FRMEN | FRMSYNC | FRMPOL | MSSEN | FRMSYPW | FF | RMCNT<2:0 | )> | MCLKSEL | _ | _ | _ | _ | _ | SPIFE | ENHBUF | 0000 | | 3000 | 31 130011 | 15:0 | ON | _ | SIDL | DISSDO | | MODE16 | SMP | CKE | SSEN | CKP | MSTEN | DISSDI | STXISE | | | EL<1:0> | 0000 | | 5C10 | SPI3STAT | 31:16 | | _ | | | | | | BUFELM< | 4:0> | | 0000 | | | | | | | | 30 10 | 01 100 1711 | 15:0 | | _ | _ | FRMERR | SPIBUSY | _ | _ | SPITUR | SRMT | SPIROV | SPIRBE | _ | SPITBE | _ | SPITBF | SPIRBF | 19EE | | 5C20 | SPI3BUF | 31:16<br>15:0 | | | | DATA<31:0> | | | | | | | | | 0000 | | | | | | | SPI3BRG | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5C30 | SPISBRG | | | | | | | | | 0000 | | | | | | | | | | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table except SPIxBUF have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 11.2 "CLR, SET, and INV Registers" for more information. 2: This register is only available on 100-pin devices. #### REGISTER 20-2: PMMODE: PARALLEL PORT MODE REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|----------------------|---------------------------|-------------------|-------------------|-------------------|------------------|----------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | - | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R-0 | R/W-0 | 15:8 | BUSY | IRQM | <1:0> | INCM | <1:0> | MODE16 | MODE | E<1:0> | | 7.0 | R/W-0 | 7:0 | WAITB | <1:0> <sup>(1)</sup> | WAITM<3:0> <sup>(1)</sup> | | | | WAITE | <1:0> <sup>(1)</sup> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **BUSY:** Busy bit (Master mode only) 1 = Port is busy 0 = Port is not busy bit 14-13 IRQM<1:0>: Interrupt Request Mode bits 11 = Reserved, do not use 10 = Interrupt generated when Read Buffer 3 is read or Write Buffer 3 is written (Buffered PSP mode) or on a read or write operation when PMA<1:0> =11 (Addressable Slave mode only) 01 = Interrupt generated at the end of the read/write cycle 00 = No Interrupt generated bit 12-11 INCM<1:0>: Increment Mode bits 11 = Slave mode read and write buffers auto-increment (MODE<1:0> = 00 only) 10 = Decrement ADDR<15:0> by 1 every read/write cycle<sup>(2)</sup> 01 = Increment ADDR<15:0> by 1 every read/write cycle(2) 00 = No increment or decrement of address bit 10 MODE16: 8/16-bit Mode bit 1 = 16-bit mode: a read or write to the data register invokes a single 16-bit transfer 0 = 8-bit mode: a read or write to the data register invokes a single 8-bit transfer bit 9-8 MODE<1:0>: Parallel Port Mode Select bits 11 = Master mode 1 (PMCSx, PMRD/PMWR, PMENB, PMA<x:0>, PMD<7:0> and PMD<8:15>(3)) 10 = Master mode 2 (PMCSx, PMRD, PMWR, PMA<x:0>, PMD<7:0> and PMD<8:15><sup>(3)</sup>) 01 = Enhanced Slave mode, control signals (PMRD, PMWR, PMCS, PMD<7:0> and PMA<1:0>) 00 = Legacy Parallel Slave Port, control signals (PMRD, PMWR, PMCS and PMD<7:0>) bit 7-6 WAITB<1:0>: Data Setup to Read/Write Strobe Wait States bits<sup>(1)</sup> 11 = Data wait of 4 TPB; multiplexed address phase of 4 TPB 10 = Data wait of 3 TPB; multiplexed address phase of 3 TPB 01 = Data wait of 2 TPB; multiplexed address phase of 2 TPB 00 = Data wait of 1 TPB; multiplexed address phase of 1 TPB (default) **Note 1:** Whenever WAITM<3:0> = 0000, WAITB and WAITE bits are ignored and forced to 1 TPBCLK cycle for a write operation; WAITB = 1 TPBCLK cycle, WAITE = 0 TPBCLK cycles for a read operation. - 2: Address bits, A15 and A14, are not subject to automatic increment/decrement if configured as Chip Select CS2 and CS1. - 3: These pins are active when MODE16 = 1 (16-bit mode). #### REGISTER 20-10: PMRDIN: PARALLEL PORT READ INPUT DATA REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 24.24 | U-0 | | 31:24 | - | | _ | _ | _ | _ | _ | - | | | 22.40 | U-0 | | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | | 45.0 | R/W-0 | | 15:8 | RDATAIN<15:8> | | | | | | | | | | 7:0 | R/W-0 | | | RDATAIN<7:0> | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15-0 RDATAIN<15:0>: Port Read Input Data bits **Note:** This register is only used when the DUALBUF bit (PMCON<17>) is set to '1' and exclusively for reads. If the DUALBUF bit is '0', the PMDIN register (Register 20-5) is used for reads instead of PMRDIN. #### REGISTER 22-5: AD1CSSL: ADC INPUT SCAN SELECT REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-----------------------|-----------------------|-----------------------|-----------------------|-------------------|-------------------|------------------|------------------| | 24.24 | R/W-0 | 31:24 | CSSL31 <sup>(2)</sup> | CSSL30 <sup>(1)</sup> | CSSL29 <sup>(1)</sup> | CSSL28 <sup>(1)</sup> | CSSL27 | CSSL26 | CSSL25 | CSSL24 | | 22:46 | R/W-0 | 23:16 | CSSL23 | CSSL21 | CSSL21 | CSSL20 | CSSL19 | CSSL18 | CSSL17 | CSSL16 | | 15.0 | R/W-0 | 15:8 | CSSL15 | CSSL14 | CSSL13 | CSSL12 | CSSL11 | CSSL10 | CSSL9 | CSSL8 | | 7:0 | R/W-0 | 7:0 | CSSL7 | CSSL6 | CSSL5 | CSSL4 | CSSL3 | CSSL2 | CSSL1 | CSSL0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 CSSL<31:0>: ADC Input Pin Scan Selection bits 1 = Select ANx for input scan; CSSLx = ANx, where 'x' = 0-31 0 = Skip ANx for input scan; CSSLx = ANx, where 'x' = 0-31 Note 1: For devices with 64 pins, CSSL28 selects IVREF (Band Gap) for scan; CSSL29 selects CTMU temperature diode for scan; and CSSL30 selects CTMU input for scan 2: On devices with less than 32 analog inputs, all CSSLx bits can be selected; however, inputs selected for scan without a corresponding input on the device will convert to VREFL. ### REGISTER 22-6: AD1CSSL2: ADC INPUT SCAN SELECT REGISTER 2 | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|-----------------------|-----------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 22:46 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 23:16 | _ | _ | _ | _ | _ | CSSL50 <sup>(1)</sup> | CSSL49 <sup>(1)</sup> | CSSL48 <sup>(1)</sup> | | 15.0 | R/W-0 | 15:8 | CSSL47 | CSSL46 | CSSL45 | CSSL44 | CSSL43 | CSSL42 | CSSL41 | CSSL40 | | 7:0 | R/W-0 | 7:0 | CSSL39 | CSSL38 | CSSL37 | CSSL36 | CSSL35 | CSSL34 | CSSL33 | CSSL32 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-19 Unimplemented: Read as '0' bit 18-0 CSSL<50:32>: ADC Input Pin Scan Selection bits 1 = Select ANx for input scan; CSSLx = ANx, where 'x' = 32-50 0 = Skip ANx for input scan; CSSLx = ANx, where 'x' = 32-50 Note 1: For devices with 100 or more pins, CSSL48 selects IVREF (Band Gap) for scan; CSSL49 selects CTMU temperature diode for scan; and CSSL50 selects CTMU input for scan **Note:** The ANx inputs in this register only support devices with 100 or more pins. #### REGISTER 23-9: C1RXMn: CAN ACCEPTANCE FILTER MASK 'n' REGISTER (n = 0, 1, 2 OR 3) | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 31:24 | R/W-0 | | 31.24 | SID<10:3> | | | | | | | | | | 23:16 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | | | 23.10 | SID<2:0> | | | _ | MIDE | _ | EID< | 17:16> | | | 15:8 | R/W-0 | | 15.6 | EID<15:8> | | | | | | | | | | 7.0 | R/W-0 | | 7:0 | | EID<7:0> | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-21 SID<10:0>: Standard Identifier bits 1 = Include the SIDx bit in filter comparison 0 = The SIDx bit is a 'don't care' in filter operation bit 20 **Unimplemented:** Read as '0' bit 19 **MIDE:** Identifier Receive Mode by MIDE: Identifier Receive Mode bit 1 = Match only message types (standard/extended address) that correspond to the EXID bit in filter 0 = Match either standard or extended address message if filters match (that is, if (Filter SID) = (Message SID) or if (FILTER SID/EID) = (Message SID/EID)) bit 18 Unimplemented: Read as '0' bit 17-0 EID<17:0>: Extended Identifier bits 1 = Include the EIDx bit in filter comparison 0 = The EIDx bit is a 'don't care' in filter operation **Note:** This register can only be modified when the CAN module is in Configuration mode (OPMOD<2:0> (C1CON<23:21>) = 100). ### REGISTER 23-10: C1FLTCON0: CAN FILTER CONTROL REGISTER 0 (CONTINUED) ``` bit 20-16 FSEL2<4:0>: FIFO Selection bits 11111 = Reserved 10000 = Reserved 01111 = Message matching filter is stored in FIFO buffer 15 00000 = Message matching filter is stored in FIFO buffer 0 FLTEN1: Filter 1 Enable bit bit 15 1 = Filter is enabled 0 = Filter is disabled bit 14-13 MSEL1<1:0>: Filter 1 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected FSEL1<4:0>: FIFO Selection bits bit 12-8 11111 = Reserved 10000 = Reserved 01111 = Message matching filter is stored in FIFO buffer 15 00000 = Message matching filter is stored in FIFO buffer 0 bit 7 FLTEN0: Filter 0 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 6-5 MSEL0<1:0>: Filter 0 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected FSEL0<4:0>: FIFO Selection bits bit 4-0 11111 = Reserved 10000 = Reserved 01111 = Message matching filter is stored in FIFO buffer 15 00000 = Message matching filter is stored in FIFO buffer 0 ``` Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'. ### 27.0 POWER-SAVING FEATURES Note: This data sheet summarizes the features of the PIC32MX1XX/2XX/5XX 64/100-pin family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to **Section 10.** "**Power-Saving Features**" (DS60001130) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). This section describes power-saving features for the PIC32MX1XX/2XX/5XX 64/100-pin family of devices. These PIC32 devices offer a total of nine methods and modes, organized into two categories, that allow the user to balance power consumption with device performance. In all of the methods and modes described in this section, power-saving is controlled by software. ### 27.1 Power Saving with CPU Running When the CPU is running, power consumption can be controlled by reducing the CPU clock frequency, lowering the PBCLK and by individually disabling modules. These methods are grouped into the following categories: - FRC Run mode: the CPU is clocked from the FRC clock source with or without postscalers. - LPRC Run mode: the CPU is clocked from the LPRC clock source. - Sosc Run mode: the CPU is clocked from the Sosc clock source. In addition, the Peripheral Bus Scaling mode is available where peripherals are clocked at the programmable fraction of the CPU clock (SYSCLK). ### 27.2 CPU Halted Methods The device supports two power-saving modes, Sleep and Idle, both of which Halt the clock to the CPU. These modes operate with all clock sources, as listed below: - Posc Idle mode: the system clock is derived from the Posc. The system clock source continues to operate. Peripherals continue to operate, but can optionally be individually disabled. - FRC Idle mode: the system clock is derived from the FRC with or without postscalers. Peripherals continue to operate, but can optionally be individually disabled. - Sosc Idle mode: the system clock is derived from the Sosc. Peripherals continue to operate, but can optionally be individually disabled. - LPRC Idle mode: the system clock is derived from the LPRC. Peripherals continue to operate, but can optionally be individually disabled. This is the lowest power mode for the device with a clock running. - Sleep mode: the CPU, the system clock source and any peripherals that operate from the system clock source are Halted. Some peripherals can operate in Sleep using specific clock sources. This is the lowest power mode for the device. ### 27.3 Power-Saving Operation Peripherals and the CPU can be Halted or disabled to further reduce power consumption. #### 27.3.1 SLEEP MODE Sleep mode has the lowest power consumption of the device power-saving operating modes. The CPU and most peripherals are Halted. Select peripherals can continue to operate in Sleep mode and can be used to wake the device from Sleep. See the individual peripheral module sections for descriptions of behavior in Sleep. Sleep mode includes the following characteristics: - · The CPU is Halted. - The system clock source is typically shutdown. See Section 27.3.3 "Peripheral Bus Scaling Method" for specific information. - There can be a wake-up delay based on the oscillator selection. - The Fail-Safe Clock Monitor (FSCM) does not operate during Sleep mode. - The BOR circuit remains operative during Sleep mode - The WDT, if enabled, is not automatically cleared prior to entering Sleep mode. - Some peripherals can continue to operate at limited functionality in Sleep mode. These peripherals include I/O pins that detect a change in the input signal, WDT, ADC, UART and peripherals that use an external clock input or the internal LPRC oscillator (e.g., RTCC, Timer1 and Input Capture). - I/O pins continue to sink or source current in the same manner as they do when the device is not in Sleep. - The USB module can override the disabling of the Posc or FRC. Refer to the USB section for specific details. - Modules can be individually disabled by software prior to entering Sleep in order to further reduce consumption. 64-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |--------------------------|-------------|----------|-------|------| | Dimensior | MIN | NOM | MAX | | | Contact Pitch | | 0.50 BSC | | | | Contact Pad Spacing | C1 | | 11.40 | | | Contact Pad Spacing | C2 | | 11.40 | | | Contact Pad Width (X64) | X1 | | | 0.30 | | Contact Pad Length (X64) | Y1 | | | 1.50 | | Distance Between Pads | G | 0.20 | | | #### Notes: BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2085B <sup>1.</sup> Dimensioning and tolerancing per ASME Y14.5M # 100-Lead Plastic Thin Quad Flatpack (PF) - 14x14x1 mm Body, 2.00 mm [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |--------------------------|-------------|-----------|----------|------| | Dimension | n Limits | MIN | NOM | MAX | | Number of Leads | N | 100 | | | | Lead Pitch | е | | 0.50 BSC | | | Overall Height | Α | 1 | ı | 1.20 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | _ | 0.15 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | 1.00 REF | | | | Foot Angle | ф | 0° | 3.5° | 7° | | Overall Width | E | 16.00 BSC | | | | Overall Length | D | 16.00 BSC | | | | Molded Package Width | E1 | 14.00 BSC | | | | Molded Package Length | D1 | 14.00 BSC | | | | Lead Thickness | С | 0.09 | _ | 0.20 | | Lead Width | b | 0.17 | 0.22 | 0.27 | | Mold Draft Angle Top | α | 11° | 12° | 13° | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-110B # Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Austin, TX Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Canada - Toronto Tel: 905-673-0699 Fax: 905-673-6509 DS60001290D-page 380 #### ASIA/PACIFIC Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431 **Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 **China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 **China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 **China - Dongguan** Tel: 86-769-8702-9880 **China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116 **China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431 **China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 **China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 **China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 **China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 **China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 **China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 #### ASIA/PACIFIC China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 **China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049 India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 **India - Pune** Tel: 91-20-3019-1500 **Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 **Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068 **Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069 **Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850 **Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 **Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 **Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Dusseldorf Tel: 49-2129-3766400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Venice Tel: 39-049-7625286 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Poland - Warsaw Tel: 48-22-3325737 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820 07/14/15