

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Last Time Buy                                                                           |
|----------------------------|-----------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                                         |
| Core Size                  | 32-Bit Single-Core                                                                      |
| Speed                      | 50MHz                                                                                   |
| Connectivity               | EBI/EMI, I²C, IrDA, SPI, UART/USART, USB                                                |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LVD, POR, PS2, PWM, WDT                  |
| Number of I/O              | 45                                                                                      |
| Program Memory Size        | 64KB (64K × 8)                                                                          |
| Program Memory Type        | FLASH                                                                                   |
| EEPROM Size                | 4K x 8                                                                                  |
| RAM Size                   | 8K x 8                                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                             |
| Data Converters            | A/D 8x12b                                                                               |
| Oscillator Type            | Internal                                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                       |
| Mounting Type              | Surface Mount                                                                           |
| Package / Case             | 64-LQFP                                                                                 |
| Supplier Device Package    | 64-LQFP (7x7)                                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nuvoton-technology-corporation-america/nuc120rd2bn |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2 FEATURES

The equipped features are dependent on the product line and their sub products.

### 2.1 NuMicro™ NUC120 Features – USB Line

- Core
  - ARM<sup>®</sup> Cortex<sup>™</sup>-M0 core runs up to 50 MHz
  - One 24-bit system timer
  - Supports low power sleep mode
  - Single-cycle 32-bit hardware multiplier
  - NVIC for the 32 interrupt inputs, each with 4-levels of priority
  - Serial Wire Debug supports with 2 watchpoints/4 breakpoints
- Build-in LDO for wide operating voltage ranges from 2.5 V to 5.5 V
- Flash Memory
  - 32K/64K/128K bytes Flash for program code (128KB only support in NuMicro™ NUC100/NUC120 Medium Density)
  - 4KB flash for ISP loader
  - Support In-system program (ISP) application code update
  - 512 byte page erase for flash
  - Configurable data flash address and size for 128KB system, fixed 4KB data flash for the 32KB and 64KB system
  - Support 2 wire ICP update through SWD/ICE interface
  - Support fast parallel programming mode by external programmer
- SRAM Memory
  - 4K/8K/16K bytes embedded SRAM (16KB only support in NuMicro™ NUC100/NUC120 Medium Density)
  - Support PDMA mode
- PDMA (Peripheral DMA)
  - Support 9 channels PDMA for automatic data transfer between SRAM and peripherals (Only support 1 channel in NuMicro<sup>™</sup> NUC100/NUC120 Low Density)
- Clock Control
  - Flexible selection for different applications
    - Built-in 22.1184 MHz high speed OSC for system operation
      - Trimmed to  $\pm$  1 % at +25 °C and V<sub>DD</sub> = 5 V
      - Trimmed to  $\pm$  3 % at -40 °C ~ +85 °C and V<sub>DD</sub> = 2.5 V ~ 5.5 V
  - Built-in 10 KHz low speed OSC for Watchdog Timer and Wake-up operation
  - Support one PLL, up to 50 MHz, for high performance system operation
  - External 4~24 MHz high speed crystal input for USB and precise timing operation
  - External 32.768 kHz low speed crystal input for RTC function and low power system operation

• GPIO

- Four I/O modes:
  - Quasi bi-direction
  - Push-Pull output
  - Open-Drain output
  - Input only with high impendence

- TTL/Schmitt trigger input selectable
- I/O pin can be configured as interrupt source with edge/level setting
- High driver and high sink IO mode support
- Timer
  - Support 4 sets of 32-bit timers with 24-bit up-timer and one 8-bit pre-scale counter
  - Independent clock source for each timer
  - Provides one-shot, periodic, toggle and continuous counting operation modes (NuMicro™ NUC100/NUC120 Medium Density only support one-shot and periodic mode)
  - Support event counting function (NuMicro<sup>™</sup> NUC100/NUC120 Low Density only)
- Watchdog Timer
  - Multiple clock sources
  - 8 selectable time out period from 1.6ms ~ 26.0sec (depends on clock source)
  - WDT can wake-up from power down or idle mode
  - Interrupt or reset selectable on watchdog time-out

• RTC

- Support software compensation by setting frequency compensate register (FCR)
- Support RTC counter (second, minute, hour) and calendar counter (day, month, year)
- Support Alarm registers (second, minute, hour, day, month, year)
- Selectable 12-hour or 24-hour mode
- Automatic leap year recognition
- Support periodic time tick interrupt with 8 period options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second
- Support wake-up function
- PWM/Capture
  - Built-in up to four 16-bit PWM generators provide eight PWM outputs or four complementary paired PWM outputs
  - Each PWM generator equipped with one clock source selector, one clock divider, one 8-bit prescaler and one Dead-Zone generator for complementary paired PWM
  - Up to eight 16-bit digital Capture timers (shared with PWM timers) provide eight rising/falling capture inputs
  - Support Capture interrupt

• UART

- Up to three UART controllers (NuMicro™ NUC100/NUC120 Low Density only support 2 UART controllers)
- UART ports with flow control (TXD, RXD, CTS and RTS)
- UART0 with 63-byte FIFO is for high speed
- UART1/2(optional) with 15-byte FIFO for standard device
- Support IrDA (SIR) function
- Support RS-485 9-bit mode and direction control. (NuMicro™ NUC100/NUC120 Low Density Only)
- Programmable baud-rate generator up to 1/16 system clock
- Support PDMA mode
- SPI
  - Up to four sets of SPI controller (NuMicro<sup>™</sup> NUC100/NUC120 Low Density only support 2 SPI controllers)
  - Master up to 16 MHz, and Slave up to 10 MHz (chip working @ 5V)
  - Support SPI master/slave mode

- Full duplex synchronous serial data transfer
- Variable length of transfer data from 1 to 32 bits
- MSB or LSB first data transfer
- Rx and Tx on both rising or falling edge of serial clock independently
- 2 slave/device select lines when it is as the master, and 1 slave/device select line when it is as the slave
- Support byte suspend mode in 32-bit transmission
- Support PDMA mode

• I<sup>2</sup>C

- Up to two sets of I<sup>2</sup>C device
- Master/Slave mode
- Bidirectional data transfer between masters and slaves
- Multi-master bus (no central master)
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- Programmable clocks allow versatile rate control
- Support multiple address recognition (four slave address with mask option)

•I<sup>2</sup>S

- Interface with external audio CODEC
- Operate as either master or slave mode
- Capable of handling 8-, 16-, 24- and 32-bit word sizes
- Mono and stereo audio data supported
- I<sup>2</sup>S and MSB justified data format supported
- Two 8 word FIFO data buffers are provided, one for transmit and one for receive
- Generates interrupt requests when buffer levels cross a programmable boundary
- Support two DMA requests, one for transmit and one for receive
- PS/2 Device Controller
  - Host communication inhibit and request to send detection
  - Reception frame error detection
  - Programmable 1 to 16 bytes transmit buffer to reduce CPU intervention
  - Double buffer for data reception
  - S/W override bus
- USB 2.0 Full-Speed Device
  - One set of USB 2.0 FS Device 12Mbps
  - On-chip USB Transceiver
  - Provide 1 interrupt source with 4 interrupt events
  - Support Control, Bulk In/Out, Interrupt and Isochronous transfers
  - Auto suspend function when no bus signaling for 3 ms
  - Provide 6 programmable endpoints
  - Include 512 Bytes internal SRAM as USB buffer
  - Provide remote wake-up capability
- EBI (External bus interface) support (NuMicro™ NUC100/NUC120 Low Density 64-pin Package Only)
  - Accessible space: 64KB in 8-bit mode or 128KB in 16-bit mode
  - Support 8-/16-bit data width
  - Support byte write in 16-bit data width mode

### 4 BLOCK DIAGRAM

### 4.1 NuMicro<sup>™</sup> NUC120 Medium Density Block Diagram



Figure 4-1 NuMicro™ NUC120 Medium Density Block Diagram

### 4.2 NuMicro<sup>™</sup> NUC120 Low Density Block Diagram



Figure 4-2 NuMicro™ NUC120 Low Density Block Diagram

#### 5.2.6.2 Vector Table

When any interrupts is accepted, the processor will automatically fetch the starting address of the interrupt service routine (ISR) from a vector table in memory. For ARMv6-M, the vector table base address is fixed at 0x00000000. The vector table contains the initialization value for the stack pointer on reset, and the entry point addresses for all exception handlers. The vector number on previous page defines the order of entries in the vector table associated with exception handler entry as illustrated in previous section.

| Vector Table Word Offset | Description                                      |  |  |  |  |  |
|--------------------------|--------------------------------------------------|--|--|--|--|--|
| 0                        | SP_main – The Main stack pointer                 |  |  |  |  |  |
| Vector Number            | Exception Entry Pointer using that Vector Number |  |  |  |  |  |

Table 5-4 Vector Table Format

#### 5.2.6.3 Operation Description

NVIC interrupts can be enabled and disabled by writing to their corresponding Interrupt Set-Enable or Interrupt Clear-Enable register bit-field. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current enabled state of the corresponding interrupts. When an interrupt is disabled, interrupt assertion will cause the interrupt to become Pending, however, the interrupt will not activate. If an interrupt is Active when it is disabled, it remains in its Active state until cleared by reset or an exception return. Clearing the enable bit prevents new activations of the associated interrupt.

NVIC interrupts can be pended/un-pended using a complementary pair of registers to those used to enable/disable the interrupts, named the Set-Pending Register and Clear-Pending Register respectively. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current pended state of the corresponding interrupts. The Clear-Pending Register has no effect on the execution status of an Active interrupt.

NVIC interrupts are prioritized by updating an 8-bit field within a 32-bit register (each register supporting four interrupts).

The general registers associated with the NVIC are all accessible from a block of memory in the System Control Space and will be described in next section.

### nuvoton

### 5.3 Clock Controller

#### 5.3.1 Overview

The clock controller generates the clocks for the whole chip, including system clocks and all peripheral clocks. The clock controller also implements the power control function with the individually clock ON/OFF control, clock source selection and a clock divider. The chip will not enter power down mode until CPU sets the power down enable bit (PWR\_DOWN\_EN) and Cortex-M0 core executes the WFI instruction. After that, chip enter power down mode and wait for wake-up interrupt source triggered to leave power down mode. In the power down mode, the clock controller turns off the external 4~24 MHz high speed crystal and internal 22.1184 MHz high speed oscillator to reduce the overall system power consumption.



Figure 5-3 Clock generator global view diagram

### 5.7 PWM Generator and Capture Timer (PWM)

#### 5.7.1 Overview

NuMicro<sup>™</sup> NUC100/NUC120 Medium Density has 2 sets of PWM group supports total 4 sets of PWM Generators which can be configured as 8 independent PWM outputs, PWM0~PWM7, or as 4 complementary PWM pairs, (PWM0, PWM1), (PWM2, PWM3), (PWM4, PWM5) and (PWM6, PWM7) with 4 programmable dead-zone generators. NuMicro<sup>™</sup> NUC100/NUC120 Low Density only support 1 set of PWM group supports total 2 sets of PWM Generators which can be configured as 4 independent PWM outputs, PWM0~PWM3, or as 2 complementary PWM pairs, (PWM0, PWM1) and (PWM2, PWM3) with 2 programmable dead-zone generators.

Each PWM Generator has one 8-bit prescaler, one clock divider with 5 divided frequencies (1, 1/2, 1/4, 1/8, 1/16), two PWM Timers including two clock selectors, two 16-bit PWM downcounters for PWM period control, two 16-bit comparators for PWM duty control and one deadzone generator. The 4 sets of PWM Generators provide eight independent PWM interrupt flags which are set by hardware when the corresponding PWM period down counter reaches zero. Each PWM interrupt source with its corresponding enable bit can cause CPU to request PWM interrupt. The PWM generators can be configured as one-shot mode to produce only one PWM cycle signal or auto-reload mode to output PWM waveform continuously.

When PCR.DZEN01 is set, PWM0 and PWM1 perform complementary PWM paired function; the paired PWM period, duty and dead-time are determined by PWM0 timer and Dead-zone generator 0. Similarly, the complementary PWM pairs of (PWM2, PWM3), (PWM4, PWM5) and (PWM6, PWM7) are controlled by PWM2, PWM4 and PWM6 timers and Dead-zone generator 2, 4 and 6, respectively.

To prevent PWM driving output pin with unsteady waveform, the 16-bit period down counter and 16-bit comparator are implemented with double buffer. When user writes data to counter/comparator buffer registers the updated value will be load into the 16-bit down counter/ comparator at the time down counter reaching zero. The double buffering feature avoids glitch at PWM outputs.

When the 16-bit period down counter reaches zero, the interrupt request is generated. If PWMtimer is set as auto-reload mode, when the down counter reaches zero, it is reloaded with PWM Counter Register (CNRx) automatically then start decreasing, repeatedly. If the PWM-timer is set as one-shot mode, the down counter will stop and generate one interrupt request when it reaches zero.

The value of PWM counter comparator is used for pulse high width modulation. The counter control logic changes the output to high level when down-counter value matches the value of compare register.

The alternate feature of the PWM-timer is digital input Capture function. If Capture function is enabled the PWM output pin is switched as capture input mode. The Capture0 and PWM0 share one timer which is included in PWM0 and the Capture1 and PWM1 share PWM1 timer, and etc. Therefore user must setup the PWM-timer before enable Capture feature. After capture feature is enabled, the capture always latched PWM-counter to Capture Rising Latch Register (CRLR) when input channel has a rising transition and latched PWM-counter to Capture Falling Latch Register (CFLR) when input channel has a falling transition. Capture channel 0 interrupt is programmable by setting CCR0.CRL\_IE0[1] (Rising latch Interrupt enable) and CCR0.CFL\_IE0[2]] (Falling latch Interrupt enable) to decide the condition of interrupt occur. Capture channel 1 has the same feature by setting CCR0.CRL\_IE1[17] and CCR0.CFL\_IE1[18]. And capture channel 2 to channel 3 on each group have the same feature by setting the corresponding control bits in CCR2. For each group, whenever Capture issues Interrupt 0/1/2/3,

### 5.8 Real Time Clock (RTC)

#### 5.8.1 Overview

Real Time Clock (RTC) controller provides user the real time and calendar message. The clock source of RTC is from an external 32.768 kHz low speed crystal connected at pins X321 and X32O (reference to pin descriptions) or from an external 32.768 kHz low speed oscillator output fed at pin X321. The RTC controller provides the time message (second, minute, hour) in Time Loading Register (TLR) as well as calendar message (day, month, year) in Calendar Loading Register (CLR). The data message is expressed in BCD format. It also offers alarm function that user can preset the alarm time in Time Alarm Register (TAR) and alarm calendar in Calendar Alarm Register (CAR).

The RTC controller supports periodic Time Tick and Alarm Match interrupts. The periodic interrupt has 8 period options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second which are selected by TTR (TTR[2:0]). When RTC counter in TLR and CLR is equal to alarm setting time registers TAR and CAR, the alarm interrupt flag (RIIR.AIF) is set and the alarm interrupt is requested if the alarm interrupt is enabled (RIER.AIER=1). Both RTC Time Tick and Alarm Match can cause chip wake-up from power down mode if wake-up function is enabled (TWKE (TTR[3])=1).

#### 5.8.2 Features

- There is a time counter (second, minute, hour) and calendar counter (day, month, year) for user to check the time
- Alarm register (second, minute, hour, day, month, year)
- 12-hour or 24-hour mode is selectable
- Leap year compensation automatically
- Day of week counter
- Frequency compensate register (FCR)
- All time and calendar message is expressed in BCD code
- Support periodic time tick interrupt with 8 period options 1/128, 1/64, 1/32, 1/16, 1/8, 1/4, 1/2 and 1 second
- Support RTC Time Tick and Alarm Match interrupt
- Support wake-up chip from power down mode



Figure 5-10 Timing of Interrupt and Reset Signal

#### 5.11.2 Features

- 18-bit free running counter to avoid chip from Watchdog timer reset before the delay time expires.
- Selectable time-out interval (2<sup>4</sup> ~ 2<sup>18</sup>) and the time out interval is 104 ms ~ 26.3168 s (if WDT\_CLK = 10 kHz).
- Reset period = (1 / 10 kHz) \* 63, if WDT\_CLK = 10 kHz.

### 5.12 UART Interface Controller (UART)

NuMicro<sup>™</sup> NUC100/NUC120 Medium Density provides up to three channels of Universal Asynchronous Receiver/Transmitters (UART). UART0 supports High Speed UART and UART1~2 perform Normal Speed UART, besides, only UART0 and UART1 support flow control function. NuMicro<sup>™</sup> NUC100/NUC120 Low Density only supports UART0 and UART1.

#### 5.12.1 Overview

The Universal Asynchronous Receiver/Transmitter (UART) performs a serial-to-parallel conversion on data received from the peripheral, and a parallel-to-serial conversion on data transmitted from the CPU. The UART controller also supports IrDA SIR Function and RS-485 mode functions. Each UART channel supports seven types of interrupts including transmitter FIFO empty interrupt (INT\_THRE), receiver threshold level reaching interrupt (INT\_RDA), line status interrupt (parity error or framing error or break interrupt) (INT\_RLS), receiver buffer time out interrupt (INT\_TOUT), MODEM/Wake-up status interrupt (INT\_MODEM) and Buffer error interrupt (INT\_BUF\_ERR). Interrupts of UART0 and UART2 share the interrupt number 12 (vector number is 28); Interrupt number 13 (vector number is 29) only supports UART1 interrupt. Refer to Nested Vectored Interrupt Controller chapter for System Interrupt Map.

The UART0 is built-in with a 64-byte transmitter FIFO (TX\_FIFO) and a 64-byte receiver FIFO (RX\_FIFO) that reduces the number of interrupts presented to the CPU and the UART1~2 are equipped 16-byte transmitter FIFO (TX\_FIFO) and 16-byte receiver FIFO (RX\_FIFO). The CPU can read the status of the UART at any time during the operation. The reported status information includes the type and condition of the transfer operations being performed by the UART, as well as 4 error conditions (parity error, framing error, break interrupt and buffer error) probably occur while receiving data. The UART includes a programmable baud rate generator that is capable of dividing clock input by divisors to produce the serial clock that transmitter and receiver need. The baud rate equation is Baud Rate = UART\_CLK / M \* [BRD + 2], where M and BRD are defined in Baud Rate Divider Register (UA\_BAUD). Table 5-6 lists the equations in the various conditions and Table 5-7 list the UART baud rate setting table.

| Mode | DIV_X_EN | DIV_X_ONE | Divider X  | BRD | Baud rate equation                       |
|------|----------|-----------|------------|-----|------------------------------------------|
| 0    | 0        | 0         | В          | А   | UART_CLK / [16 * (A+2)]                  |
| 1    | 1        | 0         | В          | А   | UART_CLK / [(B+1) * (A+2)] , B must >= 8 |
| 2    | 1        | 1         | Don't care | A   | UART_CLK / (A+2), A must >=3             |

Table 5-6 UART Baud Rate Equation

### 5.18 External Bus Interface (EBI)

#### 5.18.1 Overview

The NuMicro™ NUC100/NUC120 Low Density LQFP-64 package equips an external bus interface (EBI) for external device used.

To save the connections between external device and this chip, EBI support address bus and data bus multiplex mode. And, address latch enable (ALE) signal supported differentiate the address and data cycle.

#### 5.18.2 Features

External Bus Interface has the following functions:

- External devices with max. 64K-byte size (8-bit data width)/128K-byte (16-bit data width) supported
- Variable external bus base clock (MCLK) supported
- 8-bit or 16-bit data width supported
- Variable data access time (tACC), address latch enable time (tALE) and address hold time (tAHD) supported
- Address bus and data bus multiplex mode supported to save the address pins
- Configurable idle cycle supported for different access condition: Write command finish (W2X), Read-to-Read (R2R)

### 6 FLASH MEMORY CONTROLLER (FMC)

#### 6.1 Overview

NuMicro<sup>™</sup> NUC100 Series equips with 128/64/32K bytes on chip embedded Flash for application program memory (APROM) that can be updated through ISP procedure. In System Programming (ISP) function enables user to update program memory when chip is soldered on PCB. After chip power on, Cortex-M0 CPU fetches code from APROM or LDROM decided by boot select (CBS) in Config0. By the way, NuMicro<sup>™</sup> NUC100 Series also provides additional DATA Flash for user, to store some application dependent data before chip power off. For 128K bytes APROM device, the data flash is shared with original 128K program memory and its start address is configurable and defined by user application request in Config1. For 64K/32K bytes APROM device, the data flash is fixed at 4K.

#### 6.2 Features

- Run up to 50 MHz with zero wait state for continuous address read access
- 128/64/32KB application program memory (APROM) (NuMicro<sup>™</sup> NUC100/NUC120 Low Density only support up to 64KB size)
- 4KB in system programming (ISP) loader program memory (LDROM)
- Configurable or fixed 4KB data flash with 512 bytes page erase unit
- Programmable data flash start address for 128K APROM device
- In System Program (ISP) to update on chip Flash

| DADAMETED                                                | SYM.               | SPECIFICATION       |                     |                         |      |                                                 |
|----------------------------------------------------------|--------------------|---------------------|---------------------|-------------------------|------|-------------------------------------------------|
| FANAMETEN                                                |                    | MIN.                | TYP.                | MAX.                    | UNIT | TEST CONDITIONS                                 |
| Input High Voltage PA, PB,<br>PC, PD, PE (Schmitt input) | V <sub>IH2</sub>   | 0.4 V <sub>DD</sub> | -                   | V <sub>DD</sub> +0.5    | V    |                                                 |
| Hysteresis voltage of PA~PE<br>(Schmitt input)           | V <sub>HY</sub>    |                     | 0.2 V <sub>DD</sub> |                         | V    |                                                 |
| Input I ow Voltage XT1 <sup>[*2]</sup>                   | V <sub>IL3</sub>   | 0                   | -                   | 0.8                     | V    | V <sub>DD</sub> = 4.5 V                         |
|                                                          |                    | 0                   | -                   | 0.4                     | v    | V <sub>DD</sub> = 3.0 V                         |
| Input High Voltage XT1 <sup>[*2]</sup>                   | Vih3               | 3.5                 | -                   | V <sub>DD</sub><br>+0.2 | V    | V <sub>DD</sub> = 5.5 V                         |
|                                                          |                    | 2.4                 | -                   | V <sub>DD</sub><br>+0.2 |      | V <sub>DD</sub> = 3.0 V                         |
| Input Low Voltage X32I <sup>[*2]</sup>                   | $V_{\text{IL4}}$   | 0                   | -                   | 0.4                     | V    |                                                 |
| Input High Voltage X32I <sup>[*2]</sup>                  | V <sub>IH4</sub>   | 1.7                 |                     | 2.5                     | V    |                                                 |
| Negative going threshold<br>(Schmitt input), /RESET      | V <sub>ILS</sub>   | -0.5                | -                   | 0.3 V <sub>DD</sub>     | V    |                                                 |
| Positive going threshold<br>(Schmitt input), /RESET      | V <sub>IHS</sub>   | 0.7 V <sub>DD</sub> | -                   | V <sub>DD</sub> +0.5    | V    |                                                 |
| Source Current PA, PB, PC,                               | I <sub>SR11</sub>  | -300                | -370                | -450                    | μA   | V <sub>DD</sub> = 4.5 V, V <sub>S</sub> = 2.4 V |
| PD, PE (Quasi-bidirectional                              | I <sub>SR12</sub>  | -50                 | -70                 | -90                     | μA   | $V_{DD}$ = 2.7 V, $V_{S}$ = 2.2 V               |
| wode)                                                    | I <sub>SR13</sub>  | -40                 | -60                 | -80                     | μA   | $V_{DD}$ = 2.5 V, $V_{S}$ = 2.0 V               |
|                                                          | I <sub>SR21</sub>  | -20                 | -24                 | -28                     | mA   | $V_{DD}$ = 4.5 V, $V_{S}$ = 2.4 V               |
| Source Current PA, PB, PC,<br>PD, PE (Push-pull Mode)    | I <sub>SR22</sub>  | -4                  | -6                  | -8                      | mA   | $V_{DD}$ = 2.7 V, $V_{S}$ = 2.2 V               |
|                                                          | I <sub>SR23</sub>  | -3                  | -5                  | -7                      | mA   | $V_{DD}$ = 2.5 V, $V_{S}$ = 2.0 V               |
| Sink Current PA, PB, PC, PD,                             | I <sub>SK11</sub>  | 10                  | 16                  | 20                      | mA   | $V_{DD}$ = 4.5 V, $V_{S}$ = 0.45 V              |
| PE (Quasi-bidirectional and Push-pull Mode)              | I <sub>SK12</sub>  | 7                   | 10                  | 13                      | mA   | $V_{DD}$ = 2.7 V, $V_{S}$ = 0.45 V              |
|                                                          | I <sub>SK13</sub>  | 6                   | 9                   | 12                      | mA   | $V_{DD}$ = 2.5 V, $V_{S}$ = 0.45 V              |
| Brown-Out voltage with<br>BOV_VL [1:0] =00b              | $V_{BO2.2}$        | 2.1                 | 2.2                 | 2.3                     | V    |                                                 |
| Brown-Out voltage with<br>BOV_VL [1:0] =01b              | V <sub>BO2.7</sub> | 2.6                 | 2.7                 | 2.8                     | V    |                                                 |
| Brown-Out voltage with<br>BOV_VL [1:0] =10b              | V <sub>BO3.8</sub> | 3.6                 | 3.8                 | 4.0                     | V    |                                                 |
| Brown-Out voltage with<br>BOV_VL [1:0] =11b              | V <sub>BO4.5</sub> | 4.3                 | 4.5                 | 4.7                     | V    |                                                 |
| Hysteresis range of BOD<br>voltage                       | V <sub>BH</sub>    | 30                  | -                   | 150                     | mV   | V <sub>DD</sub> = 2.5 V~5.5 V                   |

#### Note:

1. /RESET pin is a Schmitt trigger input.

2. Crystal Input is a CMOS input.

3. Pins of PA, PB, PC, PD and PE can source a transition current when they are being externally driven from 1 to 0. In the condition of  $V_{DD}$ =5.5 V, 5he transition current reaches its maximum value when  $V_{IN}$  approximates to 2 V.

#### 7.2.4 Idle Current Curve

1. XTAL clock = 12 MHz, PLL disable, all-IP disable

Unit: mA



2. XTAL clock = 12 MHz, PLL disable, all-IP enable

Unit: mA



3. XTAL clock = 12 MHz, PLL enable, all-IP disable

#### Unit: mA



4. XTAL clock = 12 MHz, PLL enable, all-IP enable



Unit: mA

### 8.3 48L LQFP (7x7x1.4mm footprint 2.0mm)



#### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners