Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 256 | | Total RAM Bits | - | | Number of I/O | 70 | | Number of Gates | 6000 | | Voltage - Supply | 2.3V ~ 2.7V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/ex128-ftq100 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Ordering Information** ### **eX Device Status** | eX Devices | Status | |------------|------------| | eX64 | Production | | eX128 | Production | | eX256 | Production | ### **Plastic Device Resources** | | User I/Os (Including Clock Buffers) | | | | | |--------|-------------------------------------|-------|--|--|--| | Device | TQ64 | TQ100 | | | | | eX64 | 41 | 56 | | | | | eX128 | 46 | 70 | | | | | eX256 | _ | 81 | | | | Note: TQ = Thin Quad Flat Pack II Revision 10 # **Table of Contents** | General Description 1- eX Family Architecture 1- Other Architectural Features 1- Design Considerations 1-1 Related Documents 1-1 2.5 V / 3.3 V /5.0 V Operating Conditions 1-1 2.5 V LVCMOS2 Electrical Specifications 1-1 3.3 V LVTTL Electrical Specifications 1-1 5.0 V TTL Electrical Specifications 1-1 Power Dissipation 1-1 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Other Architectural Features 1-1 Design Considerations 1-1 Related Documents 1-1 2.5 V / 3.3 V /5.0 V Operating Conditions 1-1 2.5 V LVCMOS2 Electrical Specifications 1-1 3.3 V LVTTL Electrical Specifications 1-1 5.0 V TTL Electrical Specifications 1-1 | | Design Considerations 1-13 Related Documents 1-16 2.5 V / 3.3 V /5.0 V Operating Conditions 1-16 2.5 V LVCMOS2 Electrical Specifications 1-17 3.3 V LVTTL Electrical Specifications 1-18 5.0 V TTL Electrical Specifications 1-18 | | Related Documents 1-19 2.5 V / 3.3 V /5.0 V Operating Conditions 1-10 2.5 V LVCMOS2 Electrical Specifications 1-10 3.3 V LVTTL Electrical Specifications 1-10 5.0 V TTL Electrical Specifications 1-10 | | 2.5 V / 3.3 V /5.0 V Operating Conditions1-102.5 V LVCMOS2 Electrical Specifications1-173.3 V LVTTL Electrical Specifications1-185.0 V TTL Electrical Specifications1-18 | | 2.5 V LVCMOS2 Electrical Specifications 1-1 3.3 V LVTTL Electrical Specifications 1-1 5.0 V TTL Electrical Specifications 1-1 | | 3.3 V LVTTL Electrical Specifications 1-10 5.0 V TTL Electrical Specifications 1-10 | | 5.0 V TTL Electrical Specifications | | · | | Power Dissipation 1-1 | | Tower biosipation | | Thermal Characteristics | | Package Thermal Characteristics | | eX Timing Model1-23 | | Output Buffer Delays | | AC Test Loads | | Input Buffer Delays | | C-Cell Delays | | Cell Timing Characteristics | | Timing Characteristics | | eX Family Timing Characteristics | | Pin Description | | Package Pin Assignments | | | | TQ64 | | TQ100 2- | | Datasheet Information | | List of Changes | | Datasheet Categories | | Export Administration Regulations (EAR) | Revision 10 IV ### **Module Organization** C-cell and R-cell logic modules are arranged into horizontal banks called Clusters, each of which contains two C-cells and one R-cell in a C-R-C configuration. Clusters are further organized into modules called SuperClusters for improved design efficiency and device performance, as shown in Figure 1-3. Each SuperCluster is a two-wide grouping of Clusters. Figure 1-2 • C-Cell Figure 1-3 • Cluster Organization 1-2 Revision 10 Table 1-1 describes the possible connections of the routed clock networks, CLKA and CLKB. Unused clock pins must not be left floating and must be tied to HIGH or LOW. Figure 1-5 • eX HCLK Clock Pad Figure 1-6 • eX Routed Clock Buffer Table 1-1 • Connections of Routed Clock Networks, CLKA and CLKB | Module | Pins | |----------|-----------------------------------| | C-Cell | A0, A1, B0 and B1 | | R-Cell | CLKA, CLKB, S0, S1, PSET, and CLR | | I/O-Cell | EN | 1-4 Revision 10 To exit the LP mode, the LP pin must be driven LOW for over 200 $\mu s$ to allow for the charge pumps to power-up and device initialization can begin. Table 1-3 illustrates the standby current of eX devices in LP mode. Table 1-3 • Standby Power of eX Devices in LP Mode Typical Conditions, $V_{CCA}$ , $V_{CCI}$ = 2.5 V, $T_J$ = 25° C | Product | Low Power Standby Current | Units | |---------|---------------------------|-------| | eX64 | 100 | μΑ | | eX128 | 111 | μΑ | | eX256 | 134 | μΑ | Figure 1-8 to Figure 1-11 on page 1-9 show some sample power characteristics of eX devices. ### Notes: - 1. Device filled with 16-bit counters. - 2. VCCA, VCCI = 2.7 V, device tested at room temperature. Figure 1-8 • eX Dynamic Power Consumption – High Frequency ### Notes: - 1. Device filled with 16-bit counters. - 2. VCCA, VCCI = 2.7 V, device tested at room temperature. Figure 1-9 • eX Dynamic Power Consumption – Low Frequency 1-8 Revision 10 ### **Boundary Scan Testing (BST)** All eX devices are IEEE 1149.1 compliant. eX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins (TMS, TDI, TCK, TDO and TRST). The functionality of each pin is defined by two available modes: Dedicated and Flexible, and is described in Table 1-4. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode (default mode), TMS should be set HIGH through a pull-up resistor of 10 k $\Omega$ . TMS can be pulled LOW to initiate the test sequence. Table 1-4 • Boundary Scan Pin Functionality | Dedicated Test Mode | Flexible Mode | | | | | |----------------------------------------------|----------------------------------------------------|--|--|--|--| | TCK, TDI, TDO are dedicated BST pins | TCK, TDI, TDO are flexible and may be used as I/Os | | | | | | No need for pull-up resistor for TMS and TDI | Use a pull-up resistor of 10 k $\Omega$ on TMS | | | | | ### **Dedicated Test Mode** In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification. To select Dedicated mode, users need to reserve the JTAG pins in Microsemi's Designer software by checking the **Reserve JTAG** box in the Device Selection Wizard (Figure 1-12). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the "3.3 V LVTTL Electrical Specifications" section and "5.0 V TTL Electrical Specifications" section on page 1-18 for detailed specifications. Figure 1-12 • Device Selection Wizard #### Flexible Mode In Flexible Mode, TDI, TCK and TDO may be used as either user I/Os or as JTAG input pins. The internal resistors on the TMS and TDI pins are disabled in flexible JTAG mode, and an external 10 k $\Omega$ pull-resistor to V<sub>CCI</sub> is required on the TMS pin. To select the Flexible mode, users need to clear the check box for **Reserve JTAG** in the Device Selection Wizard in Microsemi's Designer software. The functionality of TDI, TCK, and TDO pins is controlled by the BST TAP controller. The TAP controller receives two control inputs, TMS and TCK. Upon power-up, the TAP controller enters the Test-Logic-Reset state. In this state, TDI, TCK, and TDO function as user I/Os. The TDI, TCK, and TDO pins are transformed from user I/Os into BST pins when the TMS pin is LOW at the first rising edge of TCK. The TDI, TCK, and TDO pins return to user I/Os when TMS is held HIGH for at least five TCK cycles. 1-10 Revision 10 Designer software is a place-and-route tool and provides a comprehensive suite of backend support tools for FPGA development. The Designer software includes timing-driven place-and-route, and a world-class integrated static timing analyzer and constraints editor. With the Designer software, a user can lock his/her design pins before layout while minimally impacting the results of place-and-route. Additionally, the back-annotation flow is compatible with all the major simulators and the simulation results can be cross-probed with Silicon Explorer II, Microsemi integrated verification and logic analysis tool. Another tool included in the Designer software is the SmartGen core generator, which easily creates popular and commonly used logic functions for implementation into your schematic or HDL design. Microsemi's Designer software is compatible with the most popular FPGA design entry and verification tools from companies such as Mentor Graphics, Synopsys, and Cadence Design Systems. The Designer software is available for both the Windows and UNIX operating systems. 1-14 Revision 10 ### **Related Documents** ### **Datasheet** eX Automotive Family FPGAs www.microsemi.com/soc/documents/eX Auto DS.pdf ### **Application Notes** Maximizing Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros www.microsemi.com/soc/documents/CC Macro AN.pdf Implementation of Security in Microsemi Antifuse FPGAs www.microsemi.com/soc/documents/Antifuse\_Security\_AN.pdf Microsemi eX, SX-A, and RT54SX-S I/Os www.microsemi.com/soc/documents/antifuseIO AN.pdf Microsemi SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications www.microsemi.com/soc/documents/HotSwapColdSparing AN.pdf Design For Low Power in Microsemi Antifuse FPGAs www.microsemi.com/soc/documents/Low\_Power\_AN.pdf Programming Antifuse Devices www.microsemi.com/soc/documents/AntifuseProgram AN.pdf ### **User Guides** Silicon Sculptor II User's Guide www.microsemi.com/soc/documents/SiliSculptII\_Sculpt3\_ug.pdf ### **Miscellaneous** Libero IDE flow www.microsemi.com/soc/products/tools/libero/flow.html ### 2.5 V / 3.3 V /5.0 V Operating Conditions Table 1-9 • Absolute Maximum Ratings\* | Symbol | Parameter | Limits | Units | |------------------|-----------------------------|---------------------------|-------| | VCCI | DC Supply Voltage for I/Os | -0.3 to +6.0 | V | | VCCA | DC Supply Voltage for Array | -0.3 to +3.0 | V | | VI | Input Voltage | -0.5 to +5.75 | V | | VO | Output Voltage | -0.5 to +V <sub>CCI</sub> | V | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | Note: \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the Recommended Operating Conditions. Table 1-10 • Recommended Operating Conditions | Parameter | Commercial | Industrial | Units | |--------------------------------------|--------------|--------------|-------| | Temperature Range* | 0 to +70 | -40 to +85 | °C | | 2.5V Power Supply Range (VCCA, VCCI) | 2.3 to 2.7 | 2.3 to 2.7 | V | | 3.3V Power Supply Range (VCCI) | 3.0 to 3.6 | 3.0 to 3.6 | V | | 5.0V Power Supply Range (VCCI) | 4.75 to 5.25 | 4.75 to 5.25 | V | *Note:* \*Ambient temperature $(T_A)$ . Table 1-11 • Typical eX Standby Current at 25°C | Product | VCCA= 2.5 V<br>VCCI = 2.5 V | VCCA = 2.5 V<br>VCCI = 3.3 V | VCCA = 2.5 V<br>VCCI = 5.0 V | |---------|-----------------------------|------------------------------|------------------------------| | eX64 | 397 μΑ | 497 μA | 700 μA | | eX128 | 696 μΑ | 795 μA | 1,000 μΑ | | eX256 | 698 µA | 796 µA | 2,000 μΑ | 1-16 Revision 10 # 2.5 V LVCMOS2 Electrical Specifications | | | | Co | mmercial | In | dustrial | | |------------------------------------|----------------------------------------------------|-------------------|------------|---------------|----------|------------|-------| | Symbol | Parameter | | Min. | Max. | Min. | Max. | Units | | VOH | VCCI = MIN, VI = VIH or VIL | (IOH = -100 mA) | 2.1 | | 2.1 | | V | | | VCCI = MIN, VI = VIH or VIL | (IOH = -1 mA) | 2.0 | | 2.0 | | V | | | VCCI = MIN, VI = VIH or VIL | (IOH = -2 mA) | 1.7 | | 1.7 | | V | | VOL | VCCI = MIN, VI = VIH or VIL | (IOL = 100 mA) | | 0.2 | | 0.2 | V | | | VCCI = MIN, VI = VIH or VIL | (IOL = 1mA) | | 0.4 | | 0.4 | V | | | VCCI = MIN,VI = VIH or VIL | (IOL = 2 mA) | | 0.7 | | 0.7 | V | | VIL | Input Low Voltage, VOUT ≤ VOL (max.) | | -0.3 | 0.7 | -0.3 | 0.7 | V | | VIH | Input High Voltage, VOUT ≥ VOH (min.) | | 1.7 | VCCI + 0.3 | 1.7 | VCCI + 0.3 | V | | IIL/ IIH | Input Leakage Current, VIN = VCCI or GND | | <b>–10</b> | 10 | -10 | 10 | μA | | IOZ | 3-State Output Leakage Current, VOUT = VCCI or GND | | -10 | 10 | -10 | 10 | μΑ | | t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time | | | 10 | | 10 | ns | | C <sub>IO</sub> | I/O Capacitance | | | 10 | | 10 | pF | | ICC <sup>3,4</sup> | Standby Current | | | 1.0 | | 3.0 | mA | | IV Curve | Can be derived from the IBIS model at v | www.microsemi.com | /soc/cu | ıstsup/models | /ibis.ht | ml. | | #### Notes - 1. $t_R$ is the transition time from 0.7 V to 1.7 V. - 2. $t_F$ is the transition time from 1.7 V to 0.7 V. - 3. $I_{CC}$ max Commercial -F = 5.0 mA - 4. $I_{CC} = I_{CCI} + I_{CCA}$ ## **Input Buffer Delays** Table 1-14 • Input Buffer Delays ## **C-Cell Delays** Table 1-15 • C-Cell Delays 1-24 Revision 10 ## **eX Family Timing Characteristics** Table 1-17 • eX Family Timing Characteristics (Worst-Case Commercial Conditions, VCCA = 2.3 V, T<sub>J</sub> = 70°C) | | | −P S | peed | Std S | Speed | −F S | peed | | |----------------------|-----------------------------------------|------|------|-------|-------|------|------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | C-Cell Propa | agation Delays <sup>1</sup> | | | | | | | | | t <sub>PD</sub> | Internal Array Module | | 0.7 | | 1.0 | | 1.4 | ns | | Predicted Ro | outing Delays <sup>2</sup> | | | | | | | | | t <sub>DC</sub> | FO=1 Routing Delay, DirectConnect | | 0.1 | | 0.1 | | 0.2 | ns | | t <sub>FC</sub> | FO=1 Routing Delay, FastConnect | | 0.3 | | 0.5 | | 0.7 | ns | | t <sub>RD1</sub> | FO=1 Routing Delay | | 0.3 | | 0.5 | | 0.7 | ns | | t <sub>RD2</sub> | FO=2 Routing Delay | | 0.4 | | 0.6 | | 8.0 | ns | | t <sub>RD3</sub> | FO=3 Routing Delay | | 0.5 | | 8.0 | | 1.1 | ns | | t <sub>RD4</sub> | FO=4 Routing Delay | | 0.7 | | 1.0 | | 1.3 | ns | | t <sub>RD8</sub> | FO=8 Routing Delay | | 1.2 | | 1.7 | | 2.4 | ns | | t <sub>RD12</sub> | FO=12 Routing Delay | | 1.7 | | 2.5 | | 3.5 | ns | | R-Cell Timin | g | | | | | | | | | t <sub>RCO</sub> | Sequential Clock-to-Q | | 0.6 | | 0.9 | | 1.3 | ns | | t <sub>CLR</sub> | Asynchronous Clear-to-Q | | 0.6 | | 8.0 | | 1.2 | ns | | t <sub>PRESET</sub> | Asynchronous Preset-to-Q | | 0.7 | | 0.9 | | 1.3 | ns | | t <sub>SUD</sub> | Flip-Flop Data Input Set-Up | 0.5 | | 0.7 | | 1.0 | | ns | | t <sub>HD</sub> | Flip-Flop Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WASYN</sub> | Asynchronous Pulse Width | 1.3 | | 1.9 | | 2.6 | | ns | | t <sub>RECASYN</sub> | Asynchronous Recovery Time | 0.3 | | 0.5 | | 0.7 | | ns | | t <sub>HASYN</sub> | Asynchronous Hold Time | 0.3 | | 0.5 | | 0.7 | | ns | | 2.5 V Input N | Module Propagation Delays | | | | | | | | | t <sub>INYH</sub> | Input Data Pad-to-Y HIGH | | 0.6 | | 0.9 | | 1.3 | ns | | t <sub>INYL</sub> | Input Data Pad-to-Y LOW | | 8.0 | | 1.1 | | 1.5 | ns | | 3.3 V Input N | Module Propagation Delays | | | | | | | | | t <sub>INYH</sub> | Input Data Pad-to-Y HIGH | | 0.7 | | 1.0 | | 1.4 | ns | | t <sub>INYL</sub> | Input Data Pad-to-Y LOW | | 0.9 | | 1.3 | | 1.8 | ns | | 5.0 V Input N | Module Propagation Delays | | | | | | | | | t <sub>INYH</sub> | Input Data Pad-to-Y HIGH | | 0.7 | | 1.0 | | 1.4 | ns | | t <sub>INYL</sub> | Input Data Pad-to-Y LOW | | 0.9 | | 1.3 | | 1.8 | ns | | Input Modul | e Predicted Routing Delays <sup>2</sup> | | | | | | | | | t <sub>IRD1</sub> | FO=1 Routing Delay | | 0.3 | | 0.4 | | 0.5 | ns | | t <sub>IRD2</sub> | FO=2 Routing Delay | | 0.4 | | 0.6 | | 8.0 | ns | | t <sub>IRD3</sub> | FO=3 Routing Delay | | 0.5 | | 0.8 | | 1.1 | ns | | t <sub>IRD4</sub> | FO=4 Routing Delay | | 0.7 | | 1.0 | | 1.3 | ns | | t <sub>IRD8</sub> | FO=8 Routing Delay | | 1.2 | | 1.7 | | 2.4 | ns | | t <sub>IRD12</sub> | FO=12 Routing Delay | | 1.7 | | 2.5 | | 3.5 | ns | ### Notes: <sup>1.</sup> For dual-module macros, use $t_{PD} + t_{RD1} + t_{PDn}$ , $t_{RCO} + t_{RD1} + t_{PDn}$ or $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate. 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Table 1-19 • eX Family Timing Characteristics (Worst-Case Commercial Conditions VCCA = 2.3V, VCCI = 2.3 V or 3.0V, $T_J = 70^{\circ}C$ ) | | | '–P' | '-P' Speed | | 'Std' Speed | | '-F' Speed | | |---------------------------------------------|-----------------------------------------------------------|------|------------|------|-------------|------|------------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Dedicated (Hard-Wired) Array Clock Networks | | | | | | | | | | t <sub>HCKH</sub> | Input LOW to HIGH (Pad to R-Cell Input) | | 1.1 | | 1.6 | | 2.3 | ns | | t <sub>HCKL</sub> | Input HIGH to LOW (Pad to R-Cell Input) | | 1.1 | | 1.6 | | 2.3 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width HIGH | 1.4 | | 2.0 | | 2.8 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width LOW | 1.4 | | 2.0 | | 2.8 | | ns | | t <sub>HCKSW</sub> | Maximum Skew | | <0.1 | | <0.1 | | <0.1 | ns | | t <sub>HP</sub> | Minimum Period | 2.8 | | 4.0 | | 5.6 | | ns | | f <sub>HMAX</sub> | Maximum Frequency | | 357 | | 250 | | 178 | MHz | | Routed Arra | Routed Array Clock Networks | | | | | | | | | t <sub>RCKH</sub> | Input LOW to HIGH (Light Load) (Pad to R-Cell Input) MAX. | | 1.0 | | 1.4 | | 2.0 | ns | | t <sub>RCKL</sub> | Input HIGH to LOW (Light Load) (Pad to R-Cell Input) MAX. | | 1.0 | | 1.4 | | 2.0 | ns | | t <sub>RCKH</sub> | Input LOW to HIGH (50% Load) (Pad to R-Cell Input) MAX. | | 1.2 | | 1.7 | | 2.4 | ns | | t <sub>RCKL</sub> | Input HIGH to LOW (50% Load) (Pad to R-Cell Input) MAX. | | 1.2 | | 1.7 | | 2.4 | ns | | t <sub>RCKH</sub> | Input LOW to HIGH (100% Load) (Pad to R-Cell Input) MAX. | | 1.4 | | 2.0 | | 2.8 | ns | | t <sub>RCKL</sub> | Input HIGH to LOW (100% Load) (Pad to R-Cell Input) MAX. | | 1.4 | | 2.0 | | 2.8 | ns | | t <sub>RPWH</sub> | Min. Pulse Width HIGH | 1.4 | | 2.0 | | 2.8 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width LOW | 1.4 | | 2.0 | | 2.8 | | ns | | t <sub>RCKSW</sub> * | Maximum Skew (Light Load) | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>RCKSW</sub> * | Maximum Skew (50% Load) | | 0.2 | | 0.2 | | 0.3 | ns | | t <sub>RCKSW</sub> * | Maximum Skew (100% Load) | | 0.1 | | 0.1 | | 0.2 | ns | Note: \*Clock skew improves as the clock network becomes more heavily loaded. ### **Pin Description** #### CLKA/B Routed Clock A and B These pins are clock inputs for clock distribution networks. Input levels are compatible with standard TTL or LVTTL specifications. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. #### GND Ground LOW supply voltage. ## HCLK Dedicated (Hardwired) Array Clock This pin is the clock input for sequential modules. Input levels are compatible with standard TTL or LVTTL specifications. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. #### I/O Input/Output The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL or LVTTL specifications. Unused I/O pins are automatically tristated by the Designer software. #### LP Low Power Pin Controls the low power mode of the eX devices. The device is placed in the low power mode by connecting the LP pin to logic HIGH. In low power mode, all I/Os are tristated, all input buffers are turned OFF, and the core of the device is turned OFF. To exit the low power mode, the LP pin must be set LOW. The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume normal operation 200 $\mu$ s after the LP pin is driven to a logic LOW. LP pin should not be left floating. Under normal operating condition it should be tied to GND via 10 k $\Omega$ resistor. #### NC No Connection This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device. ### PRA/PRB, I/O Probe A/B The Probe pin is used to output data from any user-defined design node within the device. This diagnostic pin can be used independently or in conjunction with the other probe pin to allow real-time diagnostic output of any signal path within the device. The Probe pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. ### TCK, I/O Test Clock Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. ### TDI, I/O Test Data Input Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. #### TDO, I/O Test Data Output Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. When Silicon Explorer is being used, TDO will act as an output when the "checksum" command is run. It will return to user I/O when "checksum" is complete. ## **TQ100** Note: For Package Manufacturing and Environmental information, visit Resource center at www.microsemi.com/soc/products/rescenter/package/index.html. # 3 – Datasheet Information ## **List of Changes** The following table lists critical changes that were made in the current version of the document. | Revision | Changes | Page | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Revision 10<br>(October 2012) | The "User Security" section was revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement industry standard security (SAR 34677). | 1-5 | | | Package names used in the "Product Profile" section and "Package Pin Assignments" section were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 34779). | | | Revision 9<br>(June 2011) | The versioning system for datasheets has been changed. Datasheets are assigned a revision number that increments each time the datasheet is revised. The "eX Device Status" table indicates the status for each device in the device family. | II | | | The Chip Scale packages (CS49, CS128, CS181) are no longer offered for eX devices. They have been removed from the product family information. Pin tables for CSP packages have been removed from the datasheet (SAR 32002). | N/A | | Revision 8<br>(v4.3, June 2006) | The "Ordering Information" was updated with RoHS information. The TQFP measurement was also updated. | II | | | The "Dedicated Test Mode" was updated. | 1-10 | | | Note 5 was added to the "3.3 V LVTTL Electrical Specifications" and "5.0 V TTL Electrical Specifications" tables | 1-18 | | | The "LP Low Power Pin" description was updated. | 1-31 | | Revision 7<br>(v4.2, June 2004) | The "eX Timing Model" was updated. | 1-22 | | v4.1 | The "Development Tool Support" section was updated. | 1-13 | | | The "Package Thermal Characteristics" section was updated. | 1-21 | | v4.0 | The "Product Profile" section was updated. | 1-I | | | The "Ordering Information" section was updated. | 1-II | | | The "Temperature Grade Offerings" section is new. | 1-III | | | The "Speed Grade and Temperature Grade Matrix" section is new. | 1-III | | | The "eX FPGA Architecture and Characteristics" section was updated. | 1-1 | | | The "Clock Resources" section was updated. | 1-3 | | | Table 1-1 •Connections of Routed Clock Networks, CLKA and CLKB is new. | 1-4 | | | The "User Security" section was updated. | 1-5 | | | The "I/O Modules" section was updated. | 1-5 | | | The "Hot-Swapping" section was updated. | 1-6 | | | The "Power Requirements" section was updated. | 1-6 | | | The "Low Power Mode" section was updated. | 1-6 | | | The "Boundary Scan Testing (BST)" section was updated. | 1-10 | | | The "Dedicated Test Mode" section was updated. | 1-10 | ### Datasheet Information | Revision | Changes | | | | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--|--| | v4.0<br>(continued) | The "Flexible Mode" section was updated. | 1-10 | | | | | Table 1-5 •Boundary-Scan Pin Configurations and Functions is new. | | | | | | The "TRST Pin" section was updated. | | | | | | The "Probing Capabilities" section is new. | 1-12 | | | | | The "Programming" section was updated. | | | | | | The "Probing Capabilities" section was updated. | | | | | | The "Silicon Explorer II Probe" section was updated. | | | | | | The "Design Considerations" section was updated. | | | | | | The "Development Tool Support" section was updated. | | | | | | The "Absolute Maximum Ratings*" section was updated. | | | | | | The "Temperature and Voltage Derating Factors" section was updated. | | | | | | The "TDI, I/O Test Data Input" section was updated. | | | | | | The "TDO, I/O Test Data Output" section was updated. | 1-31 | | | | | The "TMS Test Mode Select" section was updated. | 1-32 | | | | | The "TRST, I/O Boundary Scan Reset Pin" section was updated. | 1-32 | | | | | All VSV pins were changed to VCCA. The change affected the following pins: | | | | | | 64-Pin TQFP – Pin 36 | | | | | | 100-Pin TQFP – Pin 57 | | | | | | 49-Pin CSP – Pin D5 | | | | | | 128-Pin CSP— Pin H11 and Pin J1 for eX256 | | | | | | 180-Pin CSP – Pins J12 and K2 | 4.40 | | | | v3.0 | The "Recommended Operating Conditions" section has been changed. | 1-16 | | | | | The "3.3 V LVTTL Electrical Specifications" section has been updated. | 1-18<br>1-18 | | | | | The "5.0 V TTL Electrical Specifications" section has been updated. | | | | | | The "Total Dynamic Power (mW)" section is new. | | | | | | The "System Power at 5%, 10%, and 15% Duty Cycle" section is new. | | | | | | The "eX Timing Model" section has been updated. | | | | | v2.0.1 | The I/O Features table, Table 1-2 on page 1-6, was updated. | 1-6<br>1-7 | | | | | The table, "Standby Power of eX Devices in LP Mode Typical Conditions, VCCA, VCCI = 2.5 V, TJ = 25° C" section, was updated. | | | | | | "Typical eX Standby Current at 25°C" section is a new table. | | | | | | The table in the section, "Package Thermal Characteristics" section has been updated for the 49-Pin CSP. | | | | | | The "eX Timing Model" section has been updated. | 1-22 | | | | | The timing numbers found in, "eX Family Timing Characteristics" section have been updated. | 1-27 | | | | | The V <sub>SV</sub> pin has been added to the "Pin Description" section. | 1-31 | | | | | Please see the following pin tables for the $V_{SV}$ pin and an important footnote including the pin: "TQ64", "TQ100", "128-Pin CSP", and "180-Pin CSP". | | | | | | The figure, "TQ64" section has been updated. | 2-1 | | | 3-2 Revision 10 Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at www.microsemi.com. © 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.