



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                      |
|--------------------------------|----------------------------------------------------------------------|
| Product Status                 | Obsolete                                                             |
| Number of LABs/CLBs            | -                                                                    |
| Number of Logic Elements/Cells | 256                                                                  |
| Total RAM Bits                 | -                                                                    |
| Number of I/O                  | 46                                                                   |
| Number of Gates                | 6000                                                                 |
| Voltage - Supply               | 2.3V ~ 2.7V                                                          |
| Mounting Type                  | Surface Mount                                                        |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                      |
| Package / Case                 | 64-LQFP                                                              |
| Supplier Device Package        | 64-TQFP (10x10)                                                      |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/ex128-tq64 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Ordering Information**



## **eX Device Status**

| eX Devices | Status     |
|------------|------------|
| eX64       | Production |
| eX128      | Production |
| eX256      | Production |

## **Plastic Device Resources**

|        | User I/Os (Including Clock Buffers) |       |
|--------|-------------------------------------|-------|
| Device | TQ64                                | TQ100 |
| eX64   | 41                                  | 56    |
| eX128  | 46                                  | 70    |
| eX256  | —                                   | 81    |

Note: TQ = Thin Quad Flat Pack



## **Temperature Grade Offerings**

| Device\ Package | TQ64    | TQ100   |
|-----------------|---------|---------|
| eX64            | C, I, A | C, I, A |
| eX128           | C, I, A | C, I, A |
| eX256           | C, I, A | C, I, A |

Note: C = Commercial

l = Industrial

A = Automotive

## **Speed Grade and Temperature Grade Matrix**

|   | -F           | Std          | –P           |
|---|--------------|--------------|--------------|
| С | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 1 |              | $\checkmark$ | $\checkmark$ |
| A |              | $\checkmark$ |              |

*Note: P* = Approximately 30% faster than Standard

*–F* = Approximately 40% slower than Standard

Refer to the eX Automotive Family FPGAs datasheet for details on automotive temperature offerings.

Contact your local Microsemi representative for device availability.



## **Table of Contents**

### eX FPGA Architecture and Characteristics

| General Description                       | 1-1  |
|-------------------------------------------|------|
| eX Family Architecture                    | 1-1  |
| Other Architectural Features              | 1-5  |
| Design Considerations                     | 1-13 |
| Related Documents                         | 1-15 |
| 2.5 V / 3.3 V /5.0 V Operating Conditions | 1-16 |
| 2.5 V LVCMOS2 Electrical Specifications   | 1-17 |
| 3.3 V LVTTL Electrical Specifications     | 1-18 |
| 5.0 V TTL Electrical Specifications       | 1-18 |
| Power Dissipation                         | 1-19 |
| Thermal Characteristics                   | 1-21 |
| Package Thermal Characteristics           | 1-21 |
| eX Timing Model                           | 1-22 |
| Output Buffer Delays                      | 1-23 |
| AC Test Loads                             | 1-23 |
| Input Buffer Delays                       | 1-24 |
| C-Cell Delays                             | 1-24 |
| Cell Timing Characteristics               | 1-25 |
| Timing Characteristics                    | 1-26 |
| eX Family Timing Characteristics          | 1-27 |
| Pin Description                           | 1-31 |
|                                           |      |
| Package Pin Assignments                   |      |
| TQ64                                      |      |
| TQ100                                     |      |

### **Datasheet Information**

| List of Changes                         | 3-1 |
|-----------------------------------------|-----|
| Datasheet Categories                    | 3-4 |
| Export Administration Regulations (EAR) | 3-4 |

## 1 – eX FPGA Architecture and Characteristics

### **General Description**

The eX family of FPGAs is a low-cost solution for low-power, high-performance designs. The inherent low power attributes of the antifuse technology, coupled with an additional low static power mode, make these devices ideal for power-sensitive applications. Fabricated with an advanced 0.22 mm CMOS antifuse technology, these devices achieve high performance with no power penalty.

## **eX Family Architecture**

Microsemi eX family is implemented on a high-voltage twin-well CMOS process using 0.22  $\mu$ m design rules. The eX family architecture uses a "sea-of-modules" structure where the entire floor of the device is covered with a grid of logic modules with virtually no chip area lost to interconnect elements or routing. Interconnection among these logic modules is achieved using Microsemi patented metal-to-metal programmable antifuse interconnect elements. The antifuse interconnect is made up of a combination of amorphous silicon and dielectric material with barrier metals and has an "on" state resistance of 25 $\Omega$  with a capacitance of 1.0fF for low-signal impedance. The antifuses are normally open circuit and, when programmed, form a permanent low-impedance connection. The eX family provides two types of logic modules, the register cell (R-cell) and the combinatorial cell (C-cell).

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1-1). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional flexibility while allowing mapping of synthesized functions into the eX FPGA. The clock source for the R-cell can be chosen from either the hard-wired clock or the routed clock.

The C-cell implements a range of combinatorial functions up to five inputs (Figure 1-2 on page 1-2). Inclusion of the DB input and its associated inverter function enables the implementation of more than 4,000 combinatorial functions in the eX architecture in a single module.

Two C-cells can be combined together to create a flip-flop to imitate an R-cell via the use of the CC macro. This is particularly useful when implementing non-timing-critical paths and when the design engineer is running out of R-cells. More information about the CC macro can be found in the *Maximizing Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros* application note.



Figure 1-1 • R-Cell



### **Module Organization**

C-cell and R-cell logic modules are arranged into horizontal banks called Clusters, each of which contains two C-cells and one R-cell in a C-R-C configuration.

Clusters are further organized into modules called SuperClusters for improved design efficiency and device performance, as shown in Figure 1-3. Each SuperCluster is a two-wide grouping of Clusters.







Figure 1-3 • Cluster Organization



## **Other Architectural Features**

#### Performance

The combination of architectural features described above enables eX devices to operate with internal clock frequencies exceeding 350 MHz for very fast execution of complex logic functions. The eX family is an optimal platform upon which the functionality previously contained in CPLDs can be integrated. eX devices meet the performance goals of gate arrays, and at the same time, present significant improvements in cost and time to market. Using timing-driven place-and-route tools, designers can achieve highly deterministic device performance.

### **User Security**

Microsemi FuseLock advantage provides the highest level of protection in the FPGA industry against unauthorized modifications. In addition to the inherent strengths of the architecture, special security fuses that are intended to prevent internal probing and overwriting are hidden throughout the fabric of the device. They are located such that they cannot be accessed or bypassed without destroying the rest of the device, making Microsemi antifuse FPGAs highly resistant to both invasive and more subtle noninvasive attacks.

Look for this symbol to ensure your valuable IP is secure. The FuseLock Symbol on the FPGA ensures that the device is safeguarded to cryptographic attacks.



#### Figure 1-7 • Fuselock

For more information, refer to Implementation of Security in Microsemi Antifuse FPGAs application note.

### **I/O Modules**

Each I/O on an eX device can be configured as an input, an output, a tristate output, or a bidirectional pin. Even without the inclusion of dedicated I/O registers, these I/Os, in combination with array registers, can achieve clock-to-out (pad-to-pad) timing as fast as 3.9 ns. I/O cells in eX devices do not contain embedded latches or flip-flops and can be inferred directly from HDL code. The device can easily interface with any other device in the system, which in turn enables parallel design of system components and reduces overall design time.

All unused I/Os are configured as tristate outputs by Microsemi's Designer software, for maximum flexibility when designing new boards or migrating existing designs. Each I/O module has an available pull-up or pull-down resistor of approximately 50 k $\Omega$  that can configure the I/O in a known state during power-up. Just shortly before V<sub>CCA</sub> reaches 2.5 V, the resistors are disabled and the I/Os will be controlled by user logic.



To exit the LP mode, the LP pin must be driven LOW for over 200  $\mu s$  to allow for the charge pumps to power-up and device initialization can begin.

Table 1-3 illustrates the standby current of eX devices in LP mode.

| Table 1-3 | <ul> <li>Standby Power of eX Devices in LP Mode Typical Conditions, V<sub>CCA</sub>, V<sub>CCI</sub> = 2.5 V,</li> </ul> |
|-----------|--------------------------------------------------------------------------------------------------------------------------|
|           | $T_{J} = 25^{\circ} C$                                                                                                   |

| Product | Low Power Standby Current | Units |
|---------|---------------------------|-------|
| eX64    | 100                       | μΑ    |
| eX128   | 111                       | μA    |
| eX256   | 134                       | μΑ    |

Table 1-5 describes the different configuration requirements of BST pins and their functionality in different modes.

| Mode                | Designer "Reserve JTAG" Selection | TAP Controller State        |
|---------------------|-----------------------------------|-----------------------------|
| Dedicated (JTAG)    | Checked                           | Any                         |
| Flexible (User I/O) | Unchecked                         | Test-Logic-Reset            |
| Flexible (JTAG)     | Unchecked                         | Any EXCEPT Test-Logic-Reset |

Table 1-5 • Boundary-Scan Pin Configurations and Functions

### **TRST Pin**

The TRST pin functions as a dedicated Boundary-Scan Reset pin when the **Reserve JTAG Test Reset** option is selected, as shown in Figure 1-12. An internal pull-up resistor is permanently enabled on the TRST pin in this mode. It is recommended to connect this pin to GND in normal operation to keep the JTAG state controller in the Test-Logic-Reset state. When JTAG is being used, it can be left floating or be driven HIGH.

When the **Reserve JTAG Test Reset** option is not selected, this pin will function as a regular I/O. If unused as an I/O in the design, it will be configured as a tristated output.

### **JTAG Instructions**

Table 1-6 lists the supported instructions with the corresponding IR codes for eX devices.

| Instructions (IR4: IR0) | Binary Code |
|-------------------------|-------------|
| EXTEST                  | 00000       |
| SAMPLE / PRELOAD        | 00001       |
| INTEST                  | 00010       |
| USERCODE                | 00011       |
| IDCODE                  | 00100       |
| HIGHZ                   | 01110       |
| CLAMP                   | 01111       |
| Diagnostic              | 10000       |
| BYPASS                  | 11111       |
| Reserved                | All others  |

Table 1-7 lists the codes returned after executing the IDCODE instruction for eX devices. Note that bit 0 is always "1." Bits 11-1 are always "02F", which is Microsemi SoC Products Group's manufacturer code.

| Device | Revision | Bits 31-28 | Bits 27-12 |
|--------|----------|------------|------------|
| eX64   | 0        | 8          | 40B2, 42B2 |
| eX128  | 0        | 9          | 40B0, 42B0 |
| eX256  | 0        | 9          | 40B5, 42B5 |
| eX64   | 1        | A          | 40B2, 42B2 |
| eX128  | 1        | В          | 40B0, 42B0 |
| eX256  | 1        | В          | 40B5, 42B5 |

Table 1-7 • IDCODE for eX Devices



### Programming

Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon Sculptor II is a compact, robust, single-site and multi-site device programmer for the PC.

With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are programmed. Silicon Sculptor II also provides extensive hardware self-testing capability.

The procedure for programming an eX device using Silicon Sculptor II is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via in-house programming from the factory.

For more details on programming eX devices, please refer to the *Programming Antifuse Devices* application note and the *Silicon Sculptor II User's Guide*.

### **Probing Capabilities**

eX devices provide internal probing capability that is accessed with the JTAG pins. The Silicon Explorer II Diagnostic hardware is used to control the TDI, TCK, TMS and TDO pins to select the desired nets for debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the PRA/PRB output pins for observation. Probing functionality is activated when the BST pins are in JTAG mode and the TRST pin is driven HIGH or left floating. If the TRST pin is held LOW, the TAP controller will remain in the Test-Logic-Reset state so no probing can be performed. The Silicon Explorer II automatically places the device into JTAG mode, but the user must drive the TRST pin HIGH or allow the internal pull-up resistor to pull TRST HIGH.

When you select the **Reserve Probe Pin** box, as shown in Figure 1-12 on page 1-10, the layout tool reserves the PRA and PRB pins as dedicated outputs for probing. This reserve option is merely a guideline. If the Layout tool requires that the PRA and PRB pins be user I/Os to achieve successful layout, the tool will use these pins for user I/Os. If you assign user I/Os to the PRA and PRB pins and select the **Reserve Probe Pin** option, Designer Layout will override the "Reserve Probe Pin" option and place your user I/Os on those pins.

To allow for probing capabilities, the security fuse must not be programmed. Programming the security fuse will disable the probe circuitry. Table 1-8 on page 1-13 summarizes the possible device configurations for probing once the device leaves the Test-Logic-Reset JTAG state.

#### Silicon Explorer II Probe

Silicon Explorer II is an integrated hardware and software solution that, in conjunction with Microsemi Designer software tools, allow users to examine any of the internal nets of the device while it is operating in a prototype or a production system. The user can probe into an eX device via the PRA and PRB pins without changing the placement and routing of the design and without using any additional resources. Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the debug cycle.

Silicon Explorer II does not require re-layout or additional MUXes to bring signals out to an external pin, which is necessary when using programmable logic devices from other suppliers.

Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-13 on page 1-13 illustrates the interconnection between Silicon Explorer II and the eX device to perform in-circuit verification.



## **Design Considerations**

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Since these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the probe circuitry. It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (TDI, TCK, TMS, TDO, PRA, PRB). The  $70\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

| JTAG Mode | TRST <sup>1</sup> | Security Fuse<br>Programmed | PRA, PRB <sup>2</sup> | TDI, TCK, TDO <sup>2</sup> |
|-----------|-------------------|-----------------------------|-----------------------|----------------------------|
| Dedicated | LOW               | No                          | User I/O <sup>3</sup> | Probing Unavailable        |
| Flexible  | LOW               | No                          | User I/O <sup>3</sup> | User I/O <sup>3</sup>      |
| Dedicated | HIGH              | No                          | Probe Circuit Outputs | Probe Circuit Inputs       |
| Flexible  | HIGH              | No                          | Probe Circuit Outputs | Probe Circuit Inputs       |
| -         | _                 | Yes                         | Probe Circuit Secured | Probe Circuit Secured      |

Notes:

1. If TRST pin is not reserved, the device behaves according to TRST = HIGH in the table.

- 2. Avoid using the TDI, TCK, TDO, PRA, and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.
- 3. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. Unused pins are automatically tristated by Microsemi Designer software.





### **Development Tool Support**

The eX family of FPGAs is fully supported by both Libero® Integrated Design Environment and Designer FPGA Development software. Libero IDE is a design management environment that streamlines the design flow. Libero IDE provides an integrated design manager that seamlessly integrates design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Additionally, Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify<sup>®</sup> for Microsemi from Synplicity<sup>®</sup>, ViewDraw for Microsemi from Mentor Graphics, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics<sup>®</sup>, WaveFormer Lite<sup>™</sup> from SynaptiCAD<sup>™</sup>, and Designer software from Microsemi. Refer to the *Libero IDE flow* (located on Microsemi SoC Product Group's website) diagram for more information.

Microsemi eX Family FPGAs

## 2.5 V LVCMOS2 Electrical Specifications

|                                    |                                                       |                   | Commercial |               | Industrial |            |       |
|------------------------------------|-------------------------------------------------------|-------------------|------------|---------------|------------|------------|-------|
| Symbol                             | Parameter                                             |                   | Min.       | Max.          | Min.       | Max.       | Units |
| VOH                                | VCCI = MIN, VI = VIH or VIL                           | (IOH = -100 mA)   | 2.1        |               | 2.1        |            | V     |
|                                    | VCCI = MIN, VI = VIH or VIL                           | (IOH = -1 mA)     | 2.0        |               | 2.0        |            | V     |
|                                    | VCCI = MIN, VI = VIH or VIL                           | (IOH = –2 mA)     | 1.7        |               | 1.7        |            | V     |
| VOL                                | VCCI = MIN, VI = VIH or VIL                           | (IOL = 100 mA)    |            | 0.2           |            | 0.2        | V     |
|                                    | VCCI = MIN, VI = VIH or VIL                           | (IOL = 1mA)       |            | 0.4           |            | 0.4        | V     |
|                                    | VCCI = MIN,VI = VIH or VIL                            | (IOL = 2 mA)      |            | 0.7           |            | 0.7        | V     |
| VIL                                | Input Low Voltage, VOUT $\leq$ VOL (max.)             |                   | -0.3       | 0.7           | -0.3       | 0.7        | V     |
| VIH                                | Input High Voltage, VOUT $\ge$ VOH (min.)             |                   | 1.7        | VCCI + 0.3    | 1.7        | VCCI + 0.3 | V     |
| IIL/ IIH                           | Input Leakage Current, VIN = VCCI or<br>GND           |                   | -10        | 10            | -10        | 10         | μA    |
| IOZ                                | 3-State Output Leakage Current,<br>VOUT = VCCI or GND |                   | -10        | 10            | -10        | 10         | μA    |
| t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time                                 |                   |            | 10            |            | 10         | ns    |
| C <sub>IO</sub>                    | I/O Capacitance                                       |                   |            | 10            |            | 10         | pF    |
| ICC <sup>3,4</sup>                 | Standby Current                                       |                   |            | 1.0           |            | 3.0        | mA    |
| IV Curve                           | Can be derived from the IBIS model at v               | www.microsemi.com | n/soc/cu   | istsup/models | /ibis.ht   | ml.        |       |

Notes:

1.  $t_R$  is the transition time from 0.7 V to 1.7 V.

2.  $t_F$  is the transition time from 1.7 V to 0.7 V.

3.  $I_{CC}$  max Commercial -F = 5.0 mA

 $4. \quad I_{CC} = I_{CCI} + I_{CCA}$ 

## 🌜 Microsemi.

eX FPGA Architecture and Characteristics

## **Input Buffer Delays**





## **C-Cell Delays**



Table 1-15 • C-Cell Delays



eX FPGA Architecture and Characteristics

## **Timing Characteristics**

Timing characteristics for eX devices fall into three categories: family-dependent, device-dependent, and design-dependent. The input and output buffer characteristics are common to all eX family members. Internal routing delays are device-dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design are complete. Delay values may then be determined by using the Timer utility or performing simulation with post-layout delays.

### **Critical Nets and Typical Nets**

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to six percent of the nets in a design may be designated as critical.

### Long Tracks

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three to five antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, no more than six percent of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 8.4 ns delay. This additional delay is represented statistically in higher fanout routing delays.

### **Timing Derating**

eX devices are manufactured with a CMOS process. Therefore, device performance varies according to temperature, voltage, and process changes. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

### **Temperature and Voltage Derating Factors**

#### Table 1-16 • Temperature and Voltage Derating Factors

(Normalized to Worst-Case Commercial, T<sub>J</sub> = 70°C, VCCA = 2.3V)

|      | Junction Temperature (T <sub>J</sub> ) |      |      |      |      |      |      |
|------|----------------------------------------|------|------|------|------|------|------|
| VCCA | -55                                    | -40  | 0    | 25   | 70   | 85   | 125  |
| 2.3  | 0.79                                   | 0.80 | 0.87 | 0.88 | 1.00 | 1.04 | 1.13 |
| 2.5  | 0.74                                   | 0.74 | 0.81 | 0.83 | 0.93 | 0.97 | 1.06 |
| 2.7  | 0.69                                   | 0.70 | 0.76 | 0.78 | 0.88 | 0.91 | 1.00 |

## 🔨 Microsemi

eX FPGA Architecture and Characteristics

# Table 1-18 • eX Family Timing Characteristics (Worst-Case Commercial Conditions VCCA = 2.3 V, VCCI = 4.75 V, T<sub>J</sub> = 70°C)

|                      |                                                              | –P Speed |      | Std Speed |      | –F Speed |      |       |
|----------------------|--------------------------------------------------------------|----------|------|-----------|------|----------|------|-------|
| Parameter            | Description                                                  | Min.     | Max. | Min.      | Max. | Min.     | Max. | Units |
| Dedicated (H         | lard-Wired) Array Clock Networks                             |          |      |           |      |          |      |       |
| t <sub>нскн</sub>    | Input LOW to HIGH<br>(Pad to R-Cell Input)                   |          | 1.1  |           | 1.6  |          | 2.3  | ns    |
| t <sub>HCKL</sub>    | Input HIGH to LOW<br>(Pad to R-Cell Input)                   |          | 1.1  |           | 1.6  |          | 2.3  | ns    |
| t <sub>HPWH</sub>    | Minimum Pulse Width HIGH                                     | 1.4      |      | 2.0       |      | 2.8      |      | ns    |
| t <sub>HPWL</sub>    | Minimum Pulse Width LOW                                      | 1.4      |      | 2.0       |      | 2.8      |      | ns    |
| t <sub>HCKSW</sub>   | Maximum Skew                                                 |          | <0.1 |           | <0.1 |          | <0.1 | ns    |
| t <sub>HP</sub>      | Minimum Period                                               | 2.8      |      | 4.0       |      | 5.6      |      | ns    |
| f <sub>HMAX</sub>    | Maximum Frequency                                            |          | 357  |           | 250  |          | 178  | MHz   |
| Routed Arra          | y Clock Networks                                             |          |      |           |      |          |      |       |
| t <sub>RCKH</sub>    | Input LOW to HIGH (Light Load)<br>(Pad to R-Cell Input) MAX. |          | 1.1  |           | 1.6  |          | 2.2  | ns    |
| t <sub>RCKL</sub>    | Input HIGH to LOW (Light Load)<br>(Pad to R-Cell Input) MAX. |          | 1.0  |           | 1.4  |          | 2.0  | ns    |
| t <sub>RCKH</sub>    | Input LOW to HIGH (50% Load)<br>(Pad to R-Cell Input) MAX.   |          | 1.2  |           | 1.7  |          | 2.4  | ns    |
| t <sub>RCKL</sub>    | Input HIGH to LOW (50% Load)<br>(Pad to R-Cell Input) MAX.   |          | 1.2  |           | 1.7  |          | 2.4  | ns    |
| t <sub>RCKH</sub>    | Input LOW to HIGH (100% Load)<br>(Pad to R-Cell Input) MAX.  |          | 1.3  |           | 1.9  |          | 2.6  | ns    |
| t <sub>RCKL</sub>    | Input HIGH to LOW (100% Load)<br>(Pad to R-Cell Input) MAX.  |          | 1.3  |           | 1.9  |          | 2.6  | ns    |
| t <sub>RPWH</sub>    | Min. Pulse Width HIGH                                        | 1.5      |      | 2.1       |      | 3.0      |      | ns    |
| t <sub>RPWL</sub>    | Min. Pulse Width LOW                                         | 1.5      |      | 2.1       |      | 3.0      |      | ns    |
| t <sub>RCKSW</sub> * | Maximum Skew (Light Load)                                    |          | 0.2  |           | 0.3  |          | 0.4  | ns    |
| t <sub>RCKSW</sub> * | Maximum Skew (50% Load)                                      |          | 0.1  |           | 0.2  |          | 0.3  | ns    |
| t <sub>RCKSW</sub> * | Maximum Skew (100% Load)                                     |          | 0.1  |           | 0.1  |          | 0.2  | ns    |

Note: \*Clock skew improves as the clock network becomes more heavily loaded.

#### TMS Test Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary scan pins (TCK, TDI, TDO, TRST). In flexible mode when the TMS pin is set LOW, the TCK, TDI, and TDO pins are boundary scan pins (refer to Table 1-4 on page 1-10). Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/O pins. The "logic reset" state is reached five TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications.

#### TRST, I/O Boundary Scan Reset Pin

Once it is configured as the JTAG Reset pin, the TRST pin functions as an active-low input to asynchronously initialize or reset the boundary scan circuit. The TRST pin is equipped with an internal pull-up resistor. This pin functions as an I/O when the **Reserve JTAG Reset** Pin is not selected in the Designer software.

#### VCCI Supply Voltage

Supply voltage for I/Os.

#### VCCA Supply Voltage

Supply voltage for Array.



Package Pin Assignments

| TQ64       |                  |                   |            | TQ64             |                   |
|------------|------------------|-------------------|------------|------------------|-------------------|
| Pin Number | eX64<br>Function | eX128<br>Function | Pin Number | eX64<br>Function | eX128<br>Function |
| 1          | GND              | GND               | 33         | GND              | GND               |
| 2          | TDI, I/O         | TDI, I/O          | 34         | I/O              | I/O               |
| 3          | I/O              | I/O               | 35         | I/O              | I/O               |
| 4          | TMS              | TMS               | 36         | VCCA             | VCCA              |
| 5          | GND              | GND               | 37         | VCCI             | VCCI              |
| 6          | VCCI             | VCCI              | 38         | I/O              | I/O               |
| 7          | I/O              | I/O               | 39         | I/O              | I/O               |
| 8          | I/O              | I/O               | 40         | NC               | I/O               |
| 9          | NC               | I/O               | 41         | NC               | I/O               |
| 10         | NC               | I/O               | 42         | I/O              | I/O               |
| 11         | TRST, I/O        | TRST, I/O         | 43         | I/O              | I/O               |
| 12         | I/O              | I/O               | 44         | VCCA             | VCCA              |
| 13         | NC               | I/O               | 45*        | GND/LP           | GND/ LP           |
| 14         | GND              | GND               | 46         | GND              | GND               |
| 15         | I/O              | I/O               | 47         | I/O              | I/O               |
| 16         | I/O              | I/O               | 48         | I/O              | I/O               |
| 17         | I/O              | I/O               | 49         | I/O              | I/O               |
| 18         | I/O              | I/O               | 50         | I/O              | I/O               |
| 19         | VCCI             | VCCI              | 51         | I/O              | I/O               |
| 20         | I/O              | I/O               | 52         | VCCI             | VCCI              |
| 21         | PRB, I/O         | PRB, I/O          | 53         | I/O              | I/O               |
| 22         | VCCA             | VCCA              | 54         | I/O              | I/O               |
| 23         | GND              | GND               | 55         | CLKA             | CLKA              |
| 24         | I/O              | I/O               | 56         | CLKB             | CLKB              |
| 25         | HCLK             | HCLK              | 57         | VCCA             | VCCA              |
| 26         | I/O              | I/O               | 58         | GND              | GND               |
| 27         | I/O              | I/O               | 59         | PRA, I/O         | PRA, I/O          |
| 28         | I/O              | I/O               | 60         | I/O              | I/O               |
| 29         | I/O              | I/O               | 61         | VCCI             | VCCI              |
| 30         | I/O              | I/O               | 62         | I/O              | I/O               |
| 31         | I/O              | I/O               | 63         | I/O              | I/O               |
| 32         | TDO, I/O         | TDO, I/O          | 64         | TCK, I/O         | TCK, I/O          |

Note: \*Please read the LP pin descriptions for restrictions on their use.



| TQ100      |                  |                   |                   |  |  |  |
|------------|------------------|-------------------|-------------------|--|--|--|
| Pin Number | eX64<br>Function | eX128<br>Function | eX256<br>Function |  |  |  |
| 71         | I/O              | I/O               | I/O               |  |  |  |
| 72         | NC               | I/O               | I/O               |  |  |  |
| 73         | NC               | NC                | I/O               |  |  |  |
| 74         | NC               | NC                | I/O               |  |  |  |
| 75         | NC               | NC                | I/O               |  |  |  |
| 76         | NC               | I/O               | I/O               |  |  |  |
| 77         | I/O              | I/O               | I/O               |  |  |  |
| 78         | I/O              | I/O               | I/O               |  |  |  |
| 79         | I/O              | I/O               | I/O               |  |  |  |
| 80         | I/O              | I/O               | I/O               |  |  |  |
| 81         | I/O              | I/O               | I/O               |  |  |  |
| 82         | VCCI             | VCCI              | VCCI              |  |  |  |
| 83         | I/O              | I/O               | I/O               |  |  |  |
| 84         | I/O              | I/O               | I/O               |  |  |  |
| 85         | I/O              | I/O               | I/O               |  |  |  |
| 86         | I/O              | I/O               | I/O               |  |  |  |
| 87         | CLKA             | CLKA              | CLKA              |  |  |  |
| 88         | CLKB             | CLKB              | CLKB              |  |  |  |
| 89         | NC               | NC                | NC                |  |  |  |
| 90         | VCCA             | VCCA              | VCCA              |  |  |  |
| 91         | GND              | GND               | GND               |  |  |  |
| 92         | PRA, I/O         | PRA, I/O          | PRA, I/O          |  |  |  |
| 93         | I/O              | I/O               | I/O               |  |  |  |
| 94         | I/O              | I/O               | I/O               |  |  |  |
| 95         | I/O              | I/O               | I/O               |  |  |  |
| 96         | I/O              | I/O               | I/O               |  |  |  |
| 97         | I/O              | I/O               | I/O               |  |  |  |
| 98         | I/O              | I/O               | I/O               |  |  |  |
| 99         | I/O              | I/O               | I/O               |  |  |  |
| 100        | TCK, I/O         | TCK, I/O          | TCK, I/O          |  |  |  |
|            |                  |                   |                   |  |  |  |

Note: \*Please read the LP pin descriptions for restrictions on their use.



Datasheet Information

| Revision            | Changes                                                                                                                                                   | Page             |  |  |  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|
| v4.0<br>(continued) | The "Flexible Mode" section was updated.                                                                                                                  | 1-10             |  |  |  |
|                     | Table 1-5 •Boundary-Scan Pin Configurations and Functions is new.                                                                                         | 1-11             |  |  |  |
|                     | The "TRST Pin" section was updated.                                                                                                                       | 1-11             |  |  |  |
|                     | The "Probing Capabilities" section is new.                                                                                                                | 1-12             |  |  |  |
|                     | The "Programming" section was updated.                                                                                                                    | 1-12             |  |  |  |
|                     | The "Probing Capabilities" section was updated.                                                                                                           | 1-12             |  |  |  |
|                     | The "Silicon Explorer II Probe" section was updated.                                                                                                      | 1-12             |  |  |  |
|                     | The "Design Considerations" section was updated.                                                                                                          | 1-13             |  |  |  |
|                     | The "Development Tool Support" section was updated.                                                                                                       | 1-13             |  |  |  |
|                     | The "Absolute Maximum Ratings*" section was updated.                                                                                                      | 1-16             |  |  |  |
|                     | The "Temperature and Voltage Derating Factors" section was updated.                                                                                       | 1-26             |  |  |  |
|                     | The "TDI, I/O Test Data Input" section was updated.                                                                                                       | 1-31             |  |  |  |
|                     | The "TDO, I/O Test Data Output" section was updated.                                                                                                      | 1-31             |  |  |  |
|                     | The "TMS Test Mode Select" section was updated.                                                                                                           | 1-32             |  |  |  |
|                     | The "TRST, I/O Boundary Scan Reset Pin" section was updated.                                                                                              | 1-32             |  |  |  |
|                     | All VSV pins were changed to VCCA. The change affected the following pins:                                                                                |                  |  |  |  |
|                     | 64-Pin TQFP – Pin 36                                                                                                                                      |                  |  |  |  |
|                     | 100-Pin TQFP – Pin 57                                                                                                                                     |                  |  |  |  |
|                     | 49-Pin CSP – Pin D5                                                                                                                                       |                  |  |  |  |
|                     | 128-Pin CSP-Pin H11 and Pin J1 for eX256                                                                                                                  |                  |  |  |  |
|                     | 180-Pin CSP – Pins J12 and K2                                                                                                                             |                  |  |  |  |
| v3.0                | The "Recommended Operating Conditions" section has been changed.                                                                                          | 1-16             |  |  |  |
|                     | The "3.3 V LVTTL Electrical Specifications" section has been updated.                                                                                     |                  |  |  |  |
|                     | The "5.0 V TTL Electrical Specifications" section has been updated.                                                                                       |                  |  |  |  |
|                     | The "Total Dynamic Power (mW)" section is new.                                                                                                            |                  |  |  |  |
|                     | The "System Power at 5%, 10%, and 15% Duty Cycle" section is new.                                                                                         | 1-9              |  |  |  |
|                     | The "eX Timing Model" section has been updated.                                                                                                           | 1-22             |  |  |  |
| v2.0.1              | The I/O Features table, Table 1-2 on page 1-6, was updated.                                                                                               | 1-6              |  |  |  |
|                     | The table, "Standby Power of eX Devices in LP Mode Typical Conditions, VCCA, VCCI = $2.5 \text{ V}$ , TJ = $25^{\circ} \text{ C}$ " section, was updated. | 1-7              |  |  |  |
|                     | "Typical eX Standby Current at 25°C" section is a new table.                                                                                              | 1-16             |  |  |  |
|                     | The table in the section, "Package Thermal Characteristics" section has been updated for the 49-Pin CSP.                                                  | 1-21             |  |  |  |
|                     | The "eX Timing Model" section has been updated.                                                                                                           | 1-22             |  |  |  |
|                     | The timing numbers found in, "eX Family Timing Characteristics" section have been updated.                                                                | 1-27             |  |  |  |
|                     | The V <sub>SV</sub> pin has been added to the "Pin Description" section.                                                                                  | 1-31             |  |  |  |
|                     | Please see the following pin tables for the V <sub>SV</sub> pin and an important footnote including                                                       |                  |  |  |  |
|                     | The figure, "TQ64" section has been updated.                                                                                                              | 2-6, 2-11<br>2-1 |  |  |  |



## **Datasheet Categories**

#### Categories

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "eX Device Status" table on page II, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

#### **Product Brief**

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

#### Advance

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

#### Preliminary

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

#### Production

This version contains information that is considered to be final.

## **Export Administration Regulations (EAR)**

The product described in this datasheet is subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at **www.microsemi.com**.

© 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.