





Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                       |
|--------------------------------|-----------------------------------------------------------------------|
| Product Status                 | Obsolete                                                              |
| Number of LABs/CLBs            | -                                                                     |
| Number of Logic Elements/Cells | 512                                                                   |
| Total RAM Bits                 | -                                                                     |
| Number of I/O                  | 81                                                                    |
| Number of Gates                | 12000                                                                 |
| Voltage - Supply               | 2.3V ~ 2.7V                                                           |
| Mounting Type                  | Surface Mount                                                         |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                       |
| Package / Case                 | 100-LQFP                                                              |
| Supplier Device Package        | 100-TQFP (14x14)                                                      |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/ex256-tq100 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Routing Resources

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called FastConnect and DirectConnect, which enable extremely fast and predictable interconnection of modules within Clusters and SuperClusters (Figure 1-4). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance.

DirectConnect is a horizontal routing resource that provides connections from a C-cell to its neighboring R-cell in a given SuperCluster. DirectConnect uses a hard-wired signal path requiring no programmable interconnection to achieve its fast signal propagation time of less than 0.1 ns (–P speed grade).

FastConnect enables horizontal routing between any two logic modules within a given SuperCluster and vertical routing with the SuperCluster immediately below it. Only one programmable connection is used in a FastConnect path, delivering maximum pin-to-pin propagation of 0.3 ns (–P speed grade).

In addition to DirectConnect and FastConnect, the architecture makes use of two globally oriented routing resources known as segmented routing and high-drive routing. The segmented routing structure of Microsemi provides a variety of track lengths for extremely fast routing between SuperClusters. The exact combination of track lengths and antifuses within each path is chosen by the fully automatic place-and-route software to minimize signal propagation delays.



Figure 1-4 • DirectConnect and FastConnect for SuperClusters

#### **Clock Resources**

eX's high-drive routing structure provides three clock networks. The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select MUX in each R-Cell. HCLK cannot be connected to combinational logic. This provides a fast propagation path for the clock signal, enabling the 3.9 ns clock-to-out (pad-to-pad) performance of the eX devices. The hard-wired clock is tuned to provide a clock skew of less than 0.1 ns worst case. If not used, the HCLK pin must be tied LOW or HIGH and must not be left floating. Figure 1-5 describes the clock circuit used for the constant load HCLK.

HCLK does not function until the fourth clock cycle each time the device is powered up to prevent false output levels due to any possible slow power-on-reset signal and fast start-up clock circuit. To activate HCLK from the first cycle, the TRST pin must be reserved in the Design software and the pin must be tied to GND on the board. (See the "TRST, I/O Boundary Scan Reset Pin" on page 1-32).

The remaining two clocks (CLKA, CLKB) are global routed clock networks that can be sourced from external pins or from internal logic signals (via the CLKINT routed clock buffer) within the eX device. CLKA and CLKB may be connected to sequential cells or to combinational logic. If CLKA or CLKB is sourced from internal logic signals, the external clock pin cannot be used for any other input and must be tied LOW or HIGH and must not float. Figure 1-6 describes the CLKA and CLKB circuit used in eX devices.



Table 1-1 describes the possible connections of the routed clock networks, CLKA and CLKB. Unused clock pins must not be left floating and must be tied to HIGH or LOW.



Figure 1-5 • eX HCLK Clock Pad



Figure 1-6 • eX Routed Clock Buffer

Table 1-1 • Connections of Routed CI ock Networks, CLKA and CLKB

| Module   | Pins                              |
|----------|-----------------------------------|
| C-Cell   | A0, A1, B0 and B1                 |
| R-Cell   | CLKA, CLKB, S0, S1, PSET, and CLR |
| I/O-Cell | EN                                |

1-4 Revision 10



# Other Architectural Features

#### Performance

The combination of architectural features described above enables eX devices to operate with internal clock frequencies exceeding 350 MHz for very fast execution of complex logic functions. The eX family is an optimal platform upon which the functionality previously contained in CPLDs can be integrated. eX devices meet the performance goals of gate arrays, and at the same time, present significant improvements in cost and time to market. Using timing-driven place-and-route tools, designers can achieve highly deterministic device performance.

### **User Security**

Microsemi FuseLock advantage provides the highest level of protection in the FPGA industry against unauthorized modifications. In addition to the inherent strengths of the architecture, special security fuses that are intended to prevent internal probing and overwriting are hidden throughout the fabric of the device. They are located such that they cannot be accessed or bypassed without destroying the rest of the device, making Microsemi antifuse FPGAs highly resistant to both invasive and more subtle noninvasive attacks.

Look for this symbol to ensure your valuable IP is secure. The FuseLock Symbol on the FPGA ensures that the device is safeguarded to cryptographic attacks.



Figure 1-7 • Fuselock

For more information, refer to Implementation of Security in Microsemi Antifuse FPGAs application note.

#### I/O Modules

Each I/O on an eX device can be configured as an input, an output, a tristate output, or a bidirectional pin. Even without the inclusion of dedicated I/O registers, these I/Os, in combination with array registers, can achieve clock-to-out (pad-to-pad) timing as fast as 3.9 ns. I/O cells in eX devices do not contain embedded latches or flip-flops and can be inferred directly from HDL code. The device can easily interface with any other device in the system, which in turn enables parallel design of system components and reduces overall design time.

All unused I/Os are configured as tristate outputs by Microsemi's Designer software, for maximum flexibility when designing new boards or migrating existing designs. Each I/O module has an available pull-up or pull-down resistor of approximately 50 k $\Omega$  that can configure the I/O in a known state during power-up. Just shortly before  $V_{CCA}$  reaches 2.5 V, the resistors are disabled and the I/Os will be controlled by user logic.

Table 1-2 describes the I/O features of eX devices. For more information on I/Os, refer to Microsemi eX, SX-A, and RT54SX-S I/Os application note.

Table 1-2 • I/O Features

| Function               | Description                                                                                          |  |  |
|------------------------|------------------------------------------------------------------------------------------------------|--|--|
| Input Buffer Threshold | • 5.0V TTL                                                                                           |  |  |
| Selection              | 3.3V LVTTL                                                                                           |  |  |
|                        | 2.5V LVCMOS2                                                                                         |  |  |
| Nominal Output Drive   | 5.0V TTL/CMOS                                                                                        |  |  |
|                        | 3.3V LVTTL                                                                                           |  |  |
|                        | • 2.5V LVCMOS 2                                                                                      |  |  |
| Output Buffer          | "Hot-Swap" Capability                                                                                |  |  |
|                        | I/O on an unpowered device does not sink current                                                     |  |  |
|                        | Can be used for "cold sparing"                                                                       |  |  |
|                        | Selectable on an individual I/O basis                                                                |  |  |
|                        | Individually selectable low-slew option                                                              |  |  |
| Power-Up               | Individually selectable pull ups and pull downs during power-up (default is to power up in tristate) |  |  |
|                        | Enables deterministic power-up of device                                                             |  |  |
|                        | V <sub>CCA</sub> and V <sub>CCI</sub> can be powered in any order                                    |  |  |

The eX family supports mixed-voltage operation and is designed to tolerate 5.0 V inputs in each case. A detailed description of the I/O pins in eX devices can be found in "Pin Description" on page 1-31.

### Hot-Swapping

eX I/Os are configured to be hot-swappable. During power-up/down (or partial up/down), all I/Os are tristated, provided  $V_{CCA}$  ramps up within a diode drop of  $V_{CCI}$ .  $V_{CCA}$  and  $V_{CCI}$  do not have to be stable. during power-up/down, and they do not require a specific power-up or power-down sequence in order to avoid damage to the eX devices. In addition, all outputs can be programmed to have a weak resistor pull-up or pull-down for output tristate at power-up. After the eX device is plugged into an electrically active system, the device will not degrade the reliability of or cause damage to the host system. The device's output pins are driven to a high impedance state until normal chip operating conditions are reached. Please see the application note, Microsemi SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications, which also applies to the eX devices, for more information on hot swapping.

### Power Requirements

Power consumption is extremely low for the eX family due to the low capacitance of the antifuse interconnects. The antifuse architecture does not require active circuitry to hold a charge (as do SRAM or EPROM), making it the lowest-power FPGA architecture available today.

#### Low Power Mode

The eX family has been designed with a Low Power Mode. This feature, activated with setting the special LP pin to HIGH for a period longer than 800 ns, is particularly useful for battery-operated systems where battery life is a primary concern. In this mode, the core of the device is turned off and the device consumes minimal power with low standby current. In addition, all input buffers are turned off, and all outputs and bidirectional buffers are tristated when the device enters this mode. Since the core of the device is turned off, the states of the registers are lost. The device must be re-initialized when returning to normal operating mode. I/Os can be driven during LP mode. For details, refer to the Design for Low Power in Microsemi Antifuse FPGAs application note under the section Using the LP Mode Pin on eX Devices. Clock pins should be driven either HIGH or LOW and should not float; otherwise, they will draw current and burn power. The device must be re-initialized when exiting LP mode.

1-6 Revision 10



To exit the LP mode, the LP pin must be driven LOW for over 200 µs to allow for the charge pumps to power-up and device initialization can begin.

Table 1-3 illustrates the standby current of eX devices in LP mode.

Table 1-3 • Standby Power of eX Devices in LP Mode Typical Conditions, V  $_{CCA}$ ,  $V_{CCI}$  = 2.5 V,  $T_{J}$  = 25° C

| Product | Low Power Standby Current | Units |
|---------|---------------------------|-------|
| eX64    | 100                       | μΑ    |
| eX128   | 111                       | μΑ    |
| eX256   | 134                       | μΑ    |



Table 1-5 describes the different configuration requirements of BST pins and their functionality in different modes.

Table 1-5 • Boundary-Scan Pin Configurations and Functions

| Mode                | Designer "Reserve JTAG" Selection | TAP Controller State        |
|---------------------|-----------------------------------|-----------------------------|
| Dedicated (JTAG)    | Checked                           | Any                         |
| Flexible (User I/O) | Unchecked                         | Test-Logic-Reset            |
| Flexible (JTAG)     | Unchecked                         | Any EXCEPT Test-Logic-Reset |

#### **TRST Pin**

The TRST pin functions as a dedicated Boundary-Scan Reset pin when the Reserve JTAG Test Reset option is selected, as shown in Figure 1-12. An internal pull-up resistor is permanently enabled on the TRST pin in this mode. It is recommended to connect this pin to GND in normal operation to keep the JTAG state controller in the Test-Logic-Reset state. When JTAG is being used, it can be left floating or be driven HIGH.

When the Reserve JTAG Test Reset option is not selected, this pin will function as a regular I/O. If unused as an I/O in the design, it will be configured as a tristated output.

#### JTAG Instructions

Table 1-6 lists the supported instructions with the corresponding IR codes for eX devices.

Table 1-6 • JTAG Instruction Code

| Instructions (IR4: IR0) | Binary Code |
|-------------------------|-------------|
| EXTEST                  | 00000       |
| SAMPLE / PRELOAD        | 00001       |
| INTEST                  | 00010       |
| USERCODE                | 00011       |
| IDCODE                  | 00100       |
| HIGHZ                   | 01110       |
| CLAMP                   | 01111       |
| Diagnostic              | 10000       |
| BYPASS                  | 11111       |
| Reserved                | All others  |

Table 1-7 lists the codes returned after executing the IDCODE instruction for eX devices. Note that bit 0 is always "1." Bits 11-1 are always "02F", which is Microsemi SoC Products Group's manufacturer code.

Table 1-7 • IDCODE for eX Devices

| Device | Revision | Bits 31-28 | Bits 27-12 |
|--------|----------|------------|------------|
| eX64   | 0        | 8          | 40B2, 42B2 |
| eX128  | 0        | 9          | 40B0, 42B0 |
| eX256  | 0        | 9          | 40B5, 42B5 |
| eX64   | 1        | A          | 40B2, 42B2 |
| eX128  | 1        | В          | 40B0, 42B0 |
| eX256  | 1        | В          | 40B5, 42B5 |

### **Programming**

Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon Sculptor II is a compact, robust, single-site and multi-site device programmer for the PC.

With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are programmed. Silicon Sculptor II also provides extensive hardware self-testing capability.

The procedure for programming an eX device using Silicon Sculptor II is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via in-house programming from the factory.

For more details on programming eX devices, please refer to the Programming Antifuse Devices application note and the Silicon Sculptor II User's Guide.

### **Probing Capabilities**

eX devices provide internal probing capability that is accessed with the JTAG pins. The Silicon Explorer II Diagnostic hardware is used to control the TDI, TCK, TMS and TDO pins to select the desired nets for debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the PRA/PRB output pins for observation. Probing functionality is activated when the BST pins are in JTAG mode and the TRST pin is driven HIGH or left floating. If the TRST pin is held LOW, the TAP controller will remain in the Test-Logic-Reset state so no probing can be performed. The Silicon Explorer II automatically places the device into JTAG mode, but the user must drive the TRST pin HIGH or allow the internal pull-up resistor to pull TRST HIGH.

When you select the Reserve Probe Pin box, as shown in Figure 1-12 on page 1-10, the layout tool reserves the PRA and PRB pins as dedicated outputs for probing. This reserve option is merely a guideline. If the Layout tool requires that the PRA and PRB pins be user I/Os to achieve successful layout, the tool will use these pins for user I/Os. If you assign user I/Os to the PRA and PRB pins and select the Reserve Probe Pin option, Designer Layout will override the "Reserve Probe Pin" option and place your user I/Os on those pins.

To allow for probing capabilities, the security fuse must not be programmed. Programming the security fuse will disable the probe circuitry. Table 1-8 on page 1-13 summarizes the possible device configurations for probing once the device leaves the Test-Logic-Reset JTAG state.

## Silicon Explorer II Probe

Silicon Explorer II is an integrated hardware and software solution that, in conjunction with Microsemi Designer software tools, allow users to examine any of the internal nets of the device while it is operating in a prototype or a production system. The user can probe into an eX device via the PRA and PRB pins without changing the placement and routing of the design and without using any additional resources. Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the debug cycle.

Silicon Explorer II does not require re-layout or additional MUXes to bring signals out to an external pin, which is necessary when using programmable logic devices from other suppliers.

Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-13 on page 1-13 illustrates the interconnection between Silicon Explorer II and the eX device to perform in-circuit verification.

1-12 Revision 10

The estimation of the dynamic power dissipation is a piece-wise linear summation of the power dissipation of each component.

 $\begin{aligned} & \text{Dynamic power dissipation} = \text{VCCA}^2 * [(m_\text{c} * \text{C}_\text{eqcm} * \text{fm}_\text{C})_\text{Comb Modules} + (m_\text{s} * \text{C}_\text{eqsm} * \text{fm}_\text{S})_\text{Seq Modules} \\ & + (n * \text{C}_\text{eqi} * \text{fn})_\text{Input Buffers} + (0.5 * (q1 * \text{C}_\text{eqcr} * \text{fq1}) + (r1 * \text{fq1}))_\text{RCLKA} + (0.5 * (q2 * \text{C}_\text{eqcr} * \text{fq2}) \\ & + (r2 * \text{fq2}))_\text{RCLKB} + (0.5 * (s1 * \text{C}_\text{eqhv} * \text{fs1}) + (\text{C}_\text{eqhf} * \text{fs1}))_\text{HCLK}] + \text{V}_\text{CCI}^2 * [(p * (\text{C}_\text{eqo} + \text{C}_\text{L}) * \text{fp})_\text{Output Buffers}] \end{aligned}$ 

#### where:

m<sub>c</sub> = Number of combinatorial cells switching at frequency fm, typically 20% of C-cells
 m<sub>s</sub> = Number of sequential cells switching at frequency fm, typically 20% of R-cells
 n = Number of input buffers switching at frequency fn, typically number of inputs / 4
 p = Number of output buffers switching at frequency fp, typically number of outputs / 4

q1 = Number of R-cells driven by routed array clock A
q2 = Number of R-cells driven by routed array clock B
r1 = Fixed capacitance due to routed array clock A
r2 = Fixed capacitance due to routed array clock B
s1 = Number of R-cells driven by dedicated array clock
C<sub>eqcm</sub> = Equivalent capacitance of combinatorial modules

C<sub>eqi</sub> = Equivalent capacitance of input buffers

 $C_{eqcr}$  = Equivalent capacitance of routed array clocks  $C_{eqhv}$  = Variable capacitance of dedicated array clock  $C_{eqhf}$  = Fixed capacitance of dedicated array clock  $C_{eqo}$  = Equivalent capacitance of output buffers

C<sub>eqsm</sub> = Equivalent capacitance of sequential modules

 $C_L$  = Average output loading capacitance, typically 10 pF fm<sub>c</sub> = Average C-cell switching frequency, typically F/10 fm<sub>s</sub> = Average R-cell switching frequency, typically F/10 fn = Average input buffer switching frequency, typically F/5 py = Average output buffer switching frequency, typically F/5

fq1 = Frequency of routed clock A fq2 = Frequency of routed clock B

fs1 = Frequency of dedicated array clock

The eX, SX-A and RTSX-S Power Calculator can be used to estimate the total power dissipation (static and dynamic) of eX devices: www.microsemi.com/soc/techdocs/calculators.aspx.

1-20 Revision 10

# eX Timing Model



Note: Values shown for eX128-P, worst-case commercial conditions (5.0 V, 35 pF Pad Load).

Figure 1-14 • eX Timing Model

#### **Hardwired Clock**

External Setup = 
$$t_{INYH} + t_{IRD1} + t_{SUD} - t_{HCKH}$$
  
= 0.7 + 0.3 + 0.5 - 1.1 = 0.4 ns  
Clock-to-Out (Pad-to-Pad), typical  
=  $t_{HCKH} + t_{RCO} + t_{RD1} + t_{DHL}$   
= 1.1 + 0.6 + 0.3 + 2.6 = 4.6 ns

#### Routed Clock

External Setup = 
$$t_{INYH} + t_{IRD2} + t_{SUD} - t_{RCKH}$$
  
= 0.7 + 0.4 + 0.5 - 1.3= 0.3 ns  
Clock-to-Out (Pad-to-Pad), typical  
=  $t_{RCKH} + t_{RCO} + t_{RD1} + t_{DHL}$   
= 1.3+ 0.6 + 0.3 + 2.6 = 4.8 ns

1-22 Revision 10



# **Cell Timing Characteristics**



Figure 1-16 • Flip-Flops



# 2 – Package Pin Assignments

# **TQ64**



Note: For Package Manufacturing and Environmental information, visit Resource center at www.microsemi.com/soc/products/rescenter/package/index.html.



# Package Pin Assignments

| TQ64       |                  |                   | TQ64       |                  |                   |
|------------|------------------|-------------------|------------|------------------|-------------------|
| Pin Number | eX64<br>Function | eX128<br>Function | Pin Number | eX64<br>Function | eX128<br>Function |
| 1          | GND              | GND               | 33         | GND              | GND               |
| 2          | TDI, I/O         | TDI, I/O          | 34         | I/O              | I/O               |
| 3          | I/O              | I/O               | 35         | I/O              | I/O               |
| 4          | TMS              | TMS               | 36         | VCCA             | VCCA              |
| 5          | GND              | GND               | 37         | VCCI             | VCCI              |
| 6          | VCCI             | VCCI              | 38         | I/O              | I/O               |
| 7          | I/O              | I/O               | 39         | I/O              | I/O               |
| 8          | I/O              | I/O               | 40         | NC               | I/O               |
| 9          | NC               | I/O               | 41         | NC               | I/O               |
| 10         | NC               | I/O               | 42         | I/O              | I/O               |
| 11         | TRST, I/O        | TRST, I/O         | 43         | I/O              | I/O               |
| 12         | I/O              | I/O               | 44         | VCCA             | VCCA              |
| 13         | NC               | I/O               | 45*        | GND/LP           | GND/ LP           |
| 14         | GND              | GND               | 46         | GND              | GND               |
| 15         | I/O              | I/O               | 47         | I/O              | I/O               |
| 16         | I/O              | I/O               | 48         | I/O              | I/O               |
| 17         | I/O              | I/O               | 49         | I/O              | I/O               |
| 18         | I/O              | I/O               | 50         | I/O              | I/O               |
| 19         | VCCI             | VCCI              | 51         | I/O              | I/O               |
| 20         | I/O              | I/O               | 52         | VCCI             | VCCI              |
| 21         | PRB, I/O         | PRB, I/O          | 53         | I/O              | I/O               |
| 22         | VCCA             | VCCA              | 54         | I/O              | I/O               |
| 23         | GND              | GND               | 55         | CLKA             | CLKA              |
| 24         | I/O              | I/O               | 56         | CLKB             | CLKB              |
| 25         | HCLK             | HCLK              | 57         | VCCA             | VCCA              |
| 26         | I/O              | I/O               | 58         | GND              | GND               |
| 27         | I/O              | I/O               | 59         | PRA, I/O         | PRA, I/O          |
| 28         | I/O              | I/O               | 60         | I/O              | I/O               |
| 29         | I/O              | I/O               | 61         | VCCI             | VCCI              |
| 30         | I/O              | I/O               | 62         | I/O              | I/O               |
| 31         | I/O              | I/O               | 63         | I/O              | I/O               |
| 32         | TDO, I/O         | TDO, I/O          | 64         | TCK, I/O         | TCK, I/O          |

Note: \*Please read the LP pin descriptions for restrictions on their use.

2-2 Revision 10



# **TQ100**



Note: For Package Manufacturing and Environmental information, visit Resource center at www.microsemi.com/soc/products/rescenter/package/index.html.



# Package Pin Assignments

|                  | TQ100     |           |           |  |  |
|------------------|-----------|-----------|-----------|--|--|
| eX64 eX128 eX256 |           |           |           |  |  |
| Pin Number       | Function  | Function  | Function  |  |  |
| 1                | GND       | GND       | GND       |  |  |
| 2                | TDI, I/O  | TDI, I/O  | TDI, I/O  |  |  |
| 3                | NC        | NC        | I/O       |  |  |
| 4                | NC        | NC        | I/O       |  |  |
| 5                | NC        | NC        | I/O       |  |  |
| 6                | I/O       | I/O       | I/O       |  |  |
| 7                | TMS       | TMS       | TMS       |  |  |
| 8                | VCCI      | VCCI      | VCCI      |  |  |
| 9                | GND       | GND       | GND       |  |  |
| 10               | NC        | I/O       | I/O       |  |  |
| 11               | NC        | I/O       | I/O       |  |  |
| 12               | I/O       | I/O       | I/O       |  |  |
| 13               | NC        | I/O       | I/O       |  |  |
| 14               | I/O       | I/O       | I/O       |  |  |
| 15               | NC        | I/O       | I/O       |  |  |
| 16               | TRST, I/O | TRST, I/O | TRST, I/O |  |  |
| 17               | NC        | I/O       | I/O       |  |  |
| 18               | I/O       | I/O       | I/O       |  |  |
| 19               | NC        | I/O       | I/O       |  |  |
| 20               | VCCI      | VCCI      | VCCI      |  |  |
| 21               | I/O       | I/O       | I/O       |  |  |
| 22               | NC        | I/O       | I/O       |  |  |
| 23               | NC        | NC        | I/O       |  |  |
| 24               | NC        | NC        | I/O       |  |  |
| 25               | I/O       | I/O       | I/O       |  |  |
| 26               | I/O       | I/O       | I/O       |  |  |
| 27               | I/O       | I/O       | I/O       |  |  |
| 28               | I/O       | I/O       | I/O       |  |  |
| 29               | I/O       | I/O       | I/O       |  |  |
| 30               | I/O       | I/O       | I/O       |  |  |
| 31               | I/O       | I/O       | I/O       |  |  |
| 32               | I/O       | I/O       | I/O       |  |  |
| 33               | I/O       | I/O       | I/O       |  |  |
| 34               | PRB, I/O  | PRB, I/O  | PRB, I/O  |  |  |
| 35               | VCCA      | VCCA      | VCCA      |  |  |

| TQ100      |                  |                   |                   |  |  |
|------------|------------------|-------------------|-------------------|--|--|
| Pin Number | eX64<br>Function | eX128<br>Function | eX256<br>Function |  |  |
| 36         | GND              | GND               | GND               |  |  |
| 37         | NC               | NC                | NC                |  |  |
| 38         | I/O              | I/O               | I/O               |  |  |
| 39         | HCLK             | HCLK              | HCLK              |  |  |
| 40         | I/O              | I/O               | I/O               |  |  |
| 41         | I/O              | I/O               | I/O               |  |  |
| 42         | I/O              | I/O               | I/O               |  |  |
| 43         | I/O              | I/O               | I/O               |  |  |
| 44         | VCCI             | VCCI              | VCCI              |  |  |
| 45         | I/O              | I/O               | I/O               |  |  |
| 46         | I/O              | I/O               | I/O               |  |  |
| 47         | I/O              | I/O               | I/O               |  |  |
| 48         | I/O              | I/O               | I/O               |  |  |
| 49         | TDO, I/O         | TDO, I/O          | TDO, I/O          |  |  |
| 50         | NC               | I/O               | I/O               |  |  |
| 51         | GND              | GND               | GND               |  |  |
| 52         | NC               | NC                | I/O               |  |  |
| 53         | NC               | NC                | I/O               |  |  |
| 54         | NC               | NC                | I/O               |  |  |
| 55         | I/O              | I/O               | I/O               |  |  |
| 56         | I/O              | I/O               | I/O               |  |  |
| 57         | VCCA             | VCCA              | VCCA              |  |  |
| 58         | VCCI             | VCCI              | VCCI              |  |  |
| 59         | NC               | I/O               | I/O               |  |  |
| 60         | I/O              | I/O               | I/O               |  |  |
| 61         | NC               | I/O               | I/O               |  |  |
| 62         | I/O              | I/O               | I/O               |  |  |
| 63         | NC               | I/O               | I/O               |  |  |
| 64         | I/O              | I/O               | I/O               |  |  |
| 65         | NC               | I/O               | I/O               |  |  |
| 66         | I/O              | I/O               | I/O               |  |  |
| 67         | VCCA             | VCCA              | VCCA              |  |  |
| 68         | GND/LP           | GND/LP            | GND/LP            |  |  |
| 69         | GND              | GND               | GND               |  |  |
| 70         | I/O              | I/O               | I/O               |  |  |

Note: \*Please read the LP pin descriptions for restrictions on their use.

2-4 Revision 10



# 3 – Datasheet Information

# List of Changes

The following table lists critical changes that were made in the current version of the document.

| Revision                        | Changes                                                                                                                                                                                                                                      | Page     |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Revision 10<br>(October 2012)   | The "User Security" section was revised to clarify that although no existing security measures can give an absolute guarantee, Microsemi FPGAs implement industry standard security (SAR 34677).                                             | 1-5      |
|                                 | Package names used in the "Product Profile" section and "Package Pin Assignments" section were revised to match standards given in Package Mechanical Drawings (SAR 34779).                                                                  | l<br>2-1 |
| Revision 9<br>(June 2011)       | The versioning system for datasheets has been changed. Datasheets are assigned a revision number that increments each time the datasheet is revised. The "eX Device Status" table indicates the status for each device in the device family. | II       |
|                                 | The Chip Scale packages (CS49, CS128, CS181) are no longer offered for eX devices. They have been removed from the product family information. Pin tables for CSP packages have been removed from the datasheet (SAR 32002).                 | N/A      |
| Revision 8<br>(v4.3, June 2006) | The "Ordering Information" was updated with RoHS information. The TQFP measurement was also updated.                                                                                                                                         | Ш        |
|                                 | The "Dedicated Test Mode" was updated.                                                                                                                                                                                                       | 1-10     |
|                                 | Note 5 was added to the "3.3 V LVTTL Electrical Specifications" and "5.0 V TTL Electrical Specifications" tables                                                                                                                             | 1-18     |
|                                 | The "LP Low Power Pin" description was updated.                                                                                                                                                                                              | 1-31     |
| Revision 7<br>(v4.2, June 2004) | The "eX Timing Model" was updated.                                                                                                                                                                                                           | 1-22     |
| v4.1                            | The "Development Tool Support" section was updated.                                                                                                                                                                                          | 1-13     |
|                                 | The "Package Thermal Characteristics" section was updated.                                                                                                                                                                                   | 1-21     |
| v4.0                            | The "Product Profile" section was updated.                                                                                                                                                                                                   | 1-I      |
|                                 | The "Ordering Information" section was updated.                                                                                                                                                                                              | 1-11     |
|                                 | The "Temperature Grade Offerings" section is new.                                                                                                                                                                                            | 1-III    |
|                                 | The "Speed Grade and Temperature Grade Matrix" section is new.                                                                                                                                                                               | 1-III    |
|                                 | The "eX FPGA Architecture and Characteristics" section was updated.                                                                                                                                                                          | 1-1      |
|                                 | The "Clock Resources" section was updated.                                                                                                                                                                                                   | 1-3      |
|                                 | Table 1-1 •Connections of Routed Clock Networks, CLKA and CLKB is new.                                                                                                                                                                       | 1-4      |
|                                 | The "User Security" section was updated.                                                                                                                                                                                                     | 1-5      |
|                                 | The "I/O Modules" section was updated.                                                                                                                                                                                                       | 1-5      |
|                                 | The "Hot-Swapping" section was updated.                                                                                                                                                                                                      | 1-6      |
|                                 | The "Power Requirements" section was updated.                                                                                                                                                                                                | 1-6      |
|                                 | The "Low Power Mode" section was updated.                                                                                                                                                                                                    | 1-6      |
|                                 | The "Boundary Scan Testing (BST)" section was updated.                                                                                                                                                                                       | 1-10     |
|                                 | The "Dedicated Test Mode" section was updated.                                                                                                                                                                                               | 1-10     |



**Datasheet Information** 

3-2 Revision 10