Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 128 | | Total RAM Bits | - | | Number of I/O | 56 | | Number of Gates | 3000 | | Voltage - Supply | 2.3V ~ 2.7V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 125°C (TA) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/ex64-tq100a | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Ordering Information** ## **eX Device Status** | eX Devices | Status | |------------|------------| | eX64 | Production | | eX128 | Production | | eX256 | Production | ## **Plastic Device Resources** | | User I/Os (Including Clock Buffers) | | | | | | |--------|-------------------------------------|----|--|--|--|--| | Device | TQ64 TQ100 | | | | | | | eX64 | 41 | 56 | | | | | | eX128 | 46 | 70 | | | | | | eX256 | _ | 81 | | | | | Note: TQ = Thin Quad Flat Pack II Revision 10 ## 1 – eX FPGA Architecture and Characteristics ## **General Description** The eX family of FPGAs is a low-cost solution for low-power, high-performance designs. The inherent low power attributes of the antifuse technology, coupled with an additional low static power mode, make these devices ideal for power-sensitive applications. Fabricated with an advanced 0.22 mm CMOS antifuse technology, these devices achieve high performance with no power penalty. ## **eX Family Architecture** Microsemi eX family is implemented on a high-voltage twin-well CMOS process using 0.22 $\mu$ m design rules. The eX family architecture uses a "sea-of-modules" structure where the entire floor of the device is covered with a grid of logic modules with virtually no chip area lost to interconnect elements or routing. Interconnection among these logic modules is achieved using Microsemi patented metal-to-metal programmable antifuse interconnect elements. The antifuse interconnect is made up of a combination of amorphous silicon and dielectric material with barrier metals and has an "on" state resistance of $25\Omega$ with a capacitance of 1.0fF for low-signal impedance. The antifuses are normally open circuit and, when programmed, form a permanent low-impedance connection. The eX family provides two types of logic modules, the register cell (R-cell) and the combinatorial cell (C-cell). The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1-1). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional flexibility while allowing mapping of synthesized functions into the eX FPGA. The clock source for the R-cell can be chosen from either the hard-wired clock or the routed clock. The C-cell implements a range of combinatorial functions up to five inputs (Figure 1-2 on page 1-2). Inclusion of the DB input and its associated inverter function enables the implementation of more than 4,000 combinatorial functions in the eX architecture in a single module. Two C-cells can be combined together to create a flip-flop to imitate an R-cell via the use of the CC macro. This is particularly useful when implementing non-timing-critical paths and when the design engineer is running out of R-cells. More information about the CC macro can be found in the *Maximizing Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros* application note. Figure 1-1 • R-Cell ## **Other Architectural Features** ### **Performance** The combination of architectural features described above enables eX devices to operate with internal clock frequencies exceeding 350 MHz for very fast execution of complex logic functions. The eX family is an optimal platform upon which the functionality previously contained in CPLDs can be integrated. eX devices meet the performance goals of gate arrays, and at the same time, present significant improvements in cost and time to market. Using timing-driven place-and-route tools, designers can achieve highly deterministic device performance. ### **User Security** Microsemi FuseLock advantage provides the highest level of protection in the FPGA industry against unauthorized modifications. In addition to the inherent strengths of the architecture, special security fuses that are intended to prevent internal probing and overwriting are hidden throughout the fabric of the device. They are located such that they cannot be accessed or bypassed without destroying the rest of the device, making Microsemi antifuse FPGAs highly resistant to both invasive and more subtle noninvasive attacks. Look for this symbol to ensure your valuable IP is secure. The FuseLock Symbol on the FPGA ensures that the device is safeguarded to cryptographic attacks. Figure 1-7 • Fuselock For more information, refer to Implementation of Security in Microsemi Antifuse FPGAs application note. #### I/O Modules Each I/O on an eX device can be configured as an input, an output, a tristate output, or a bidirectional pin. Even without the inclusion of dedicated I/O registers, these I/Os, in combination with array registers, can achieve clock-to-out (pad-to-pad) timing as fast as 3.9 ns. I/O cells in eX devices do not contain embedded latches or flip-flops and can be inferred directly from HDL code. The device can easily interface with any other device in the system, which in turn enables parallel design of system components and reduces overall design time. All unused I/Os are configured as tristate outputs by Microsemi's Designer software, for maximum flexibility when designing new boards or migrating existing designs. Each I/O module has an available pull-up or pull-down resistor of approximately 50 k $\Omega$ that can configure the I/O in a known state during power-up. Just shortly before $V_{CCA}$ reaches 2.5 V, the resistors are disabled and the I/Os will be controlled by user logic. ## **Boundary Scan Testing (BST)** All eX devices are IEEE 1149.1 compliant. eX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins (TMS, TDI, TCK, TDO and TRST). The functionality of each pin is defined by two available modes: Dedicated and Flexible, and is described in Table 1-4. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode (default mode), TMS should be set HIGH through a pull-up resistor of 10 k $\Omega$ . TMS can be pulled LOW to initiate the test sequence. Table 1-4 • Boundary Scan Pin Functionality | Dedicated Test Mode | Flexible Mode | |----------------------------------------------|----------------------------------------------------| | TCK, TDI, TDO are dedicated BST pins | TCK, TDI, TDO are flexible and may be used as I/Os | | No need for pull-up resistor for TMS and TDI | Use a pull-up resistor of 10 k $\Omega$ on TMS | ### **Dedicated Test Mode** In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification. To select Dedicated mode, users need to reserve the JTAG pins in Microsemi's Designer software by checking the **Reserve JTAG** box in the Device Selection Wizard (Figure 1-12). JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. Refer to the "3.3 V LVTTL Electrical Specifications" section and "5.0 V TTL Electrical Specifications" section on page 1-18 for detailed specifications. Figure 1-12 • Device Selection Wizard ### Flexible Mode In Flexible Mode, TDI, TCK and TDO may be used as either user I/Os or as JTAG input pins. The internal resistors on the TMS and TDI pins are disabled in flexible JTAG mode, and an external 10 k $\Omega$ pull-resistor to V<sub>CCI</sub> is required on the TMS pin. To select the Flexible mode, users need to clear the check box for **Reserve JTAG** in the Device Selection Wizard in Microsemi's Designer software. The functionality of TDI, TCK, and TDO pins is controlled by the BST TAP controller. The TAP controller receives two control inputs, TMS and TCK. Upon power-up, the TAP controller enters the Test-Logic-Reset state. In this state, TDI, TCK, and TDO function as user I/Os. The TDI, TCK, and TDO pins are transformed from user I/Os into BST pins when the TMS pin is LOW at the first rising edge of TCK. The TDI, TCK, and TDO pins return to user I/Os when TMS is held HIGH for at least five TCK cycles. 1-10 Revision 10 ## **Related Documents** ### **Datasheet** eX Automotive Family FPGAs www.microsemi.com/soc/documents/eX Auto DS.pdf ### **Application Notes** Maximizing Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros www.microsemi.com/soc/documents/CC Macro AN.pdf Implementation of Security in Microsemi Antifuse FPGAs www.microsemi.com/soc/documents/Antifuse\_Security\_AN.pdf Microsemi eX, SX-A, and RT54SX-S I/Os www.microsemi.com/soc/documents/antifuseIO AN.pdf Microsemi SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications www.microsemi.com/soc/documents/HotSwapColdSparing AN.pdf Design For Low Power in Microsemi Antifuse FPGAs www.microsemi.com/soc/documents/Low\_Power\_AN.pdf Programming Antifuse Devices www.microsemi.com/soc/documents/AntifuseProgram AN.pdf ### **User Guides** Silicon Sculptor II User's Guide www.microsemi.com/soc/documents/SiliSculptII\_Sculpt3\_ug.pdf ### **Miscellaneous** Libero IDE flow www.microsemi.com/soc/products/tools/libero/flow.html ## 2.5 V / 3.3 V /5.0 V Operating Conditions Table 1-9 • Absolute Maximum Ratings\* | Symbol | Parameter | Limits | Units | |------------------|-----------------------------|---------------------------|-------| | VCCI | DC Supply Voltage for I/Os | -0.3 to +6.0 | V | | VCCA | DC Supply Voltage for Array | -0.3 to +3.0 | V | | VI | Input Voltage | -0.5 to +5.75 | V | | VO | Output Voltage | -0.5 to +V <sub>CCI</sub> | V | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | Note: \*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the Recommended Operating Conditions. Table 1-10 • Recommended Operating Conditions | Parameter | Commercial | Industrial | Units | |--------------------------------------|--------------|--------------|-------| | Temperature Range* | 0 to +70 | -40 to +85 | °C | | 2.5V Power Supply Range (VCCA, VCCI) | 2.3 to 2.7 | 2.3 to 2.7 | V | | 3.3V Power Supply Range (VCCI) | 3.0 to 3.6 | 3.0 to 3.6 | V | | 5.0V Power Supply Range (VCCI) | 4.75 to 5.25 | 4.75 to 5.25 | V | *Note:* \*Ambient temperature $(T_A)$ . Table 1-11 • Typical eX Standby Current at 25°C | Product | VCCA= 2.5 V<br>VCCI = 2.5 V | VCCA = 2.5 V<br>VCCI = 3.3 V | VCCA = 2.5 V<br>VCCI = 5.0 V | |---------|-----------------------------|------------------------------|------------------------------| | eX64 | 397 μΑ | 497 μA | 700 μA | | eX128 | 696 μΑ | 795 μA | 1,000 μΑ | | eX256 | 698 µA | 796 µA | 2,000 μΑ | 1-16 Revision 10 # 2.5 V LVCMOS2 Electrical Specifications | | | | Co | mmercial | Industrial | | | |------------------------------------|----------------------------------------------------|-------------------|------------|---------------|------------|------------|-------| | Symbol | Parameter | | Min. | Max. | Min. | Max. | Units | | VOH | VCCI = MIN, VI = VIH or VIL | (IOH = -100 mA) | 2.1 | | 2.1 | | V | | | VCCI = MIN, VI = VIH or VIL | (IOH = -1 mA) | 2.0 | | 2.0 | | V | | | VCCI = MIN, VI = VIH or VIL | (IOH = -2 mA) | 1.7 | | 1.7 | | V | | VOL | VCCI = MIN, VI = VIH or VIL | (IOL = 100 mA) | | 0.2 | | 0.2 | V | | | VCCI = MIN, VI = VIH or VIL | (IOL = 1mA) | | 0.4 | | 0.4 | V | | | VCCI = MIN,VI = VIH or VIL | (IOL = 2 mA) | | 0.7 | | 0.7 | V | | VIL | Input Low Voltage, VOUT ≤ VOL (max.) | | -0.3 | 0.7 | -0.3 | 0.7 | V | | VIH | Input High Voltage, VOUT ≥ VOH (min.) | | 1.7 | VCCI + 0.3 | 1.7 | VCCI + 0.3 | V | | IIL/ IIH | Input Leakage Current, VIN = VCCI or GND | | <b>–10</b> | 10 | -10 | 10 | μA | | IOZ | 3-State Output Leakage Current, VOUT = VCCI or GND | | -10 | 10 | -10 | 10 | μΑ | | t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time | | | 10 | | 10 | ns | | C <sub>IO</sub> | I/O Capacitance | | | 10 | | 10 | pF | | ICC <sup>3,4</sup> | Standby Current | | | 1.0 | | 3.0 | mA | | IV Curve | Can be derived from the IBIS model at v | www.microsemi.com | /soc/cu | ıstsup/models | /ibis.ht | ml. | | #### Notes - 1. $t_R$ is the transition time from 0.7 V to 1.7 V. - 2. $t_F$ is the transition time from 1.7 V to 0.7 V. - 3. $I_{CC}$ max Commercial -F = 5.0 mA - 4. $I_{CC} = I_{CCI} + I_{CCA}$ ## 3.3 V LVTTL Electrical Specifications | | _ | | Com | mercial | Industrial | | | |------------------------------------|----------------------------------------------------|----------------|----------|--------------|------------|-----------|-------| | Symbol | Parameter | | Min. | Max. | Min. | Max. | Units | | VOH | VCCI = MIN, VI = VIH or VIL | (IOH = -8 mA) | 2.4 | | 2.4 | | V | | VOL | VCCI = MIN, VI = VIH or VIL | (IOL = 12 mA) | | 0.4 | | 0.4 | V | | VIL | Input Low Voltage | | | 0.8 | | 0.8 | V | | VIH | Input High Voltage | | 2.0 | VCCI +0.5 | 2.0 | VCCI +0.5 | V | | IIL/ IIH | Input Leakage Current, VIN = VCCI or GND | | -10 | 10 | <b>–10</b> | 10 | μΑ | | IOZ | 3-State Output Leakage Current, VOUT = VCCI or GND | | -10 | 10 | -10 | 10 | μA | | t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time | | | 10 | | 10 | ns | | C <sub>IO</sub> | I/O Capacitance | | | 10 | | 10 | pF | | ICC <sup>3,4</sup> | Standby Current | | | 1.5 | | 10 | mA | | IV Curve | Can be derived from the IBIS model at ww | w.microsemi.co | m/soc/cu | stsup/models | /ibis.html | | | #### Notes: - 1. $t_R$ is the transition time from 0.8 V to 2.0 V. - 2. $t_F$ is the transition time from 2.0 V to 0.8 V. - 3. ICC max Commercial -F = 5.0 mA - 4. ICC = ICCI + ICCA - 5. JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. # **5.0 V TTL Electrical Specifications** | | | | Commercial | | Industrial | | | |------------------------------------|-------------------------------------------------------|----------------|------------|--------------|------------|-----------|-------| | Symbol | Parameter | | Min. | Max. | Min. | Max. | Units | | VOH | VCCI = MIN, VI = VIH or VIL | (IOH = –8 mA) | 2.4 | • | 2.4 | • | V | | VOL | VCCI = MIN, VI = VIH or VIL | (IOL= 12 mA) | | 0.4 | | 0.4 | V | | VIL | Input Low Voltage | | | 0.8 | | 0.8 | V | | VIH | Input High Voltage | | 2.0 | VCCI +0.5 | 2.0 | VCCI +0.5 | V | | IIL/ IIH | Input Leakage Current, VIN = VCCI or GND | | -10 | 10 | -10 | 10 | μΑ | | IOZ | 3-State Output Leakage Current,<br>VOUT = VCCI or GND | | -10 | 10 | -10 | 10 | μA | | t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time | | | 10 | | 10 | ns | | C <sub>IO</sub> | I/O Capacitance | | | 10 | | 10 | pF | | ICC <sup>3,4</sup> | Standby Current | | | 15 | | 20 | mA | | IV Curve | Can be derived from the IBIS model at www | .microsemi.com | /soc/cus | tsup/models/ | ibis.html | i. | | ### Note: - 1. $t_R$ is the transition time from 0.8 V to 2.0 V. - 2. $t_F$ is the transition time from 2.0 V to 0.8 V. - 3. ICC max Commercial -F=20mA - 4. ICC = ICCI + ICCA - 5. JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O. 1-18 Revision 10 The estimation of the dynamic power dissipation is a piece-wise linear summation of the power dissipation of each component. $\begin{aligned} & \text{Dynamic power dissipation} = \text{VCCA}^2 * [(m_\text{c} * \text{C}_\text{eqcm} * \text{fm}_\text{C})_\text{Comb Modules} + (m_\text{s} * \text{C}_\text{eqsm} * \text{fm}_\text{S})_\text{Seq Modules} \\ & + (n * \text{C}_\text{eqi} * \text{fn})_\text{Input Buffers} + (0.5 * (q1 * \text{C}_\text{eqcr} * \text{fq1}) + (r1 * \text{fq1}))_\text{RCLKA} + (0.5 * (q2 * \text{C}_\text{eqcr} * \text{fq2}) \\ & + (r2 * \text{fq2}))_\text{RCLKB} + (0.5 * (\text{s1} * \text{C}_\text{eqhv} * \text{fs1}) + (\text{C}_\text{eqhf} * \text{fs1}))_\text{HCLK}] + \text{V}_\text{CCI}^2 * [(p * (\text{C}_\text{eqo} + \text{C}_\text{L}) * \text{fp})_\text{Output Buffers}] \end{aligned}$ #### where: fp m<sub>c</sub> = Number of combinatorial cells switching at frequency fm, typically 20% of C-cells m<sub>s</sub> = Number of sequential cells switching at frequency fm, typically 20% of R-cells n = Number of input buffers switching at frequency fn, typically number of inputs / 4 p = Number of output buffers switching at frequency fp, typically number of outputs / 4 q1 = Number of R-cells driven by routed array clock A q2 = Number of R-cells driven by routed array clock B r1 = Fixed capacitance due to routed array clock A r2 = Fixed capacitance due to routed array clock B s1 = Number of R-cells driven by dedicated array clock C<sub>eacm</sub> = Equivalent capacitance of combinatorial modules C<sub>eqsm</sub> = Equivalent capacitance of sequential modules $C_{eqi}$ = Equivalent capacitance of input buffers $C_{eqcr}$ = Equivalent capacitance of routed array clocks $C_{eqhv}$ = Variable capacitance of dedicated array clock C<sub>eqhf</sub> = Fixed capacitance of dedicated array clock C<sub>eqo</sub> = Equivalent capacitance of output buffers C<sub>L</sub> = Average output loading capacitance, typically 10 pF fm<sub>c</sub> = Average C-cell switching frequency, typically F/10 fm<sub>s</sub> = Average R-cell switching frequency, typically F/10 fn = Average input buffer switching frequency, typically F/5 = Average output buffer switching frequency, typically F/5 fq1 = Frequency of routed clock A fq2 = Frequency of routed clock B fs1 = Frequency of dedicated array clock The eX, SX-A and RTSX-S Power Calculator can be used to estimate the total power dissipation (static and dynamic) of eX devices: www.microsemi.com/soc/techdocs/calculators.aspx. 1-20 Revision 10 ## **Thermal Characteristics** The temperature variable in the Designer software refers to the junction temperature, not the ambient temperature. This is an important distinction because the heat generated from dynamic power consumption is usually hotter than the ambient temperature. EQ 1, shown below, can be used to calculate junction temperature. EQ 1 Junction Temperature = $\Delta T + T_a(1)$ Where: T<sub>a</sub> = Ambient Temperature $\Delta T$ = Temperature gradient between junction (silicon) and ambient = $\theta_{ja}$ \* P P = Power $\theta_{ja}$ = Junction to ambient of package. $\theta_{ja}$ numbers are located in the "Package Thermal Characteristics" section below. ## **Package Thermal Characteristics** The device junction-to-case thermal characteristic is $\theta_{jc}$ , and the junction-to-ambient air characteristic is $\theta_{ja}$ . The thermal characteristics for $\theta_{ja}$ are shown with two different air flow rates. $\theta_{jc}$ is provided for reference. The maximum junction temperature is 150°C. The maximum power dissipation allowed for eX devices is a function of $\theta_{ja}$ . A sample calculation of the absolute maximum power dissipation allowed for a TQFP 100-pin package at commercial temperature and still air is as follows: $$\text{Maximum Power Allowed } = \frac{\text{Max. junction temp. (°C) - Max. ambient temp. (°C)}}{\theta_{ja}(°C/W)} = \frac{150°C - 70°C}{33.5°C/W} = 2.39W$$ | | | | | $ heta_{ extsf{ja}}$ | | | | | |----------------------------|-----------|----------------------|-----------|-----------------------|-----------------------|-------|--|--| | Package Type | Pin Count | $ heta_{ extsf{jc}}$ | Still Air | 1.0 m/s<br>200 ft/min | 2.5 m/s<br>500 ft/min | Units | | | | Thin Quad Flat Pack (TQFP) | 64 | 12.0 | 42.4 | 36.3 | 34.0 | °C/W | | | | Thin Quad Flat Pack (TQFP) | 100 | 14.0 | 33.5 | 27.4 | 25.0 | °C/W | | | # **Output Buffer Delays** Table 1-13 • Output Buffer Delays ## **AC Test Loads** Figure 1-15 • AC Test Loads # **Cell Timing Characteristics** Figure 1-16 • Flip-Flops Table 1-18 • eX Family Timing Characteristics (Worst-Case Commercial Conditions VCCA = 2.3 V, VCCI = 4.75 V, $T_J = 70^{\circ}$ C) | | | −P S | peed | Std Speed | | -F Speed | | | |----------------------|-------------------------------------------------------------|------|------|-----------|------|----------|------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Dedicated (H | lard-Wired) Array Clock Networks | | | | | | | | | t <sub>HCKH</sub> | Input LOW to HIGH (Pad to R-Cell Input) | | 1.1 | | 1.6 | | 2.3 | ns | | t <sub>HCKL</sub> | Input HIGH to LOW (Pad to R-Cell Input) | | 1.1 | | 1.6 | | 2.3 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width HIGH | 1.4 | | 2.0 | | 2.8 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width LOW | 1.4 | | 2.0 | | 2.8 | | ns | | t <sub>HCKSW</sub> | Maximum Skew | | <0.1 | | <0.1 | | <0.1 | ns | | t <sub>HP</sub> | Minimum Period | 2.8 | | 4.0 | | 5.6 | | ns | | $f_{\text{HMAX}}$ | Maximum Frequency | | 357 | | 250 | | 178 | MHz | | Routed Arra | y Clock Networks | | | | | | | | | t <sub>RCKH</sub> | Input LOW to HIGH (Light Load) (Pad to R-Cell Input) MAX. | | 1.1 | | 1.6 | | 2.2 | ns | | t <sub>RCKL</sub> | Input HIGH to LOW (Light Load) (Pad to R-Cell Input) MAX. | | 1.0 | | 1.4 | | 2.0 | ns | | t <sub>RCKH</sub> | Input LOW to HIGH (50% Load) (Pad to R-Cell Input) MAX. | | 1.2 | | 1.7 | | 2.4 | ns | | t <sub>RCKL</sub> | Input HIGH to LOW (50% Load) (Pad to R-Cell Input) MAX. | | 1.2 | | 1.7 | | 2.4 | ns | | t <sub>RCKH</sub> | Input LOW to HIGH (100% Load) (Pad to R-Cell Input) MAX. | | 1.3 | | 1.9 | | 2.6 | ns | | t <sub>RCKL</sub> | Input HIGH to LOW (100% Load)<br>(Pad to R-Cell Input) MAX. | | 1.3 | | 1.9 | | 2.6 | ns | | t <sub>RPWH</sub> | Min. Pulse Width HIGH | 1.5 | | 2.1 | | 3.0 | | ns | | t <sub>RPWL</sub> | Min. Pulse Width LOW | 1.5 | | 2.1 | | 3.0 | | ns | | t <sub>RCKSW</sub> * | Maximum Skew (Light Load) | | 0.2 | | 0.3 | | 0.4 | ns | | t <sub>RCKSW</sub> * | Maximum Skew (50% Load) | | 0.1 | | 0.2 | | 0.3 | ns | | t <sub>RCKSW</sub> * | Maximum Skew (100% Load) | | 0.1 | | 0.1 | | 0.2 | ns | Note: \*Clock skew improves as the clock network becomes more heavily loaded. 1-28 Revision 10 ## **Pin Description** #### CLKA/B Routed Clock A and B These pins are clock inputs for clock distribution networks. Input levels are compatible with standard TTL or LVTTL specifications. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. #### GND Ground LOW supply voltage. # HCLK Dedicated (Hardwired) Array Clock This pin is the clock input for sequential modules. Input levels are compatible with standard TTL or LVTTL specifications. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating. ### I/O Input/Output The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL or LVTTL specifications. Unused I/O pins are automatically tristated by the Designer software. ### LP Low Power Pin Controls the low power mode of the eX devices. The device is placed in the low power mode by connecting the LP pin to logic HIGH. In low power mode, all I/Os are tristated, all input buffers are turned OFF, and the core of the device is turned OFF. To exit the low power mode, the LP pin must be set LOW. The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume normal operation 200 $\mu$ s after the LP pin is driven to a logic LOW. LP pin should not be left floating. Under normal operating condition it should be tied to GND via 10 k $\Omega$ resistor. #### NC No Connection This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device. ### PRA/PRB, I/O Probe A/B The Probe pin is used to output data from any user-defined design node within the device. This diagnostic pin can be used independently or in conjunction with the other probe pin to allow real-time diagnostic output of any signal path within the device. The Probe pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. ### TCK, I/O Test Clock Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. ### TDI, I/O Test Data Input Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. ### TDO, I/O Test Data Output Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. When Silicon Explorer is being used, TDO will act as an output when the "checksum" command is run. It will return to user I/O when "checksum" is complete. | TQ64 | | | | |------------|------------------|-------------------|--| | Pin Number | eX64<br>Function | eX128<br>Function | | | 1 | GND | GND | | | 2 | TDI, I/O | TDI, I/O | | | 3 | I/O | I/O | | | 4 | TMS | TMS | | | 5 | GND | GND | | | 6 | VCCI | VCCI | | | 7 | I/O | I/O | | | 8 | I/O | I/O | | | 9 | NC | I/O | | | 10 | NC | I/O | | | 11 | TRST, I/O | TRST, I/O | | | 12 | I/O | I/O | | | 13 | NC | I/O | | | 14 | GND | GND | | | 15 | I/O | I/O | | | 16 | I/O | I/O | | | 17 | I/O | I/O | | | 18 | I/O | I/O | | | 19 | VCCI | VCCI | | | 20 | I/O | I/O | | | 21 | PRB, I/O | PRB, I/O | | | 22 | VCCA | VCCA | | | 23 | GND | GND | | | 24 | I/O | I/O | | | 25 | HCLK | HCLK | | | 26 | I/O | I/O | | | 27 | I/O | I/O | | | 28 | I/O | I/O | | | 29 | I/O | I/O | | | 30 | I/O | I/O | | | 31 | I/O | I/O | | | 32 | TDO, I/O | TDO, I/O | | | TQ64 | | | | | |------------|------------------|-------------------|--|--| | Pin Number | eX64<br>Function | eX128<br>Function | | | | 33 | GND | GND | | | | 34 | I/O | I/O | | | | 35 | I/O | I/O | | | | 36 | VCCA | VCCA | | | | 37 | VCCI | VCCI | | | | 38 | I/O | I/O | | | | 39 | I/O | I/O | | | | 40 | NC | I/O | | | | 41 | NC | I/O | | | | 42 | I/O | I/O | | | | 43 | I/O | I/O | | | | 44 | VCCA | VCCA | | | | 45* | GND/LP | GND/ LP | | | | 46 | GND | GND | | | | 47 | I/O | I/O | | | | 48 | I/O | I/O | | | | 49 | I/O | I/O | | | | 50 | I/O | I/O | | | | 51 | I/O | I/O | | | | 52 | VCCI | VCCI | | | | 53 | I/O | I/O | | | | 54 | I/O | I/O | | | | 55 | CLKA | CLKA | | | | 56 | CLKB | CLKB | | | | 57 | VCCA | VCCA | | | | 58 | GND | GND | | | | 59 | PRA, I/O | PRA, I/O | | | | 60 | I/O | I/O | | | | 61 | VCCI | VCCI | | | | 62 | I/O | I/O | | | | 63 | I/O | I/O | | | | 03 | | | | | Note: \*Please read the LP pin descriptions for restrictions on their use. 2-2 Revision 10 # **TQ100** Note: For Package Manufacturing and Environmental information, visit Resource center at www.microsemi.com/soc/products/rescenter/package/index.html. | | TQ100 | | | | | | |------------|------------------|-------------------|-------------------|--|--|--| | Pin Number | eX64<br>Function | eX128<br>Function | eX256<br>Function | | | | | 71 | I/O | I/O | I/O | | | | | 72 | NC | I/O | I/O | | | | | 73 | NC | NC | I/O | | | | | 74 | NC | NC | I/O | | | | | 75 | NC | NC | I/O | | | | | 76 | NC | I/O | I/O | | | | | 77 | I/O | I/O | I/O | | | | | 78 | I/O | I/O | I/O | | | | | 79 | I/O | I/O | I/O | | | | | 80 | I/O | I/O | I/O | | | | | 81 | I/O | I/O | I/O | | | | | 82 | VCCI | VCCI | VCCI | | | | | 83 | I/O | I/O | I/O | | | | | 84 | I/O | I/O | I/O | | | | | 85 | I/O | I/O | I/O | | | | | 86 | I/O | I/O | I/O | | | | | 87 | CLKA | CLKA | CLKA | | | | | 88 | CLKB | CLKB | CLKB | | | | | 89 | NC | NC | NC | | | | | 90 | VCCA | VCCA | VCCA | | | | | 91 | GND | GND | GND | | | | | 92 | PRA, I/O | PRA, I/O | PRA, I/O | | | | | 93 | I/O | I/O | I/O | | | | | 94 | I/O | I/O | I/O | | | | | 95 | I/O | I/O | I/O | | | | | 96 | I/O | I/O | I/O | | | | | 97 | I/O | I/O | I/O | | | | | 98 | I/O | I/O | I/O | | | | | 99 | I/O | I/O | I/O | | | | | 100 | TCK, I/O | TCK, I/O | TCK, I/O | | | | Note: \*Please read the LP pin descriptions for restrictions on their use. ### Datasheet Information | Revision | Changes | Page | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | v4.0<br>(continued) | The "Flexible Mode" section was updated. | 1-10 | | | Table 1-5 •Boundary-Scan Pin Configurations and Functions is new. | 1-11 | | | The "TRST Pin" section was updated. | 1-11 | | | The "Probing Capabilities" section is new. | 1-12 | | | The "Programming" section was updated. | 1-12 | | | The "Probing Capabilities" section was updated. | 1-12 | | | The "Silicon Explorer II Probe" section was updated. | 1-12 | | | The "Design Considerations" section was updated. | 1-13 | | | The "Development Tool Support" section was updated. | 1-13 | | | The "Absolute Maximum Ratings*" section was updated. | 1-16 | | | The "Temperature and Voltage Derating Factors" section was updated. | 1-26 | | | The "TDI, I/O Test Data Input" section was updated. | 1-31 | | | The "TDO, I/O Test Data Output" section was updated. | 1-31 | | | The "TMS Test Mode Select" section was updated. | 1-32 | | | The "TRST, I/O Boundary Scan Reset Pin" section was updated. | 1-32 | | | All VSV pins were changed to VCCA. The change affected the following pins: | | | | 64-Pin TQFP – Pin 36 | | | | 100-Pin TQFP – Pin 57 | | | | 49-Pin CSP – Pin D5 | | | | 128-Pin CSP— Pin H11 and Pin J1 for eX256 | | | | 180-Pin CSP – Pins J12 and K2 | 4.40 | | v3.0 | The "Recommended Operating Conditions" section has been changed. | 1-16 | | | The "3.3 V LVTTL Electrical Specifications" section has been updated. | 1-18 | | | The "5.0 V TTL Electrical Specifications" section has been updated. | 1-18 | | | The "Total Dynamic Power (mW)" section is new. | 1-9 | | | The "System Power at 5%, 10%, and 15% Duty Cycle" section is new. | 1-9 | | | The "eX Timing Model" section has been updated. | 1-22 | | v2.0.1 | The I/O Features table, Table 1-2 on page 1-6, was updated. | 1-6 | | | The table, "Standby Power of eX Devices in LP Mode Typical Conditions, VCCA, VCCI = 2.5 V, TJ = 25° C" section, was updated. | 1-7 | | | "Typical eX Standby Current at 25°C" section is a new table. | 1-16 | | | The table in the section, "Package Thermal Characteristics" section has been updated for the 49-Pin CSP. | 1-21 | | | The "eX Timing Model" section has been updated. | 1-22 | | | The timing numbers found in, "eX Family Timing Characteristics" section have been updated. | 1-27 | | | The V <sub>SV</sub> pin has been added to the "Pin Description" section. | 1-31 | | | Please see the following pin tables for the $V_{SV}$ pin and an important footnote including the pin: "TQ64", "TQ100", "128-Pin CSP", and "180-Pin CSP". | 2-1, 2-3,<br>2-6, 2-11 | | | The figure, "TQ64" section has been updated. | 2-1 | 3-2 Revision 10 ## **Datasheet Categories** ### **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "eX Device Status" table on page II, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: ### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. ### **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. ### **Production** This version contains information that is considered to be final. ## **Export Administration Regulations (EAR)** The product described in this datasheet is subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. 3-4 Revision 10