



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                       |
|--------------------------------|-----------------------------------------------------------------------|
| Product Status                 | Active                                                                |
| Number of LABs/CLBs            | -                                                                     |
| Number of Logic Elements/Cells | 128                                                                   |
| Total RAM Bits                 | -                                                                     |
| Number of I/O                  | 41                                                                    |
| Number of Gates                | 3000                                                                  |
| Voltage - Supply               | 2.3V ~ 2.7V                                                           |
| Mounting Type                  | Surface Mount                                                         |
| Operating Temperature          | -40°C ~ 125°C (TA)                                                    |
| Package / Case                 | 64-LQFP                                                               |
| Supplier Device Package        | 64-TQFP (10x10)                                                       |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/ex64-tqg64a |
|                                |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Ordering Information**



# **eX Device Status**

| eX Devices | Status     |  |
|------------|------------|--|
| eX64       | Production |  |
| eX128      | Production |  |
| eX256      | Production |  |

# **Plastic Device Resources**

|        | User I/Os (Including Clock Buffers) |       |  |
|--------|-------------------------------------|-------|--|
| Device | TQ64                                | TQ100 |  |
| eX64   | 41                                  | 56    |  |
| eX128  | 46                                  | 70    |  |
| eX256  | —                                   | 81    |  |

Note: TQ = Thin Quad Flat Pack



# **Temperature Grade Offerings**

| Device\ Package | TQ64    | TQ100   |
|-----------------|---------|---------|
| eX64            | C, I, A | C, I, A |
| eX128           | C, I, A | C, I, A |
| eX256           | C, I, A | C, I, A |

Note: C = Commercial

l = Industrial

A = Automotive

# **Speed Grade and Temperature Grade Matrix**

|   | -F           | Std          | –P           |
|---|--------------|--------------|--------------|
| С | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 1 |              | $\checkmark$ | $\checkmark$ |
| A |              | $\checkmark$ |              |

*Note: P* = Approximately 30% faster than Standard

*–F* = Approximately 40% slower than Standard

Refer to the eX Automotive Family FPGAs datasheet for details on automotive temperature offerings.

Contact your local Microsemi representative for device availability.

# 1 – eX FPGA Architecture and Characteristics

## **General Description**

The eX family of FPGAs is a low-cost solution for low-power, high-performance designs. The inherent low power attributes of the antifuse technology, coupled with an additional low static power mode, make these devices ideal for power-sensitive applications. Fabricated with an advanced 0.22 mm CMOS antifuse technology, these devices achieve high performance with no power penalty.

## **eX Family Architecture**

Microsemi eX family is implemented on a high-voltage twin-well CMOS process using 0.22  $\mu$ m design rules. The eX family architecture uses a "sea-of-modules" structure where the entire floor of the device is covered with a grid of logic modules with virtually no chip area lost to interconnect elements or routing. Interconnection among these logic modules is achieved using Microsemi patented metal-to-metal programmable antifuse interconnect elements. The antifuse interconnect is made up of a combination of amorphous silicon and dielectric material with barrier metals and has an "on" state resistance of 25 $\Omega$  with a capacitance of 1.0fF for low-signal impedance. The antifuses are normally open circuit and, when programmed, form a permanent low-impedance connection. The eX family provides two types of logic modules, the register cell (R-cell) and the combinatorial cell (C-cell).

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1-1). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional flexibility while allowing mapping of synthesized functions into the eX FPGA. The clock source for the R-cell can be chosen from either the hard-wired clock or the routed clock.

The C-cell implements a range of combinatorial functions up to five inputs (Figure 1-2 on page 1-2). Inclusion of the DB input and its associated inverter function enables the implementation of more than 4,000 combinatorial functions in the eX architecture in a single module.

Two C-cells can be combined together to create a flip-flop to imitate an R-cell via the use of the CC macro. This is particularly useful when implementing non-timing-critical paths and when the design engineer is running out of R-cells. More information about the CC macro can be found in the *Maximizing Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros* application note.



Figure 1-1 • R-Cell



## **Module Organization**

C-cell and R-cell logic modules are arranged into horizontal banks called Clusters, each of which contains two C-cells and one R-cell in a C-R-C configuration.

Clusters are further organized into modules called SuperClusters for improved design efficiency and device performance, as shown in Figure 1-3. Each SuperCluster is a two-wide grouping of Clusters.







Figure 1-3 • Cluster Organization



## **Routing Resources**

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called FastConnect and DirectConnect, which enable extremely fast and predictable interconnection of modules within Clusters and SuperClusters (Figure 1-4). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance.

DirectConnect is a horizontal routing resource that provides connections from a C-cell to its neighboring R-cell in a given SuperCluster. DirectConnect uses a hard-wired signal path requiring no programmable interconnection to achieve its fast signal propagation time of less than 0.1 ns (–P speed grade).

FastConnect enables horizontal routing between any two logic modules within a given SuperCluster and vertical routing with the SuperCluster immediately below it. Only one programmable connection is used in a FastConnect path, delivering maximum pin-to-pin propagation of 0.3 ns (–P speed grade).

In addition to DirectConnect and FastConnect, the architecture makes use of two globally oriented routing resources known as segmented routing and high-drive routing. The segmented routing structure of Microsemi provides a variety of track lengths for extremely fast routing between SuperClusters. The exact combination of track lengths and antifuses within each path is chosen by the fully automatic place-and-route software to minimize signal propagation delays.



Figure 1-4 • DirectConnect and FastConnect for SuperClusters

### **Clock Resources**

eX's high-drive routing structure provides three clock networks. The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select MUX in each R-Cell. HCLK cannot be connected to combinational logic. This provides a fast propagation path for the clock signal, enabling the 3.9 ns clock-to-out (pad-to-pad) performance of the eX devices. The hard-wired clock is tuned to provide a clock skew of less than 0.1 ns worst case. If not used, the HCLK pin must be tied LOW or HIGH and must not be left floating. Figure 1-5 describes the clock circuit used for the constant load HCLK.

HCLK does not function until the fourth clock cycle each time the device is powered up to prevent false output levels due to any possible slow power-on-reset signal and fast start-up clock circuit. To activate HCLK from the first cycle, the TRST pin must be reserved in the Design software and the pin must be tied to GND on the board. (See the "TRST, I/O Boundary Scan Reset Pin" on page 1-32).

The remaining two clocks (CLKA, CLKB) are global routed clock networks that can be sourced from external pins or from internal logic signals (via the CLKINT routed clock buffer) within the eX device. CLKA and CLKB may be connected to sequential cells or to combinational logic. If CLKA or CLKB is sourced from internal logic signals, the external clock pin cannot be used for any other input and must be tied LOW or HIGH and must not float. Figure 1-6 describes the CLKA and CLKB circuit used in eX devices.

# 🌜 Microsemi.

eX FPGA Architecture and Characteristics

Table 1-2 describes the I/O features of eX devices. For more information on I/Os, refer to *Microsemi eX, SX-A, and RT54SX-S I/Os* application note.

#### Table 1-2 • I/O Features

| Function               | Description                                                                                          |
|------------------------|------------------------------------------------------------------------------------------------------|
| Input Buffer Threshold | • 5.0V TTL                                                                                           |
| Selection              | • 3.3V LVTTL                                                                                         |
|                        | 2.5V LVCMOS2                                                                                         |
| Nominal Output Drive   | 5.0V TTL/CMOS                                                                                        |
|                        | • 3.3V LVTTL                                                                                         |
|                        | 2.5V LVCMOS 2                                                                                        |
| Output Buffer          | "Hot-Swap" Capability                                                                                |
|                        | <ul> <li>I/O on an unpowered device does not sink current</li> </ul>                                 |
|                        | Can be used for "cold sparing"                                                                       |
|                        | Selectable on an individual I/O basis                                                                |
|                        | Individually selectable low-slew option                                                              |
| Power-Up               | Individually selectable pull ups and pull downs during power-up (default is to power up in tristate) |
|                        | Enables deterministic power-up of device                                                             |
|                        | $V_{CCA}$ and $V_{CCI}$ can be powered in any order                                                  |

The eX family supports mixed-voltage operation and is designed to tolerate 5.0 V inputs in each case. A detailed description of the I/O pins in eX devices can be found in "Pin Description" on page 1-31.

### **Hot-Swapping**

eX I/Os are configured to be hot-swappable. During power-up/down (or partial up/down), all I/Os are tristated, provided  $V_{CCA}$  ramps up within a diode drop of  $V_{CCI}$ .  $V_{CCA}$  and  $V_{CCI}$  do not have to be stable. during power-up/down, and they do not require a specific power-up or power-down sequence in order to avoid damage to the eX devices. In addition, all outputs can be programmed to have a weak resistor pull-up or pull-down for output tristate at power-up. After the eX device is plugged into an electrically active system, the device will not degrade the reliability of or cause damage to the host system. The device's output pins are driven to a high impedance state until normal chip operating conditions are reached. Please see the application note, *Microsemi SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications*, which also applies to the eX devices, for more information on hot swapping.

### **Power Requirements**

Power consumption is extremely low for the eX family due to the low capacitance of the antifuse interconnects. The antifuse architecture does not require active circuitry to hold a charge (as do SRAM or EPROM), making it the lowest-power FPGA architecture available today.

### Low Power Mode

The eX family has been designed with a Low Power Mode. This feature, activated with setting the special LP pin to HIGH for a period longer than 800 ns, is particularly useful for battery-operated systems where battery life is a primary concern. In this mode, the core of the device is turned off and the device consumes minimal power with low standby current. In addition, all input buffers are turned off, and all outputs and bidirectional buffers are tristated when the device enters this mode. Since the core of the device is turned off, the states of the registers are lost. The device must be re-initialized when returning to normal operating mode. I/Os can be driven during LP mode. For details, refer to the *Design for Low Power in Microsemi Antifuse FPGAs* application note under the section Using the LP Mode Pin on eX Devices. Clock pins should be driven either HIGH or LOW and should not float; otherwise, they will draw current and burn power. The device must be re-initialized when exiting LP mode.



To exit the LP mode, the LP pin must be driven LOW for over 200  $\mu s$  to allow for the charge pumps to power-up and device initialization can begin.

Table 1-3 illustrates the standby current of eX devices in LP mode.

| Table 1-3 | <ul> <li>Standby Power of eX Devices in LP Mode Typical Conditions, V<sub>CCA</sub>, V<sub>CCI</sub> = 2.5 V,</li> </ul> |
|-----------|--------------------------------------------------------------------------------------------------------------------------|
|           | $T_{J} = 25^{\circ} C$                                                                                                   |

| Product | Low Power Standby Current | Units |
|---------|---------------------------|-------|
| eX64    | 100                       | μΑ    |
| eX128   | 111                       | μA    |
| eX256   | 134                       | μΑ    |

Table 1-5 describes the different configuration requirements of BST pins and their functionality in different modes.

| Mode                | Designer "Reserve JTAG" Selection | TAP Controller State        |
|---------------------|-----------------------------------|-----------------------------|
| Dedicated (JTAG)    | Checked                           | Any                         |
| Flexible (User I/O) | Unchecked                         | Test-Logic-Reset            |
| Flexible (JTAG)     | Unchecked                         | Any EXCEPT Test-Logic-Reset |

Table 1-5 • Boundary-Scan Pin Configurations and Functions

## **TRST Pin**

The TRST pin functions as a dedicated Boundary-Scan Reset pin when the **Reserve JTAG Test Reset** option is selected, as shown in Figure 1-12. An internal pull-up resistor is permanently enabled on the TRST pin in this mode. It is recommended to connect this pin to GND in normal operation to keep the JTAG state controller in the Test-Logic-Reset state. When JTAG is being used, it can be left floating or be driven HIGH.

When the **Reserve JTAG Test Reset** option is not selected, this pin will function as a regular I/O. If unused as an I/O in the design, it will be configured as a tristated output.

## **JTAG Instructions**

Table 1-6 lists the supported instructions with the corresponding IR codes for eX devices.

| Instructions (IR4: IR0) | Binary Code |
|-------------------------|-------------|
| EXTEST                  | 00000       |
| SAMPLE / PRELOAD        | 00001       |
| INTEST                  | 00010       |
| USERCODE                | 00011       |
| IDCODE                  | 00100       |
| HIGHZ                   | 01110       |
| CLAMP                   | 01111       |
| Diagnostic              | 10000       |
| BYPASS                  | 11111       |
| Reserved                | All others  |

Table 1-7 lists the codes returned after executing the IDCODE instruction for eX devices. Note that bit 0 is always "1." Bits 11-1 are always "02F", which is Microsemi SoC Products Group's manufacturer code.

| Device | Revision | Bits 31-28 | Bits 27-12 |
|--------|----------|------------|------------|
| eX64   | 0        | 8          | 40B2, 42B2 |
| eX128  | 0        | 9          | 40B0, 42B0 |
| eX256  | 0        | 9          | 40B5, 42B5 |
| eX64   | 1        | A          | 40B2, 42B2 |
| eX128  | 1        | В          | 40B0, 42B0 |
| eX256  | 1        | В          | 40B5, 42B5 |

Table 1-7 • IDCODE for eX Devices



## Programming

Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon Sculptor II is a compact, robust, single-site and multi-site device programmer for the PC.

With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are programmed. Silicon Sculptor II also provides extensive hardware self-testing capability.

The procedure for programming an eX device using Silicon Sculptor II is as follows:

- 1. Load the \*.AFM file
- 2. Select the device to be programmed
- 3. Begin programming

When the design is ready to go to production, Microsemi offers device volume-programming services either through distribution partners or via in-house programming from the factory.

For more details on programming eX devices, please refer to the *Programming Antifuse Devices* application note and the *Silicon Sculptor II User's Guide*.

### **Probing Capabilities**

eX devices provide internal probing capability that is accessed with the JTAG pins. The Silicon Explorer II Diagnostic hardware is used to control the TDI, TCK, TMS and TDO pins to select the desired nets for debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the PRA/PRB output pins for observation. Probing functionality is activated when the BST pins are in JTAG mode and the TRST pin is driven HIGH or left floating. If the TRST pin is held LOW, the TAP controller will remain in the Test-Logic-Reset state so no probing can be performed. The Silicon Explorer II automatically places the device into JTAG mode, but the user must drive the TRST pin HIGH or allow the internal pull-up resistor to pull TRST HIGH.

When you select the **Reserve Probe Pin** box, as shown in Figure 1-12 on page 1-10, the layout tool reserves the PRA and PRB pins as dedicated outputs for probing. This reserve option is merely a guideline. If the Layout tool requires that the PRA and PRB pins be user I/Os to achieve successful layout, the tool will use these pins for user I/Os. If you assign user I/Os to the PRA and PRB pins and select the **Reserve Probe Pin** option, Designer Layout will override the "Reserve Probe Pin" option and place your user I/Os on those pins.

To allow for probing capabilities, the security fuse must not be programmed. Programming the security fuse will disable the probe circuitry. Table 1-8 on page 1-13 summarizes the possible device configurations for probing once the device leaves the Test-Logic-Reset JTAG state.

### Silicon Explorer II Probe

Silicon Explorer II is an integrated hardware and software solution that, in conjunction with Microsemi Designer software tools, allow users to examine any of the internal nets of the device while it is operating in a prototype or a production system. The user can probe into an eX device via the PRA and PRB pins without changing the placement and routing of the design and without using any additional resources. Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the debug cycle.

Silicon Explorer II does not require re-layout or additional MUXes to bring signals out to an external pin, which is necessary when using programmable logic devices from other suppliers.

Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-13 on page 1-13 illustrates the interconnection between Silicon Explorer II and the eX device to perform in-circuit verification.



# **Design Considerations**

The TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Since these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the probe circuitry. It is recommended to use a series  $70\Omega$  termination resistor on every probe connector (TDI, TCK, TMS, TDO, PRA, PRB). The  $70\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.

| JTAG Mode | TRST <sup>1</sup> | Security Fuse<br>Programmed | PRA, PRB <sup>2</sup> | TDI, TCK, TDO <sup>2</sup> |
|-----------|-------------------|-----------------------------|-----------------------|----------------------------|
| Dedicated | LOW               | No                          | User I/O <sup>3</sup> | Probing Unavailable        |
| Flexible  | LOW               | No                          | User I/O <sup>3</sup> | User I/O <sup>3</sup>      |
| Dedicated | HIGH              | No                          | Probe Circuit Outputs | Probe Circuit Inputs       |
| Flexible  | HIGH              | No                          | Probe Circuit Outputs | Probe Circuit Inputs       |
| -         | _                 | Yes                         | Probe Circuit Secured | Probe Circuit Secured      |

Notes:

1. If TRST pin is not reserved, the device behaves according to TRST = HIGH in the table.

- 2. Avoid using the TDI, TCK, TDO, PRA, and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention.
- 3. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. Unused pins are automatically tristated by Microsemi Designer software.





### **Development Tool Support**

The eX family of FPGAs is fully supported by both Libero® Integrated Design Environment and Designer FPGA Development software. Libero IDE is a design management environment that streamlines the design flow. Libero IDE provides an integrated design manager that seamlessly integrates design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. Additionally, Libero IDE allows users to integrate both schematic and HDL synthesis into a single flow and verify the entire design in a single environment. Libero IDE includes Synplify<sup>®</sup> for Microsemi from Synplicity<sup>®</sup>, ViewDraw for Microsemi from Mentor Graphics, ModelSim<sup>®</sup> HDL Simulator from Mentor Graphics<sup>®</sup>, WaveFormer Lite<sup>™</sup> from SynaptiCAD<sup>™</sup>, and Designer software from Microsemi. Refer to the *Libero IDE flow* (located on Microsemi SoC Product Group's website) diagram for more information.



# **Related Documents**

## Datasheet

eX Automotive Family FPGAs www.microsemi.com/soc/documents/eX\_Auto\_DS.pdf

## **Application Notes**

Maximizing Logic Utilization in eX, SX and SX-A FPGA Devices Using CC Macros www.microsemi.com/soc/documents/CC\_Macro\_AN.pdf Implementation of Security in Microsemi Antifuse FPGAs www.microsemi.com/soc/documents/Antifuse\_Security\_AN.pdf Microsemi eX, SX-A, and RT54SX-S I/Os www.microsemi.com/soc/documents/antifuseIO\_AN.pdf Microsemi SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications www.microsemi.com/soc/documents/HotSwapColdSparing\_AN.pdf Design For Low Power in Microsemi Antifuse FPGAs www.microsemi.com/soc/documents/Low\_Power\_AN.pdf Programming Antifuse Devices www.microsemi.com/soc/documents/AntifuseProgram\_AN.pdf

## **User Guides**

Silicon Sculptor II User's Guide www.microsemi.com/soc/documents/SiliSculptII\_Sculpt3\_ug.pdf

## **Miscellaneous**

Libero IDE flow www.microsemi.com/soc/products/tools/libero/flow.html

Microsemi eX Family FPGAs

# 2.5 V LVCMOS2 Electrical Specifications

|                                    |                                                                                       |                 | Commercial |            | Industrial |            |       |  |  |
|------------------------------------|---------------------------------------------------------------------------------------|-----------------|------------|------------|------------|------------|-------|--|--|
| Symbol                             | Parameter                                                                             |                 | Min.       | Max.       | Min.       | Max.       | Units |  |  |
| VOH                                | VCCI = MIN, VI = VIH or VIL                                                           | (IOH = -100 mA) | 2.1        |            | 2.1        |            | V     |  |  |
|                                    | VCCI = MIN, VI = VIH or VIL                                                           | (IOH = -1 mA)   | 2.0        |            | 2.0        |            | V     |  |  |
|                                    | VCCI = MIN, VI = VIH or VIL                                                           | (IOH = –2 mA)   | 1.7        |            | 1.7        |            | V     |  |  |
| VOL                                | VCCI = MIN, VI = VIH or VIL                                                           | (IOL = 100 mA)  |            | 0.2        |            | 0.2        | V     |  |  |
|                                    | VCCI = MIN, VI = VIH or VIL                                                           | (IOL = 1mA)     |            | 0.4        |            | 0.4        | V     |  |  |
|                                    | VCCI = MIN,VI = VIH or VIL                                                            | (IOL = 2 mA)    |            | 0.7        |            | 0.7        | V     |  |  |
| VIL                                | Input Low Voltage, VOUT $\leq$ VOL (max.)                                             |                 | -0.3       | 0.7        | -0.3       | 0.7        | V     |  |  |
| VIH                                | Input High Voltage, VOUT $\ge$ VOH (min.)                                             |                 | 1.7        | VCCI + 0.3 | 1.7        | VCCI + 0.3 | V     |  |  |
| IIL/ IIH                           | Input Leakage Current, VIN = VCCI or<br>GND                                           |                 | -10        | 10         | -10        | 10         | μA    |  |  |
| IOZ                                | 3-State Output Leakage Current,<br>VOUT = VCCI or GND                                 |                 | -10        | 10         | -10        | 10         | μA    |  |  |
| t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time                                                                 |                 |            | 10         |            | 10         | ns    |  |  |
| C <sub>IO</sub>                    | I/O Capacitance                                                                       |                 |            | 10         |            | 10         | pF    |  |  |
| ICC <sup>3,4</sup>                 | Standby Current                                                                       |                 |            | 1.0        |            | 3.0        | mA    |  |  |
| IV Curve                           | Can be derived from the IBIS model at www.microsemi.com/soc/custsup/models/ibis.html. |                 |            |            |            |            |       |  |  |

Notes:

1.  $t_R$  is the transition time from 0.7 V to 1.7 V.

2.  $t_F$  is the transition time from 1.7 V to 0.7 V.

3.  $I_{CC}$  max Commercial -F = 5.0 mA

 $4. \quad I_{CC} = I_{CCI} + I_{CCA}$ 

# **3.3 V LVTTL Electrical Specifications**

|                                    |                                                                                       |               | Commercial |           | Industrial |           |       |  |
|------------------------------------|---------------------------------------------------------------------------------------|---------------|------------|-----------|------------|-----------|-------|--|
| Symbol                             | Parameter                                                                             |               | Min.       | Max.      | Min.       | Max.      | Units |  |
| VOH                                | VCCI = MIN, VI = VIH or VIL                                                           | (IOH =8 mA)   | 2.4        |           | 2.4        | •         | V     |  |
| VOL                                | VCCI = MIN, VI = VIH or VIL                                                           | (IOL = 12 mA) |            | 0.4       |            | 0.4       | V     |  |
| VIL                                | Input Low Voltage                                                                     |               |            | 0.8       |            | 0.8       | V     |  |
| VIH                                | Input High Voltage                                                                    |               | 2.0        | VCCI +0.5 | 2.0        | VCCI +0.5 | V     |  |
| IIL/ IIH                           | Input Leakage Current, VIN = VCCI or<br>GND                                           |               | -10        | 10        | -10        | 10        | μA    |  |
| IOZ                                | 3-State Output Leakage Current,<br>VOUT = VCCI or GND                                 |               | -10        | 10        | –10        | 10        | μA    |  |
| t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time                                                                 |               |            | 10        |            | 10        | ns    |  |
| C <sub>IO</sub>                    | I/O Capacitance                                                                       |               |            | 10        |            | 10        | pF    |  |
| ICC <sup>3,4</sup>                 | Standby Current                                                                       |               |            | 1.5       |            | 10        | mA    |  |
| IV Curve                           | Can be derived from the IBIS model at www.microsemi.com/soc/custsup/models/ibis.html. |               |            |           |            |           |       |  |

Notes:

1.  $t_R$  is the transition time from 0.8 V to 2.0 V.

2.  $t_F$  is the transition time from 2.0 V to 0.8 V.

3. ICC max Commercial -F = 5.0 mA

*4. ICC* = *ICCI* + *ICCA* 

5. JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O.

# **5.0 V TTL Electrical Specifications**

|                                    |                                                                                       |               | Commercial |           | Industrial |           |       |
|------------------------------------|---------------------------------------------------------------------------------------|---------------|------------|-----------|------------|-----------|-------|
| Symbol                             | Parameter                                                                             |               | Min.       | Max.      | Min.       | Max.      | Units |
| VOH                                | VCCI = MIN, VI = VIH or VIL                                                           | (IOH = -8 mA) | 2.4        | •         | 2.4        | •         | V     |
| VOL                                | VCCI = MIN, VI = VIH or VIL                                                           | (IOL= 12 mA)  |            | 0.4       |            | 0.4       | V     |
| VIL                                | Input Low Voltage                                                                     |               |            | 0.8       |            | 0.8       | V     |
| VIH                                | Input High Voltage                                                                    |               | 2.0        | VCCI +0.5 | 2.0        | VCCI +0.5 | V     |
| IIL/ IIH                           | Input Leakage Current, VIN = VCCI or GND                                              |               | -10        | 10        | -10        | 10        | μA    |
| IOZ                                | 3-State Output Leakage Current,<br>VOUT = VCCI or GND                                 |               | -10        | 10        | -10        | 10        | μA    |
| t <sub>R</sub> , t <sub>F1,2</sub> | Input Transition Time                                                                 |               |            | 10        |            | 10        | ns    |
| C <sub>IO</sub>                    | I/O Capacitance                                                                       |               |            | 10        |            | 10        | pF    |
| ICC <sup>3,4</sup>                 | Standby Current                                                                       |               |            | 15        |            | 20        | mA    |
| IV Curve                           | Can be derived from the IBIS model at www.microsemi.com/soc/custsup/models/ibis.html. |               |            |           |            |           |       |
| Noto:                              | •                                                                                     |               |            |           |            |           |       |

Note:

1.  $t_R$  is the transition time from 0.8 V to 2.0 V.

2.  $t_F$  is the transition time from 2.0 V to 0.8 V.

3. ICC max Commercial -F=20mA

 $4. \quad ICC = ICCI + ICCA$ 

5. JTAG pins comply with LVTTL/TTL I/O specification regardless of whether they are used as a user I/O or a JTAG I/O.

# 🌜 Microsemi.

eX FPGA Architecture and Characteristics

# **Input Buffer Delays**





# **C-Cell Delays**



Table 1-15 • C-Cell Delays



eX FPGA Architecture and Characteristics

# **Timing Characteristics**

Timing characteristics for eX devices fall into three categories: family-dependent, device-dependent, and design-dependent. The input and output buffer characteristics are common to all eX family members. Internal routing delays are device-dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design are complete. Delay values may then be determined by using the Timer utility or performing simulation with post-layout delays.

## **Critical Nets and Typical Nets**

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to six percent of the nets in a design may be designated as critical.

## Long Tracks

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three to five antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, no more than six percent of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 8.4 ns delay. This additional delay is represented statistically in higher fanout routing delays.

## **Timing Derating**

eX devices are manufactured with a CMOS process. Therefore, device performance varies according to temperature, voltage, and process changes. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

## **Temperature and Voltage Derating Factors**

### Table 1-16 • Temperature and Voltage Derating Factors

(Normalized to Worst-Case Commercial, T<sub>J</sub> = 70°C, VCCA = 2.3V)

|      | Junction Temperature (T <sub>J</sub> ) |      |      |      |      |      |      |  |
|------|----------------------------------------|------|------|------|------|------|------|--|
| VCCA | -55                                    | -40  | 0    | 25   | 70   | 85   | 125  |  |
| 2.3  | 0.79                                   | 0.80 | 0.87 | 0.88 | 1.00 | 1.04 | 1.13 |  |
| 2.5  | 0.74                                   | 0.74 | 0.81 | 0.83 | 0.93 | 0.97 | 1.06 |  |
| 2.7  | 0.69                                   | 0.70 | 0.76 | 0.78 | 0.88 | 0.91 | 1.00 |  |



## **Pin Description**

#### CLKA/B Routed Clock A and B

These pins are clock inputs for clock distribution networks. Input levels are compatible with standard TTL or LVTTL specifications. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

### GND Ground

LOW supply voltage.

#### HCLK Dedicated (Hardwired) Array Clock

This pin is the clock input for sequential modules. Input levels are compatible with standard TTL or LVTTL specifications. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

#### I/O Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL or LVTTL specifications. Unused I/O pins are automatically tristated by the Designer software.

### LP Low Power Pin

Controls the low power mode of the eX devices. The device is placed in the low power mode by connecting the LP pin to logic HIGH. In low power mode, all I/Os are tristated, all input buffers are turned OFF, and the core of the device is turned OFF. To exit the low power mode, the LP pin must be set LOW. The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume normal operation 200  $\mu$ s after the LP pin is driven to a logic LOW. LP pin should not be left floating. Under normal operating condition it should be tied to GND via 10 k $\Omega$  resistor.

#### NC No Connection

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

### PRA/PRB, I/O Probe A/B

The Probe pin is used to output data from any user-defined design node within the device. This diagnostic pin can be used independently or in conjunction with the other probe pin to allow real-time diagnostic output of any signal path within the device. The Probe pin can be used as a user-defined I/O when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

#### TCK, I/O Test Clock

Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

### TDI, I/O Test Data Input

Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state.

### TDO, I/O Test Data Output

Serial output for boundary scan testing. In flexible mode, TDO is active when the TMS pin is set LOW (refer to Table 1-4 on page 1-10). This pin functions as an I/O when the boundary scan state machine reaches the "logic reset" state. When Silicon Explorer is being used, TDO will act as an output when the "checksum" command is run. It will return to user I/O when "checksum" is complete.



| TQ100      |                  |                   |                   |  |  |  |  |
|------------|------------------|-------------------|-------------------|--|--|--|--|
| Pin Number | eX64<br>Function | eX128<br>Function | eX256<br>Function |  |  |  |  |
| 71         | I/O              | I/O               | I/O               |  |  |  |  |
| 72         | NC               | I/O               | I/O               |  |  |  |  |
| 73         | NC               | NC                | I/O               |  |  |  |  |
| 74         | NC               | NC                | I/O               |  |  |  |  |
| 75         | NC               | NC                | I/O               |  |  |  |  |
| 76         | NC               | I/O               | I/O               |  |  |  |  |
| 77         | I/O              | I/O               | I/O               |  |  |  |  |
| 78         | I/O              | I/O               | I/O               |  |  |  |  |
| 79         | I/O              | I/O               | I/O               |  |  |  |  |
| 80         | I/O              | I/O               | I/O               |  |  |  |  |
| 81         | I/O              | I/O               | I/O               |  |  |  |  |
| 82         | VCCI             | VCCI              | VCCI              |  |  |  |  |
| 83         | I/O              | I/O               | I/O               |  |  |  |  |
| 84         | I/O              | I/O               | I/O               |  |  |  |  |
| 85         | I/O              | I/O               | I/O               |  |  |  |  |
| 86         | I/O              | I/O               | I/O               |  |  |  |  |
| 87         | CLKA             | CLKA              | CLKA              |  |  |  |  |
| 88         | CLKB             | CLKB              | CLKB              |  |  |  |  |
| 89         | NC               | NC                | NC                |  |  |  |  |
| 90         | VCCA             | VCCA              | VCCA              |  |  |  |  |
| 91         | GND              | GND               | GND               |  |  |  |  |
| 92         | PRA, I/O         | PRA, I/O          | PRA, I/O          |  |  |  |  |
| 93         | I/O              | I/O               | I/O               |  |  |  |  |
| 94         | I/O              | I/O               | I/O               |  |  |  |  |
| 95         | I/O              | I/O               | I/O               |  |  |  |  |
| 96         | I/O              | I/O               | I/O               |  |  |  |  |
| 97         | I/O              | I/O               | I/O               |  |  |  |  |
| 98         | I/O              | I/O               | I/O               |  |  |  |  |
| 99         | I/O              | I/O               | I/O               |  |  |  |  |
| 100        | TCK, I/O         | TCK, I/O          | TCK, I/O          |  |  |  |  |
|            |                  |                   |                   |  |  |  |  |

Note: \*Please read the LP pin descriptions for restrictions on their use.



Datasheet Information

| Revision            | Changes                                                                                                                                                         | Page                   |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| v4.0<br>(continued) | The "Flexible Mode" section was updated.                                                                                                                        | 1-10                   |
|                     | Table 1-5 •Boundary-Scan Pin Configurations and Functions is new.                                                                                               | 1-11                   |
|                     | The "TRST Pin" section was updated.                                                                                                                             | 1-11                   |
|                     | The "Probing Capabilities" section is new.                                                                                                                      | 1-12                   |
|                     | The "Programming" section was updated.                                                                                                                          | 1-12                   |
|                     | The "Probing Capabilities" section was updated.                                                                                                                 | 1-12                   |
|                     | The "Silicon Explorer II Probe" section was updated.                                                                                                            | 1-12                   |
|                     | The "Design Considerations" section was updated.                                                                                                                | 1-13                   |
|                     | The "Development Tool Support" section was updated.                                                                                                             | 1-13                   |
|                     | The "Absolute Maximum Ratings*" section was updated.                                                                                                            | 1-16                   |
|                     | The "Temperature and Voltage Derating Factors" section was updated.                                                                                             | 1-26                   |
|                     | The "TDI, I/O Test Data Input" section was updated.                                                                                                             | 1-31                   |
|                     | The "TDO, I/O Test Data Output" section was updated.                                                                                                            | 1-31                   |
|                     | The "TMS Test Mode Select" section was updated.                                                                                                                 | 1-32                   |
|                     | The "TRST, I/O Boundary Scan Reset Pin" section was updated.                                                                                                    | 1-32                   |
|                     | All VSV pins were changed to VCCA. The change affected the following pins:                                                                                      |                        |
|                     | 64-Pin TQFP – Pin 36                                                                                                                                            |                        |
|                     | 100-Pin TQFP – Pin 57                                                                                                                                           |                        |
|                     | 49-Pin CSP – Pin D5                                                                                                                                             |                        |
|                     | 128-Pin CSP-Pin H11 and Pin J1 for eX256                                                                                                                        |                        |
|                     | 180-Pin CSP – Pins J12 and K2                                                                                                                                   |                        |
| v3.0                | The "Recommended Operating Conditions" section has been changed.                                                                                                | 1-16                   |
|                     | The "3.3 V LVTTL Electrical Specifications" section has been updated.                                                                                           | 1-18                   |
|                     | The "5.0 V TTL Electrical Specifications" section has been updated.                                                                                             | 1-18                   |
|                     | The "Total Dynamic Power (mW)" section is new.                                                                                                                  | 1-9                    |
|                     | The "System Power at 5%, 10%, and 15% Duty Cycle" section is new.                                                                                               | 1-9                    |
|                     | The "eX Timing Model" section has been updated.                                                                                                                 | 1-22                   |
| v2.0.1              | The I/O Features table, Table 1-2 on page 1-6, was updated.                                                                                                     | 1-6                    |
|                     | The table, "Standby Power of eX Devices in LP Mode Typical Conditions, VCCA, VCCI = $2.5 \text{ V}$ , TJ = $25^{\circ} \text{ C}$ " section, was updated.       | 1-7                    |
|                     | "Typical eX Standby Current at 25°C" section is a new table.                                                                                                    | 1-16                   |
|                     | The table in the section, "Package Thermal Characteristics" section has been updated for the 49-Pin CSP.                                                        | 1-21                   |
|                     | The "eX Timing Model" section has been updated.                                                                                                                 | 1-22                   |
|                     | The timing numbers found in, "eX Family Timing Characteristics" section have been updated.                                                                      | 1-27                   |
|                     | The V <sub>SV</sub> pin has been added to the "Pin Description" section.                                                                                        | 1-31                   |
|                     | Please see the following pin tables for the V <sub>SV</sub> pin and an important footnote including the pin: "TQ64", "TQ100", "128-Pin CSP", and "180-Pin CSP". | 2-1, 2-3,<br>2-6, 2-11 |
|                     | The figure, "TQ64" section has been updated.                                                                                                                    | 2-1                    |



| Revision     | Changes                                                                                                                                                                                                                     | Page           |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Advance v0.4 | In the Product Profile, the Maximum User I/Os for eX64 was changed to 84.                                                                                                                                                   | 1-I            |
|              | In the Product Profile table, the Maximum User I/Os for eX128 was changed to 100.                                                                                                                                           | 1-I            |
| Advance v0.3 | The Mechanical Drawings section has been removed from the data sheet. The mechanical drawings are now contained in a separate document, "Package Characteristics and Mechanical Drawings," available on the Actel web site. |                |
|              | A new section describing "Clock Resources"has been added.                                                                                                                                                                   | 1-3            |
|              | A new table describing "I/O Features"has been added.                                                                                                                                                                        | 1-6            |
|              | The "Pin Description" section has been updated and clarified.                                                                                                                                                               | 1-31           |
|              | The original Electrical Specifications table was separated into two tables (2.5V and 3.3/5.0V). In both tables, several different currents are specified for $V_{OH}$ and $V_{OL}$ .                                        |                |
|              | A new table listing 2.5V low power specifications and associated power graphs were added.                                                                                                                                   | page 9         |
|              | Pin functions for eX256 TQ100 have been added to the "TQ100"table.                                                                                                                                                          | 2-3            |
|              | A CS49 pin drawing and pin assignment table including eX64 and eX128 pin functions have been added.                                                                                                                         | page 26        |
|              | A CS128 pin drawing and pin assignment table including eX64, eX128, and eX256 pin functions have been added.                                                                                                                | pages<br>26-27 |
|              | A CS180 pin drawing and pin assignment table for eX256 pin functions have been added.                                                                                                                                       | pages 27<br>31 |
| Advance v0.2 | The following table note was added to the eX Timing Characteristics table for clarification: Clock skew improves as the clock network becomes more heavily loaded.                                                          | pages<br>14-15 |