



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 64MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 60                                                                         |
| Program Memory Size        | 64KB (32K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 1K x 8                                                                     |
| RAM Size                   | 3.5K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 45x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-TQFP                                                                    |
| Supplier Device Package    | 64-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f66k40-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.0 GUIDELINES FOR GETTING STARTED WITH PIC18(L)F6XK40 MICROCONTROLLERS

# 2.1 Basic Connection Requirements

Getting started with the PIC18(L)F6xK40 family of 8-bit microcontrollers requires attention to a minimal set of device pin connections before proceeding with development.

The following pins must always be connected:

- All VDD and Vss pins (see Section 2.2 "Power Supply Pins")
- MCLR pin (see Section 2.3 "Master Clear (MCLR) Pin")

These pins must also be connected if they are being used in the end application:

- PGC/PGD pins used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes (see **Section 2.4 "ICSP<sup>™</sup> Pins"**)
- OSCI and OSCO pins when an external oscillator source is used (see Section 2.5 "External Oscillator Pins")

Additionally, the following pins may be required:

• VREF+/VREF- pins are used when external voltage reference for analog modules is implemented

The minimum mandatory connections are shown in Figure 2-1.

# FIGURE 2-1: RECOMMENDED MINIMUM CONNECTIONS



# 2.2 Power Supply Pins

# 2.2.1 DECOUPLING CAPACITORS

The use of decoupling capacitors on every pair of power supply pins (VDD and VSS) is required.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: A 0.1  $\mu$ F (100 nF), 10-20V capacitor is recommended. The capacitor should be a low-ESR device, with a resonance frequency in the range of 200 MHz and higher. Ceramic capacitors are recommended.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is no greater than 0.25 inch (6 mm).
- Handling high-frequency noise: If the board is experiencing high-frequency noise (upward of tens of MHz), add a second ceramic type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to each primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible (e.g., 0.1  $\mu$ F in parallel with 0.001  $\mu$ F).
- Maximizing performance: On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB trace inductance.

# 2.2.2 TANK CAPACITORS

On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits, including microcontrollers, to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7  $\mu$ F to 47  $\mu$ F.

| U-0              | R/W-0/0     | R/W-0/0           | R/W-0/0       | R/W-0/0        | R/W-0/0          | R/W-0/0          | R/W-0/0      |
|------------------|-------------|-------------------|---------------|----------------|------------------|------------------|--------------|
| _                | USART5MD    | USART4MD          | USART3MD      | USART2MD       | USART1MD         | MSSP2MD          | MSSP1MD      |
| bit 7            |             |                   | •             |                |                  |                  | bit 0        |
|                  |             |                   |               |                |                  |                  |              |
| Legend:          |             |                   |               |                |                  |                  |              |
| R = Readable     | e bit       | W = Writable      | bit           | U = Unimplem   | nented bit, read | as '0'           |              |
| u = Bit is unch  | nanged      | x = Bit is unkn   | nown          | -n/n = Value a | t POR and BOI    | R/Value at all c | other Resets |
| '1' = Bit is set |             | '0' = Bit is clea | ared          | q = Value dep  | ends on conditi  | ion              |              |
|                  |             |                   |               |                |                  |                  |              |
| bit 7            | Unimplemen  | ted: Read as 'd   | )'            |                |                  |                  |              |
| bit 6            | USART5MD:   | Disable USAR      | T5 Module bit |                |                  |                  |              |
|                  | 1 = USART5  | module disabl     | ed            |                |                  |                  |              |
|                  | 0 = USART5  | module enable     | ed            |                |                  |                  |              |
| bit 5            | USART4MD:   | Disable USAR      | T4 Module bit |                |                  |                  |              |
|                  | 1 = USART4  | module disabl     | ed            |                |                  |                  |              |
|                  | 0 = USAR14  | module enable     | ed            |                |                  |                  |              |
| bit 4            | USART3MD:   | Disable USAR      | T3 Module bit |                |                  |                  |              |
|                  | 1 = USARI3  | module disable    | ed            |                |                  |                  |              |
| <b>h</b> # 0     | U = USARIS  |                   |               |                |                  |                  |              |
| DIT 3            | USARIZIVID: | Disable USAR      |               |                |                  |                  |              |
|                  | 1 = 0.000   | module enable     | eu<br>2d      |                |                  |                  |              |
| hit 2            |             |                   | T4 Modulo bit |                |                  |                  |              |
|                  | 1 = USART1  | module disable    |               |                |                  |                  |              |
|                  | 0 = USART1  | module enable     | ed            |                |                  |                  |              |
| bit 1            | MSSP2MD:    | )isable MSSP2     | Module bit    |                |                  |                  |              |
|                  | 1 = MSSP2   | module disable    | d             |                |                  |                  |              |
|                  | 0 = MSSP2 r | module enabled    | d             |                |                  |                  |              |
| bit 0            | MSSP1MD: D  | Disable MSSP1     | Module bit    |                |                  |                  |              |
|                  | 1 = MSSP1 r | module disable    | d             |                |                  |                  |              |
|                  | 0 = MSSP1 r | module enabled    | b             |                |                  |                  |              |

# REGISTER 7-6: PMD5: PMD CONTROL REGISTER 5

# TABLE 7-1: SUMMARY OF REGISTERS ASSOCIATED WITH PMD

| Name | Bit 7  | Bit 6    | Bit 5    | Bit 4    | Bit 3    | Bit 2    | Bit 1   | Bit 0   | Register<br>on page |
|------|--------|----------|----------|----------|----------|----------|---------|---------|---------------------|
| PMD0 | SYSCMD | FVRMD    | HLVDMD   | CRCMD    | SCANMD   | NVMMD    | CLKRMD  | IOCMD   | 66                  |
| PMD1 | TMR7MD | TMR6MD   | TMR5MD   | TMR4MD   | TMR3MD   | TMR2MD   | TMR1MD  | TMR0MD  | 67                  |
| PMD2 | _      | _        | CWGMD    | _        | DSMMD    | SMT2MD   | SMT1MD  | TMR8MD  | 68                  |
| PMD3 | —      | DACMD    | ADCMD    | —        | CMP3MD   | CMP2MD   | CMP1MD  | ZCDMD   | 69                  |
| PMD4 | —      | PWM7MD   | PWM6MD   | CCP5MD   | CCP4MD   | CCP3MD   | CCP2MD  | CCP1MD  | 70                  |
| PMD5 | —      | USART5MD | USART4MD | USART3MD | USART2MD | USART1MD | MSSP2MD | MSSP1MD | 71                  |

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used by the PMD.

| Γ             | PIC18(L)F65K40        | PIC18(L)F66K40                             | PIC18(L)F67K40        |               |
|---------------|-----------------------|--------------------------------------------|-----------------------|---------------|
|               | PC<21:0>              | PC<21:0>                                   | PC<21:0>              |               |
| Note 1        | Stack (31 levels)     | Stack (31 levels)                          | Stack (31 levels)     | Note 1        |
| 00 0000h      | Reset Vector          | Reset Vector                               | Reset Vector          | 00 0000h      |
| •••           | •••                   | •••                                        | •••                   | •••           |
| 00 0008h      | Interrupt Vector High | Interrupt Vector High                      | Interrupt Vector High | 00 0008h      |
| 00.0018h      | Interrupt Vector Low  | •••<br>Interrupt Vector Low                | Interrupt Vector Low  | 00 0018h      |
| 00 001Ah      |                       |                                            |                       | 00 0010h      |
| •<br>00 3FFFh | Program Flash Memory  |                                            |                       | •<br>00 3FFFh |
| 00 4000h      | (16 KW)               | Program Flash Memory                       |                       | 00 4000h      |
| •<br>00 7FFFh |                       | (32 KW)                                    | Program Flash Memory  | •<br>00 7FFFh |
| 00 8000h      |                       |                                            | (64 KW)               | 00 8000h      |
| •<br>00 FFFFh |                       |                                            |                       | •<br>00 FFFFh |
| 01 0000h      | Not proport(2)        |                                            |                       | 01 0000h      |
| 01 FFFFh      | Not present.          | Not propert(2)                             |                       | •<br>01 FFFFh |
| 02 0000h      |                       | Not present                                | Not procent(2)        | 02 0000h      |
| 1F FFFFh      |                       |                                            | Not presente 7        | 1F FFFF       |
| 20 0000h      |                       | User IDs (8 Words)(3)                      |                       | 20 0000h      |
| 20 000Fh      |                       |                                            |                       | 20 000Fh      |
| 20 0010h      |                       | Reserved                                   |                       | 20 0010h      |
| 2F FFFFh      |                       |                                            |                       | 2F FFFFh      |
| 30 0000h      | (                     | Configuration Words (6 Words) <sup>(</sup> | 3)                    | 30 0000h      |
| 30 000Bh      |                       |                                            |                       | 30 000Bh      |
| 30 000Ch      |                       | Reserved                                   |                       | 30 000Ch      |
| 30 FFFFh      |                       |                                            |                       | 30 FFFFh      |
| 31 0000h      |                       |                                            |                       | 31 0000h      |
| 31 00FFh      |                       | DataEEByte0                                |                       | •••           |
|               |                       | DataEEByte1023                             |                       |               |
| 31 03FFh      |                       |                                            |                       | 31 03FFh      |
| 31 0400h      |                       | Boognied                                   |                       | 31 0400h      |
| 3F FFFBh      |                       | Reserved                                   |                       | 3F FFFBh      |
| 3F FFFCh      |                       | Povision ID (1 Mard)(4)                    |                       | 3F FFFCh      |
| 3F FFFDh      |                       |                                            |                       | 3F FFFD       |
| 3F FFFEh      |                       | Device ID (1 Word)(4)                      |                       | 3F FFFEh      |
| 3F FFFFh      |                       |                                            |                       | 3F FFFFh      |

# TABLE 10-1: PROGRAM AND DATA EEPROM MEMORY MAP

**Note 1:** The stack is a separate SRAM panel, apart from all user memory panels.

2: The addresses do not roll over. The region is read as '0'.

3: Not code-protected.

4: Device/Revision IDs are hard-coded in silicon.

# 10.4 Data Memory Organization

| Note: | The operation of some aspects of data    |
|-------|------------------------------------------|
|       | memory are changed when the PIC18        |
|       | extended instruction set is enabled. See |
|       | Section 10.7 "Data Memory and the        |
|       | Extended Instruction Set" for more       |
|       | information.                             |

The data memory in PIC18 devices is implemented as static RAM. Each register in the data memory has a 12-bit address, allowing up to 4096 bytes of data memory. The memory space is divided into as many as 16 banks that contain 256 bytes each. Figure 10-4 shows the data memory organization for the PIC18(L)F6xK40 devices.

The data memory contains Special Function Registers (SFRs) and General Purpose Registers (GPRs). The SFRs are used for control and status of the controller and peripheral functions, while GPRs are used for data storage and scratchpad operations in the user's application. Any read of an unimplemented location will read as '0's.

The instruction set and architecture allow operations across all banks. The entire data memory may be accessed by Direct, Indirect or Indexed Addressing modes. Addressing modes are discussed later in this subsection.

To ensure that commonly used registers (SFRs and select GPRs) can be accessed in a single cycle, PIC18 devices implement an Access Bank. This is a 256-byte memory space that provides fast access to SFRs and the lower portion of GPR Bank 0 without using the Bank Select Register (BSR). **Section 10.4.2 "Access Bank"** provides a detailed description of the Access RAM.

### 10.4.1 BANK SELECT REGISTER (BSR)

Large areas of data memory require an efficient addressing scheme to make rapid access to any address possible. Ideally, this means that an entire address does not need to be provided for each read or write operation. For PIC18 devices, this is accomplished with a RAM banking scheme. This divides the memory space into 16 contiguous banks of 256 bytes. Depending on the instruction, each location can be addressed directly by its full 12-bit address, or an 8-bit low-order address and a 4-bit Bank Pointer.

Most instructions in the PIC18 instruction set make use of the Bank Pointer, known as the Bank Select Register (BSR). This SFR holds the four Most Significant bits of a location's address; the instruction itself includes the eight Least Significant bits. Only the four lower bits of the BSR are implemented (BSR<3:0>). The upper four bits are unused; they will always read '0' and cannot be written to. The BSR can be loaded directly by using the MOVLB instruction.

The value of the BSR indicates the bank in data memory; the eight bits in the instruction show the location in the bank and can be thought of as an offset from the bank's lower boundary. The relationship between the BSR's value and the bank division in data memory is shown in Figure 10-4.

Since up to 16 registers may share the same low-order address, the user must always be careful to ensure that the proper bank is selected before performing a data read or write. For example, writing what should be program data to an 8-bit address of F9h while the BSR is 0Fh will end up resetting the program counter.

While any bank can be selected, only those banks that are actually implemented can be read or written to. Writes to unimplemented banks are ignored, while reads from unimplemented banks will return '0's. Even so, the STATUS register will still be affected as if the operation was successful. The data memory maps in Figure 10-4 indicate which banks are implemented.

In the core PIC18 instruction set, only the MOVFF instruction fully specifies the 12-bit address of the source and target registers. This instruction ignores the BSR completely when it executes. All other instructions include only the low-order address as an operand and must use either the BSR or the Access Bank to locate their target registers.

Operations on the FSRs with POSTDEC, POSTINC and PREINC affect the entire register pair; that is, rollovers of the FSRnL register from FFh to 00h carry over to the FSRnH register. On the other hand, results of these operations do not change the value of any flags in the STATUS register (e.g., Z, N, OV, etc.).

The PLUSW register can be used to implement a form of indexed addressing in the data memory space. By manipulating the value in the W register, users can reach addresses that are fixed offsets from pointer addresses. In some applications, this can be used to implement some powerful program control structure, such as software stacks, inside of data memory.

# 10.6.3.3 Operations by FSRs on FSRs

Indirect addressing operations that target other FSRs or virtual registers represent special cases. For example, using an FSR to point to one of the virtual registers will not result in successful operations. As a specific case, assume that FSR0H:FSR0L contains FE7h, the address of INDF1. Attempts to read the value of the INDF1 using INDF0 as an operand will return 00h. Attempts to write to INDF1 using INDF0 as the operand will result in a NOP.

On the other hand, using the virtual registers to write to an FSR pair may not occur as planned. In these cases, the value will be written to the FSR pair but without any incrementing or decrementing. Thus, writing to either the INDF2 or POSTDEC2 register will write the same value to the FSR2H:FSR2L.

Since the FSRs are physical registers mapped in the SFR space, they can be manipulated through all direct operations. Users should proceed cautiously when working on these registers, particularly if their code uses indirect addressing.

Similarly, operations by indirect addressing are generally permitted on all other SFRs. Users should exercise the appropriate caution that they do not inadvertently change settings that might affect the operation of the device.

# 10.7 Data Memory and the Extended Instruction Set

Enabling the PIC18 extended instruction set (XINST Configuration bit = 1) significantly changes certain aspects of data memory and its addressing. Specifically, the use of the Access Bank for many of the core PIC18 instructions is different; this is due to the introduction of a new addressing mode for the data memory space.

What does not change is just as important. The size of the data memory space is unchanged, as well as its linear addressing. The SFR map remains the same. Core PIC18 instructions can still operate in both Direct and Indirect Addressing mode; inherent and literal instructions do not change at all. Indirect addressing with FSR0 and FSR1 also remain unchanged.

# 10.7.1 INDEXED ADDRESSING WITH LITERAL OFFSET

Enabling the PIC18 extended instruction set changes the behavior of indirect addressing using the FSR2 register pair within Access RAM. Under the proper conditions, instructions that use the Access Bank – that is, most bit-oriented and byte-oriented instructions – can invoke a form of indexed addressing using an offset specified in the instruction. This special addressing mode is known as Indexed Addressing with Literal Offset, or Indexed Literal Offset mode.

When using the extended instruction set, this addressing mode requires the following:

- The use of the Access Bank is forced ('a' = 0) and
- The file address argument is less than or equal to 5Fh.

Under these conditions, the file address of the instruction is not interpreted as the lower byte of an address (used with the BSR in direct addressing), or as an 8-bit address in the Access Bank. Instead, the value is interpreted as an offset value to an Address Pointer, specified by FSR2. The offset and the contents of FSR2 are added to obtain the target address of the operation.

# 10.7.2 INSTRUCTIONS AFFECTED BY INDEXED LITERAL OFFSET MODE

Any of the core PIC18 instructions that can use direct addressing are potentially affected by the Indexed Literal Offset Addressing mode. This includes all byte-oriented and bit-oriented instructions, or almost one-half of the standard PIC18 instruction set. Instructions that only use Inherent or Literal Addressing modes are unaffected.

Additionally, byte-oriented and bit-oriented instructions are not affected if they do not use the Access Bank (Access RAM bit is '1'), or include a file address of 60h or above. Instructions meeting these criteria will continue to execute as before. A comparison of the different possible addressing modes when the extended instruction set is enabled is shown in Figure 10-7.

Those who desire to use byte-oriented or bit-oriented instructions in the Indexed Literal Offset mode should note the changes to assembler syntax for this mode. This is described in more detail in **Section 36.2.1 "Extended Instruction Syntax"**.

# 11.1.3 READING THE PROGRAM FLASH MEMORY

The TBLRD instruction retrieves data from program memory and places it into data RAM. Table reads from program memory are performed one byte at a time.

TBLPTR points to a byte address in program space. Executing TBLRD places the byte pointed to into TABLAT. In addition, TBLPTR can be modified automatically for the next table read operation. The CPU operation is suspended during the read, and it resumes immediately after. From the user point of view, TABLAT is valid in the next instruction cycle.

The internal program memory is typically organized by words. The Least Significant bit of the address selects between the high and low bytes of the word. Figure 11-4 shows the interface between the internal program memory and the TABLAT.

# FIGURE 11-4: READS FROM PROGRAM FLASH MEMORY



# EXAMPLE 11-1: READING A PROGRAM FLASH MEMORY WORD

|           | NOTITI  |                 |   | The dimptomp of the black being |
|-----------|---------|-----------------|---|---------------------------------|
|           | MOVLW   | CODE_ADDR_UPPER | ; | Load TELPTR with the base       |
|           | MOVWF   | TBLPTRU         | ; | address of the word             |
|           | MOVLW   | CODE_ADDR_HIGH  |   |                                 |
|           | MOVWF   | TBLPTRH         |   |                                 |
|           | MOVLW   | CODE_ADDR_LOW   |   |                                 |
|           | MOVWF   | TBLPTRL         |   |                                 |
| READ_WORD |         |                 |   |                                 |
|           | TBLRD*+ |                 | ; | read into TABLAT and increment  |
|           | MOVF    | TABLAT, W       | ; | get data                        |
|           | MOVWF   | WORD_EVEN       |   |                                 |
|           | TBLRD*+ |                 | ; | read into TABLAT and increment  |
|           | MOVFW   | TABLAT, W       | ; | get data                        |
|           | MOVF    | WORD_ODD        |   |                                 |
|           |         |                 |   |                                 |

# 11.3 Data EEPROM Memory

The data EEPROM is a nonvolatile memory array, separate from the data RAM and program memory, which is used for long-term storage of program data. It is not directly mapped in either the register file or program memory space but is indirectly addressed through the Special Function Registers (SFRs). The EEPROM is readable and writable during normal operation over the entire VDD range.

Four SFRs are used to read and write to the data EEPROM as well as the program memory. They are:

- NVMCON1
- NVMCON2
- NVMDAT
- NVMADRL
- NVMADRH

The data EEPROM allows byte read and write. When interfacing to the data memory block, NVMDAT holds the 8-bit data for read/write and the NVMADRH:NVMADRL register pair hold the address of the EEPROM location being accessed.

The EEPROM data memory is rated for high erase/write cycle endurance. A byte write automatically erases the location and writes the new data (erase-before-write). The write time is controlled by an internal programming timer; it will vary with voltage and temperature as well as from chip-to-chip. Please refer to the Data EEPROM Memory parameters in **Section 37.0 "Electrical Specifications"** for limits.

# 11.3.1 NVMADRL AND NVMADRH REGISTERS

The NVMADRH:NVMADRL registers are used to address the data EEPROM for read and write operations.

# 11.3.2 NVMCON1 AND NVMCON2 REGISTERS

Access to the data EEPROM is controlled by two registers: NVMCON1 and NVMCON2. These are the same registers which control access to the program memory and are used in a similar manner for the data EEPROM.

The NVMCON1 register (Register 11-1) is the control register for data and program memory access. Control bits NVMREG<1:0> determine if the access will be to program, Data EEPROM Memory or the User IDs, Configuration bits, Revision ID and Device ID.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear.

The WRERR bit is set by hardware when the WR bit is set and cleared when the internal programming timer expires and the write operation is complete.

The WR control bit initiates write operations. The bit can be set but not cleared by software. It is cleared only by hardware at the completion of the write operation.

The NVMIF interrupt flag bit of the PIR7 register is set when the write is complete. It must be cleared by software.

Control bits, RD and WR, start read and erase/write operations, respectively. These bits are set by firmware and cleared by hardware at the completion of the operation.

The RD bit cannot be set when accessing program memory (NVMREG<1:0> = 0x10). Program memory is read using table read instructions. See **Section 11.1.1 "Table Reads and Table Writes"** regarding table reads.

## 11.3.5 WRITE VERIFY

Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit.

### EXAMPLE 11-5: DATA EEPROM READ

| ; Data Memory | Address to read      |   |                                         |
|---------------|----------------------|---|-----------------------------------------|
|               | BCF NVMCON1, NVMREG0 | ; | Setup Data EEPROM Access                |
|               | BCF NVMCON1, NVMREG1 | ; | Setup Data EEPROM Access                |
|               | MOVF EE_ADDRL, W     | ; |                                         |
|               | MOVWF NVMADRL        | ; | Setup Address low byte                  |
|               | MOVF EE_ADDRH, W     | ; |                                         |
|               | MOVWF NVMADRH        | ; | Setup Address high byte (if applicable) |
|               | BSF NVMCON1, RD      | ; | Issue EE Read                           |
|               | MOVF NVMDAT, W       | ; | $W = EE_DATA$                           |

### EXAMPLE 11-6: DATA EEPROM WRITE

| ; Data Memory Add  | ress to write    |   |                                         |
|--------------------|------------------|---|-----------------------------------------|
| BCF                | NVMCON1, NVMREG0 | ; | Setup Data EEPROM access                |
| BCF                | NVMCON1, NVMREG1 | ; | Setup Data EEPROM access                |
| MOVF               | EE_ADDRL, W      | ; |                                         |
| MOVWF              | NVMADRL          | ; | Setup Address low byte                  |
| MOVF               | EE_ADDRH, W      | ; |                                         |
| MOVWF              | NVMADRH          | ; | Setup Address high byte (if applicable) |
| ; Data Memory Val  | ue to write      |   |                                         |
| MOVF               | EE_DATA, W       | ; |                                         |
| MOVWF              | NVMDAT           | ; |                                         |
| ; Enable writes    |                  |   |                                         |
| BSF                | NVMCON1, WREN    | ; |                                         |
| ; Disable interru  | pts              |   |                                         |
| BCF                | INTCON, GIE      | ; |                                         |
| ; Required unlock  | sequence         |   |                                         |
| MOVLW              | 55h              | ; |                                         |
| MOVWF              | NVMCON2          | ; |                                         |
| MOVLW              | AAh              | ; |                                         |
| MOVWF              | NVMCON2          | ; |                                         |
| ; Set WR bit to b  | egin write       |   |                                         |
| BSF                | NVMCON1, WR      | ; |                                         |
| ; Wait for write t | o complete       |   |                                         |
| BTFSC              | NVMCON1, WR      |   |                                         |
| BRA                | \$-2             |   |                                         |
| ; Enable INT       |                  |   |                                         |
| BSF                | INTCON, GIE      | ; |                                         |
| ; Disable writes   |                  |   |                                         |
| BCF                | NVMCON1, WREN    | ; |                                         |

| R/W-0/0                                    | R/W-0/0 | R/W-0/0           | R/W-0/0      | R/W-0/0          | R/W-0/0          | R/W-0/0      | R/W-0/0 |  |  |
|--------------------------------------------|---------|-------------------|--------------|------------------|------------------|--------------|---------|--|--|
| LADR<7:0> <sup>(1, 2)</sup>                |         |                   |              |                  |                  |              |         |  |  |
| bit 7 bit 0                                |         |                   |              |                  |                  |              |         |  |  |
|                                            |         |                   |              |                  |                  |              |         |  |  |
| Legend:                                    |         |                   |              |                  |                  |              |         |  |  |
| R = Readable bit W = Writable bit U = Unir |         |                   | U = Unimpler | mented bit, read | l as '0'         |              |         |  |  |
| u = Bit is unchanged x = Bit is unknown    |         | nown              | -n/n = Value | at POR and BO    | R/Value at all c | other Resets |         |  |  |
| '1' = Bit is set                           |         | '0' = Bit is clea | ared         |                  |                  |              |         |  |  |

## REGISTER 13-14: SCANLADRL: SCAN LOW ADDRESS LOW BYTE REGISTER

# bit 7-0 LADR<7:0>: Scan Start/Current Address bits<sup>(1, 2)</sup> Least Significant bits of the current address to be fetched from, value increments on each fetch of memory

- **Note 1:** Registers SCANLADRU/H/L form a 22-bit value, but are not guarded for atomic or asynchronous access; registers should only be read or written while SCANGO = 0 (SCANCON0 register).
  - 2: While SCANGO = 1 (SCANCON0 register), writing to this register is ignored.

# REGISTER 13-15: SCANHADRU: SCAN HIGH ADDRESS UPPER BYTE REGISTER

| U-0   | U-0 | R/W-1/1 | R/W-1/1     | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |  |  |
|-------|-----|---------|-------------|---------|---------|---------|---------|--|--|
| —     | —   |         | HADR<21:16> |         |         |         |         |  |  |
| bit 7 |     |         |             |         |         |         | bit 0   |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-6 | Unimplemented: | Read | as ' | '0' |
|---------|----------------|------|------|-----|
|---------|----------------|------|------|-----|

bit 5-0 **HADR<21:16>:** Scan End Address bits<sup>(1, 2)</sup> Upper bits of the address at the end of the designated scan

- **Note 1:** Registers SCANHADRU/H/L form a 22-bit value but are not guarded for atomic or asynchronous access; registers should only be read or written while SCANGO = 0 (SCANCON0 register).
  - 2: While SCANGO = 1 (SCANCON0 register), writing to this register is ignored.

# 20.0 TIMER2/4/6/8 MODULE

The Timer2/4/6/8 modules are 8-bit timers that can operate as free-running period counters or in conjunction with external signals that control start, run, freeze, and reset operation in One-Shot and Monostable modes of operation. Sophisticated waveform control such as pulse density modulation are possible by combining the operation of these timers with other internal peripherals such as the comparators and CCP modules. Features of the timer include:

- 8-bit timer register
- 8-bit period register
- · Selectable external hardware timer Resets
- Programmable prescaler (1:1 to 1:128)
- Programmable postscaler (1:1 to 1:16)
- · Selectable synchronous/asynchronous operation
- · Alternate clock sources
- · Interrupt-on-period

- Three modes of operation:
  - Free Running Period
  - One-shot
  - Monostable

See Figure 20-1 for a block diagram of Timer2. See Figure 20-2 for the clock source block diagram.

Note: Four identical Timer2 modules are implemented on this device. The timers are named Timer2, Timer4, Timer6 and Timer8. All references to Timer2 apply as well to Timer4, Timer6 and Timer8. All references to PR2 apply equally to other timers as well.



# FIGURE 20-1: TIMER2 BLOCK DIAGRAM

| R/W-x/x         | R/W-x/x | R/W-x/x          | R/W-x/x | R/W-x/x          | R/W-x/x          | R/W-x/x        | R/W-x/x |
|-----------------|---------|------------------|---------|------------------|------------------|----------------|---------|
|                 |         |                  | CCPR    | x<15:8>          |                  |                |         |
| bit 7           |         |                  |         |                  |                  |                | bit 0   |
|                 |         |                  |         |                  |                  |                |         |
| Legend:         |         |                  |         |                  |                  |                |         |
| R = Readable    | bit     | W = Writable     | bit     | U = Unimplen     | nented bit, read | l as '0'       |         |
| -n = Value at P | OR      | '1' = Bit is set |         | '0' = Bit is cle | ared             | x = Bit is unk | nown    |
|                 |         |                  |         |                  |                  |                |         |

# REGISTER 21-6: CCPRxH: CCPx REGISTER HIGH BYTE

bit 7-0
MODE = Capture Mode:
CCPRxH<7:0>: MSB of captured TMR1 value
MODE = Compare Mode:
CCPRxH<7:0>: MSB compared to TMR1 value
MODE = PWM Mode && FMT = 0:
CCPRxH<7:2>: Not used
CCPRxH<7:2>: Not used
CCPRxH<7:0>: CCPW<9:8> – Pulse-Width MS 2 bits
MODE = PWM Mode && FMT = 1:
CCPRxH<7:0>: CCPW<9:2> – Pulse-Width MS 8 bits

# 24.3 Clock Source

The clock source is used to drive the dead-band timing circuits. The CWG module allows the following clock sources to be selected:

- Fosc (system clock)
- HFINTOSC

When the HFINTOSC is selected, the HFINTOSC will be kept running during Sleep. Therefore, CWG modes requiring dead band can operate in Sleep, provided that the CWG data input is also active during Sleep. The clock sources are selected using the CS bit of the CWG1CLKCON register (Register 24-3). The system clock Fosc, is disabled in Sleep and thus dead-band control cannot be used.

# 24.4 Selectable Input Sources

The CWG generates the output waveforms from the input sources in Table 24-1.

| Source<br>Peripheral | Signal Name                     | ISM<3:0>      |  |
|----------------------|---------------------------------|---------------|--|
| CWG1PPS              | Pin selected by<br>CWG1PPS      | 0000          |  |
| CCP1                 | CCP1 Output                     | 0001          |  |
| CCP2                 | CCP2 Output                     | 0010          |  |
| CCP3                 | CCP3 Output                     | 0011          |  |
| CCP4                 | CCP4 Output                     | 0100          |  |
| CCP5                 | CCP5 Output                     | 0101          |  |
| PWM6                 | PWM6 Output                     | 0110          |  |
| PWM7                 | PWM7 Output                     | 0111          |  |
| CMP1                 | Comparator 1 Output             | 1000          |  |
| CMP2                 | Comparator 2 Output             | 1001          |  |
| CMP3                 | Comparator 3 Output             | 1010          |  |
| DSM                  | Data signal modulator<br>output | 1011          |  |
| Reserved             |                                 | 1100-<br>1111 |  |

TABLE 24-1: SELECTABLE INPUT SOURCES

The input sources are selected using the ISM<3:0> bits in the CWG1ISM register (Register 24-4).

# 24.5 Output Control

# 24.5.1 CWG OUTPUTS

Each CWG output can be routed to a Peripheral Pin Select (PPS) output via the RxyPPS register (see **Section 17.0 "Peripheral Pin Select (PPS) Module"**).

# 24.5.2 POLARITY CONTROL

The polarity of each CWG output can be selected independently. When the output polarity bit is set, the corresponding output is active-high. Clearing the output polarity bit configures the corresponding output as active-low. However, polarity does not affect the override levels. Output polarity is selected with the POLy bits of the CWG1CON1. Auto-shutdown and steering options are unaffected by polarity.

# 24.6 Dead-Band Control

The dead-band control provides non-overlapping PWM signals to prevent shoot-through current in PWM switches. Dead-band operation is employed for Half-Bridge and Full-Bridge modes. The CWG contains two 6-bit dead-band counters. One is used for the rising edge of the input source control in Half-Bridge mode or for reverse dead-band Full-Bridge mode. The other is used for the falling edge of the input source control in Half-Bridge mode or for forward dead band in Full-Bridge mode.

Dead band is timed by counting CWG clock periods from zero up to the value in the rising or falling deadband counter registers. See CWG1DBR and CWG1DBF registers, respectively.

# 24.6.1 DEAD-BAND FUNCTIONALITY IN HALF-BRIDGE MODE

In Half-Bridge mode, the dead-band counters dictate the delay between the falling edge of the normal output and the rising edge of the inverted output. This can be seen in Figure 24-2.

# 24.6.2 DEAD-BAND FUNCTIONALITY IN FULL-BRIDGE MODE

In Full-Bridge mode, the dead-band counters are used when undergoing a direction change. The MODE<0> bit of the CWG1CON0 register can be set or cleared while the CWG is running, allowing for changes from Forward to Reverse mode. The CWG1A and CWG1C signals will change immediately upon the first rising input edge following a direction change, but the modulated signals (CWG1B or CWG1D, depending on the direction of the change) will experience a delay dictated by the dead-band counters.

# 26.6 Carrier Source Polarity Select

The signal provided from any selected input source for the carrier high and carrier low signals can be inverted. Inverting the signal for the carrier high source is enabled by setting the MDCHPOL bit of the MDCON1 register. Inverting the signal for the carrier low source is enabled by setting the MDCLPOL bit of the MDCON1 register.

# 26.7 Programmable Modulator Data

The MDBIT of the MDCON0 register can be selected as the source for the modulator signal. This gives the user the ability to program the value used for modulation.

# 26.8 Modulated Output Polarity

The modulated output signal provided on the DSM pin can also be inverted. Inverting the modulated output signal is enabled by setting the MDOPOL bit of the MDCON0 register.

# 26.9 Operation in Sleep Mode

The DSM module is not affected by Sleep mode. The DSM can still operate during Sleep, if the Carrier and Modulator input sources are also still operable during Sleep. Refer to **Section 6.0 "Power-Saving Operation Modes"** for more details.

# 26.10 Effects of a Reset

Upon any device Reset, the DSM module is disabled. The user's firmware is responsible for initializing the module before enabling the output. The registers are reset to their default values.

# 26.11 Peripheral Module Disable

The DSM module can be completely disabled using the PMD module to achieve maximum power saving. The DSMMD bit of PMD2 (Register 7-3) when set disables the DSM module completely. When enabled again all the registers of the DSM module default to POR status.



PIC18(L)F65/66K40

#### 32.2.6 ADC CONVERSION PROCEDURE (BASIC MODE)

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- 1. Configure Port:
  - · Disable pin output driver (Refer to the TRISx register)
  - · Configure pin as analog (Refer to the ANSELx register)
- 2. Configure the ADC module:
  - Select ADC conversion clock
  - · Configure voltage reference
  - Select ADC input channel (precharge+acquisition)
  - Turn on ADC module
- 3. Configure ADC interrupt (optional):
  - · Clear ADC interrupt flag
  - · Enable ADC interrupt
  - Enable peripheral interrupt (PEIE bit)
  - Enable global interrupt (GIE bit)<sup>(1)</sup>
- 4. If ADACQ = 0, software must wait the required acquisition time<sup>(2)</sup>.
- Start conversion by setting the ADGO bit. 5.
- Wait for ADC conversion to complete by one of 6. the following:
  - · Polling the ADGO bit
  - · Waiting for the ADC interrupt (interrupts enabled)
- 7. Read ADC Result.
- 8. Clear the ADC interrupt flag (required if interrupt is enabled).

Note 1: The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution.

> 2: Refer to Section 32.3 "ADC Acquisition Requirements".

#### EXAMPLE 32-1: ADC CONVERSION

;This code block configures the ADC ; for polling, VDD and Vss references, FRC ;oscillator and ANO input. ;Conversion start & polling for completion ;are included. BANKSEL ADCON1 ; B'11110000' ;Right justify, MOVLW ;FRC oscillator MOVWF ADCON1 ;Vdd and Vss Vref BANKSEL TRISA ; BSF TRISA,0 ;Set RA0 to input BANKSEL ANSEL ; BSF ANSEL,0 ;Set RA0 to analog BANKSEL ADCON0 B'00000001' ;Select channel AN0 MOVLW MOVWF ADCON0 ;Turn ADC On SampleTime ; Acquisiton delay CALL ADCON0, ADGO ; Start conversion BSF BTFSC ADCON0, ADGO ; Is conversion done? GOTO \$-1 ;No, test again ; BANKSEL ADRESH ADRESH,W ;Read upper 2 bits MOVF MOVWF RESULTHI ;store in GPR space BANKSEL ADRESL ; MOVF ADRESL,W ;Read lower 8 bits

;Store in GPR space

MOVWF

RESULTIO

# 32.3 ADC Acquisition Requirements

For the ADC to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 32-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD), refer to Figure 32-4. **The maximum recommended impedance for analog sources is 10 k** $\Omega$ . As the source impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an ADC acquisition must be completed before the conversion can be started. To calculate the minimum acquisition time, Equation 32-1 may be used. This equation assumes that 1/2 LSb error is used (1,024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution.

# EQUATION 32-1: ACQUISITION TIME EXAMPLE

Assumptions: Temperature = 
$$50^{\circ}C$$
 and external impedance of  $10k\Omega 5.0V$  VDD  
 $TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$   
 $= TAMP + TC + TCOFF$   
 $= 2\mu s + TC + [(Temperature - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$   
The value for TC can be approximated with the following equations:

*The value for TC can be approximated with the following equations:* 

$$V_{APPLIED}\left(1 - \frac{1}{(2^{n+1}) - 1}\right) = V_{CHOLD} \qquad ;[1] V_{CHOLD} charged to within 1/2 lsb$$

$$V_{APPLIED}\left(1 - e^{\frac{-TC}{RC}}\right) = V_{CHOLD} \qquad ;[2] V_{CHOLD} charge response to V_{APPLIED} V_{APPLIED}\left(1 - e^{\frac{-TC}{RC}}\right) = V_{APPLIED}\left(1 - \frac{1}{(2^{n+1}) - 1}\right) \qquad ;combining [1] and [2]$$

*Note:* Where n = number of bits of the ADC.

Solving for TC:

ł

$$TC = -CHOLD(RIC + RSS + RS) \ln(1/2047)$$
  
= -10pF(1k\Omega + 7k\Omega + 10k\Omega) \ln(0.0004885)  
= 1.37\mus

Therefore:

$$TACQ = 2\mu s + 892ns + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$$
  
= 4.62\mu s

**Note 1:** The reference voltage (VREF) has no effect on the equation, since it cancels itself out.

- 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
- **3:** The maximum recommended impedance for analog sources is  $10 \text{ k}\Omega$ . This is required to meet the pin leakage specification.

# 32.5.5 BURST AVERAGE MODE

The Burst Average mode (ADMD = 011) acts the same as the Average mode in most respects. The one way it differs is that it continuously retriggers ADC sampling until the ADCNT value is greater than or equal to ADRPT, even if Continuous Sampling mode (see **Section 32.5.8 "Continuous Sampling mode"**) is not enabled. This allows for a threshold comparison on the average of a short burst of ADC samples.

# 32.5.6 LOW-PASS FILTER MODE

The Low-pass Filter mode (ADMD = 100) acts similarly to the Average mode in how it handles samples (accumulates samples until ADCNT value greater than or equal to ADRPT, then triggers threshold comparison), but instead of a simple average, it performs a low-pass filter operation on all of the samples, reducing the effect of high-frequency noise on the average, then performs a threshold comparison on the results. (see Table 32-3 for a more detailed description of the mathematical operation). In this mode, the ADCRS bits determine the cut-off frequency of the low-pass filter (as demonstrated by Table 32-4).

# 32.5.7 THRESHOLD COMPARISON

At the end of each computation:

- The conversion results are latched and held stable at the end-of-conversion.
- The error is calculated based on a difference calculation which is selected by the ADCALC<2:0> bits in the ADCON3 register. The value can be one of the following calculations (see Register 32-4 for more details):
  - The first derivative of single measurements
  - The CVD result in CVD mode
  - The current result vs. a setpoint
  - The current result vs. the filtered/average result
  - The first derivative of the filtered/average value
  - Filtered/average value vs. a setpoint
- The result of the calculation (ADERR) is compared to the upper and lower thresholds, ADUTH<ADUTHH:ADUTHL> and ADLTH<ADLTHH:ADLTHL> registers, to set the ADUTHR and ADLTHR flag bits. The threshold logic is selected by ADTMD<2:0> bits in the ADCON3 register. The threshold trigger option can be one of the following:
  - Never interrupt
  - Error is less than lower threshold
  - Error is greater than or equal to lower threshold
  - Error is between thresholds (inclusive)
  - Error is outside of thresholds
  - Error is less than or equal to upper threshold
  - Error is greater than upper threshold
  - Always interrupt regardless of threshold test results
  - If the threshold condition is met, the threshold interrupt flag ADTIF is set.

Note 1: The threshold tests are signed operations.2: If ADAOV is set, a threshold interrupt is

 If ADAOV is set, a threshold interrupt is signaled.

# PIC18(L)F65/66K40

| BZ                                                                        |                 | Branch if                                                                                                              | Branch if Zero                                                                                                                                                                                                                                                        |                    |  |  |  |  |
|---------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--|
| Syntax:                                                                   |                 | BZ n                                                                                                                   | BZ n                                                                                                                                                                                                                                                                  |                    |  |  |  |  |
| Operands:                                                                 |                 | -128 ≤ n ≤ ′                                                                                                           | $-128 \le n \le 127$                                                                                                                                                                                                                                                  |                    |  |  |  |  |
| Operation:                                                                |                 | if ZERO bit<br>(PC) + 2 + 2                                                                                            | if ZERO bit is '1'<br>(PC) + 2 + 2n $\rightarrow$ PC                                                                                                                                                                                                                  |                    |  |  |  |  |
| Statu                                                                     | s Affected:     | None                                                                                                                   | None                                                                                                                                                                                                                                                                  |                    |  |  |  |  |
| Enco                                                                      | ding:           | 1110                                                                                                                   | 0000 nr                                                                                                                                                                                                                                                               | nn nnnn            |  |  |  |  |
| Description:                                                              |                 | If the ZERC<br>will branch.<br>The 2's cor<br>added to th<br>have increr<br>instruction,<br>PC + 2 + 2<br>2-cycle inst | If the ZERO bit is '1', then the program will branch.<br>The 2's complement number '2n' is added to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be $PC + 2 + 2n$ . This instruction is then a 2-cycle instruction. |                    |  |  |  |  |
| Word                                                                      | ls:             | 1                                                                                                                      | 1                                                                                                                                                                                                                                                                     |                    |  |  |  |  |
| Cycle                                                                     | es:             | 1(2)                                                                                                                   | 1(2)                                                                                                                                                                                                                                                                  |                    |  |  |  |  |
| Q Cycle Activity:<br>If Jump:                                             |                 |                                                                                                                        |                                                                                                                                                                                                                                                                       |                    |  |  |  |  |
|                                                                           | Q1              | Q2                                                                                                                     | Q3                                                                                                                                                                                                                                                                    | Q4                 |  |  |  |  |
|                                                                           | Decode          | Read literal<br>'n'                                                                                                    | Process<br>Data                                                                                                                                                                                                                                                       | Write to PC        |  |  |  |  |
|                                                                           | No<br>operation | No<br>operation                                                                                                        | No<br>operation                                                                                                                                                                                                                                                       | No<br>operation    |  |  |  |  |
| lf No                                                                     | o Jump:         |                                                                                                                        |                                                                                                                                                                                                                                                                       |                    |  |  |  |  |
|                                                                           | Q1              | Q2                                                                                                                     | Q3                                                                                                                                                                                                                                                                    | Q4                 |  |  |  |  |
|                                                                           | Decode          | Read literal<br>'n'                                                                                                    | Process<br>Data                                                                                                                                                                                                                                                       | No<br>operation    |  |  |  |  |
| <u>Exan</u>                                                               | <u>nple</u> :   | HERE                                                                                                                   | BZ Jump                                                                                                                                                                                                                                                               | þ                  |  |  |  |  |
| Before Instruction<br>PC<br>After Instruction<br>If ZERO<br>PC<br>If ZERO |                 | tion = ad<br>on = 1;<br>= ad<br>= 0;<br>= ad                                                                           | dress (HERE<br>dress (Jump<br>dress (HERE                                                                                                                                                                                                                             | ;)<br>))<br>; + 2) |  |  |  |  |

| Syntav                                              |                                 |                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                  |                           |                     |                                                         |  |
|-----------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------|---------------------------------------------------------|--|
| Cyntax.                                             | Syntax:                         |                                                                                                                                                                                                             | S}                                                                                                                                                                                                                                                                                                               |                           |                     |                                                         |  |
| Operan                                              | ds:                             | 0 ≤ k ≤ 104<br>s ∈ [0,1]                                                                                                                                                                                    | 18575                                                                                                                                                                                                                                                                                                            |                           |                     |                                                         |  |
| Operation:                                          |                                 | $\begin{array}{l} (\text{PC}) + 4 - \\ k \rightarrow \text{PC} < 2 \\ \text{if } s = 1 \\ (\text{W}) \rightarrow \text{WS} \\ (\text{Status}) \rightarrow \\ (\text{BSR}) \rightarrow \text{E} \end{array}$ | $\begin{array}{l} (PC) + 4 \rightarrow TOS, \\ k \rightarrow PC<20:1>, \\ \text{if s = 1} \\ (W) \rightarrow WS, \\ (Status) \rightarrow STATUSS, \\ (BSR) \rightarrow BSRS \end{array}$                                                                                                                         |                           |                     |                                                         |  |
| Status A                                            | Affected:                       | None                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                  |                           |                     |                                                         |  |
| Encoding:<br>1st word (k<7:0>)<br>2nd word(k<19:8>) |                                 | 1110<br>1111                                                                                                                                                                                                | 110s<br>k <sub>19</sub> kkk                                                                                                                                                                                                                                                                                      | k <sub>7</sub> kk<br>kkki | :k<br>k             | kkkk<br>kkkk                                            |  |
|                                                     |                                 | (PC + 4) is<br>stack. If 's'<br>registers a<br>respective<br>STATUSS<br>update occ<br>20-bit value<br>CALL is a                                                                                             | (PC + 4) is pushed onto the return<br>stack. If 's' = 1, the W, Status and BS<br>registers are also pushed into their<br>respective shadow registers, WS,<br>STATUSS and BSRS. If 's' = 0, no<br>update occurs (default). Then, the<br>20-bit value 'k' is loaded into PC<20:1<br>CALL is a 2-cycle instruction. |                           |                     |                                                         |  |
| Words:                                              |                                 | 2                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                  |                           |                     |                                                         |  |
| Cycles:                                             |                                 | 2                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                  |                           |                     |                                                         |  |
| ·                                                   | e Activity:                     |                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                  |                           |                     |                                                         |  |
| Q Cycl                                              | <u> </u>                        | 02                                                                                                                                                                                                          | Q3                                                                                                                                                                                                                                                                                                               | 5                         |                     | -                                                       |  |
| Q Cycl                                              | Q1                              |                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                  |                           |                     | Q4                                                      |  |
|                                                     | Q1<br>Decode                    | Read literal<br>'k'<7:0>,                                                                                                                                                                                   | PUSH F<br>stac                                                                                                                                                                                                                                                                                                   | PC to<br>k                | Rea<br>'k'<<br>Writ | Q4<br>ad litera<br><19:8>,<br>te to P0                  |  |
|                                                     | Q1<br>Decode<br>No              | Read literal<br>'k'<7:0>,<br>No                                                                                                                                                                             | PUSH F<br>stac                                                                                                                                                                                                                                                                                                   | PC to<br>k                | Rea<br>'k'<<br>Writ | Q4<br>ad litera<br><19:8>,<br>te to P0<br>No            |  |
|                                                     | Q1<br>Decode<br>No<br>operation | Read literal<br>'k'<7:0>,<br>No<br>operation                                                                                                                                                                | PUSH F<br>stac<br>No<br>opera                                                                                                                                                                                                                                                                                    | PC to<br>k<br>tion        | Rea<br>'k'<<br>Writ | Q4<br>ad litera<br><19:8>,<br>te to P0<br>No<br>eration |  |

| fter Insi | truction |         |         |    |
|-----------|----------|---------|---------|----|
| PC        | =        | address | (THERE) |    |
| TOS       | S =      | address | (HERE + | 4) |
| WS        | =        | W       |         |    |
| BSF       | RS =     | BSR     |         |    |
| STA       | TUSS =   | Status  |         |    |

# PIC18(L)F65/66K40

| DAW                              |                   | D                     | Decimal Adjust W Register                                                                                                                                                 |              |          |    |            |  |
|----------------------------------|-------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|----|------------|--|
| Syntax:                          |                   | D                     | DAW                                                                                                                                                                       |              |          |    |            |  |
| Operands:                        |                   | N                     | None                                                                                                                                                                      |              |          |    |            |  |
| Operation:                       |                   | lf<br>(V<br>el:<br>(V | If [W<3:0> > 9] or [DC = 1] then<br>(W<3:0>) + 6 $\rightarrow$ W<3:0>;<br>else<br>(W<3:0>) $\rightarrow$ W<3:0>;                                                          |              |          |    |            |  |
|                                  |                   | lf<br>(v<br>el:<br>(V | If [W<7:4> + DC > 9] or [C = 1] then<br>(W<7:4>) + 6 + DC $\rightarrow$ W<7:4> ;<br>else<br>(W<7:4>) + DC $\rightarrow$ W<7:4>                                            |              |          |    |            |  |
| Statu                            | us Affected:      | С                     |                                                                                                                                                                           |              |          |    |            |  |
| Enco                             | oding:            |                       | 0000                                                                                                                                                                      | 0000         | 000      | 00 | 0111       |  |
| Description:                     |                   | D/<br>ing<br>at       | DAW adjusts the 8-bit value in W, result-<br>ing from the earlier addition of two vari-<br>ables (each in packed BCD format) and<br>produces a correct packed BCD result. |              |          |    |            |  |
| Word                             | ds:               | 1                     |                                                                                                                                                                           |              |          |    |            |  |
| Cycle                            | es:               | 1                     |                                                                                                                                                                           |              |          |    |            |  |
| QC                               | cycle Activity:   |                       |                                                                                                                                                                           |              |          |    |            |  |
|                                  | Q1                |                       | Q2                                                                                                                                                                        | Q3           | 3        |    | Q4         |  |
|                                  | Decode            | reg                   | Read<br>gister W                                                                                                                                                          | Proce<br>Dat | ess<br>a |    | Write<br>W |  |
| <u>Exar</u>                      | <u>mple1</u> :    |                       |                                                                                                                                                                           |              |          |    |            |  |
|                                  |                   | DA                    | AM                                                                                                                                                                        |              |          |    |            |  |
|                                  | Before Instruc    | tion                  |                                                                                                                                                                           |              |          |    |            |  |
|                                  | W<br>C<br>DC      | =<br>=<br>=           | A5h<br>0<br>0                                                                                                                                                             |              |          |    |            |  |
|                                  | After Instruction | n                     |                                                                                                                                                                           |              |          |    |            |  |
| W =<br>C =<br>DC =<br>Example 2: |                   | =<br>=<br>=           | 05h<br>1<br>0                                                                                                                                                             |              |          |    |            |  |
| Before Instruction               |                   |                       |                                                                                                                                                                           |              |          |    |            |  |
|                                  | W<br>C<br>DC      | = =                   | CEh<br>0<br>0                                                                                                                                                             |              |          |    |            |  |
|                                  |                   | =                     | 34h                                                                                                                                                                       |              |          |    |            |  |
|                                  | C<br>DC           | =                     | 1<br>0                                                                                                                                                                    |              |          |    |            |  |

| DECF Decrement f                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                      |  |  |  |
|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|--|--|--|
| Syntax:                                                                                               | DECF f{,c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | l {,a}}         |                      |  |  |  |
| Operands:                                                                                             | $0 \le f \le 255$<br>$d \in [0,1]$<br>$a \in [0,1]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |                      |  |  |  |
| Operation:                                                                                            | $(f) - 1 \rightarrow dest$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                 |                      |  |  |  |
| Status Affected:                                                                                      | C, DC, N, OV, Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                      |  |  |  |
| Encoding:                                                                                             | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 01da ff         | ff ffff              |  |  |  |
| Description:                                                                                          | Decrement register 'f'. If 'd' is '0', the<br>result is stored in W. If 'd' is '1', the<br>result is stored back in register 'f'<br>(default).<br>If 'a' is '0', the Access Bank is selected.<br>If 'a' is '0', the BSR is used to select the<br>GPR bank.<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates<br>in Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh). See Sec-<br>tion 36.2.3 "Byte-Oriented and Bit-<br>Oriented Instructions in Indexed Lit-<br>orel Offset Mode" for details |                 |                      |  |  |  |
| Words:                                                                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |                      |  |  |  |
| Cycles:                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |                      |  |  |  |
| Q Cycle Activity:                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                      |  |  |  |
| Q1                                                                                                    | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Q3              | Q4                   |  |  |  |
| Decode                                                                                                | Read<br>register 'f'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Process<br>Data | Write to destination |  |  |  |
| Example: DECF CNT, 1, 0<br>Before Instruction<br>CNT = 01h<br>Z = 0<br>After Instruction<br>CNT = 00h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                      |  |  |  |
| Ž                                                                                                     | = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |                      |  |  |  |







