



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 64MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 60                                                                           |
| Program Memory Size        | 64KB (32K x 16)                                                              |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 1K x 8                                                                       |
| RAM Size                   | 3.5K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                  |
| Data Converters            | A/D 45x10b; D/A 1x5b                                                         |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 64-VFQFN Exposed Pad                                                         |
| Supplier Device Package    | 64-VQFN (9x9)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf66k40t-i-mr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Pin Allocation Tables

#### TABLE 1: 64-PIN ALLOCATION TABLE (PIC18(L)F6XK40)

| I/O <sup>(2)</sup> | 64-Pin TQFP, QFN | Α̈́D          | DAC      | Comparator                 | Timers                                     | CCP and PWM | CWG | ZCD   | SMT | Clock Reference<br>(CLKR) | Interrupt                    | EUSART             | WSQ | ASSM | Basic          |
|--------------------|------------------|---------------|----------|----------------------------|--------------------------------------------|-------------|-----|-------|-----|---------------------------|------------------------------|--------------------|-----|------|----------------|
| RA0                | 24               | ANA0          | _        | C1IN4-<br>C2IN4-<br>C3IN4- | T8IN <sup>(1)</sup>                        | _           | _   | _     |     | —                         |                              | _                  | _   | _    | —              |
| RA1                | 23               | ANA1          | _        | _                          | T2IN <sup>(1)</sup>                        | _           | _   | _     | _   | _                         | _                            | _                  | _   | _    | _              |
| RA2                | 22               | ANA2<br>Vref- | VREF-    | C1IN1+<br>C2IN1+<br>C3IN1+ | _                                          | _           | —   | _     | _   | _                         | -                            | _                  |     | —    | _              |
| RA3                | 21               | ANA3<br>VREF+ | VREF+    |                            | —                                          |             | —   | —     | —   | _                         | _                            | _                  |     | —    | _              |
| RA4                | 28               | ANA4          | _        |                            | T0CKI <sup>(1)</sup>                       |             | _   | _     | —   | _                         | _                            |                    |     | —    | _              |
| RA5                | 27               | ANA5          | _        |                            | T3G <sup>(1)</sup>                         |             | _   | _     | _   | _                         | —                            |                    |     | —    | _              |
| RA6                | 40               | ANA6          | _        | _                          | —                                          | —           | —   | —     | _   | —                         | —                            | —                  |     | _    | CLKOUT<br>OSC2 |
| RA7                | 39               | ANA7          | _        | _                          | —                                          | _           | —   | —     | —   | _                         |                              | -                  | _   | _    | OSC1<br>CLKIN  |
| RB0                | 48               | ANB0          | —        | _                          | —                                          | _           | _   | ZCDIN | —   | _                         | IOCB0<br>INT0 <sup>(1)</sup> | _                  | _   |      | _              |
| RB1                | 47               | ANB1          | _        |                            | _                                          |             | _   | —     | —   | _                         | IOCB1<br>INT1 <sup>(1)</sup> |                    |     | (4)  | _              |
| RB2                | 46               | ANB2          | _        | -                          | _                                          |             | —   | -     | —   | _                         | IOCB2<br>INT2 <sup>(1)</sup> | -                  | —   | (4)  | _              |
| RB3                | 45               | ANB3          | _        |                            | —                                          | —           | —   | —     | —   | —                         | IOCB3<br>INT3 <sup>(1)</sup> | —                  | —   | -    | —              |
| RB4                | 44               | ANB4          | _        | _                          | _                                          | _           | _   | _     | _   | —                         | IOCB4                        | _                  | _   | _    | _              |
| RB5                | 43               | ANB5          | _        | _                          | T1G <sup>(1)</sup><br>T3CKI <sup>(1)</sup> | _           | _   | —     | _   | _                         | IOCB5                        | _                  | _   |      | —              |
| RB6                | 42               | ANB6          |          | _                          |                                            |             | _   | _     |     | _                         | IOCB6                        |                    | _   |      | ICSPCLK        |
| RB7                | 37               | ANB7          | DAC1OUT2 | _                          | _                                          | _           | _   | —     | _   | _                         | IOCB7                        | _                  | _   | _    | ICSPDAT        |
| RC0                | 30               |               | _        | _                          | T1CKI <sup>(1)</sup>                       | _           | _   | _     | _   | _                         | IOCC0                        | CK4 <sup>(3)</sup> | _   | —    | SOSCO          |

1: This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 17-1 for details on which PORT pins may be used for this signal.

2: All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in Register 17-2

3: This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

4: These pins are configured for I<sup>2</sup>C<sup>™</sup> logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

Note

|                    |                  |      |     |            | •                                          | · · /       | , (                   |     | ,   |                           |           |                                          |                       |                                              |       |
|--------------------|------------------|------|-----|------------|--------------------------------------------|-------------|-----------------------|-----|-----|---------------------------|-----------|------------------------------------------|-----------------------|----------------------------------------------|-------|
| I/O <sup>(2)</sup> | 64-Pin TQFP, QFN | AD   | DAC | Comparator | Timers                                     | CCP and PWM | CWG                   | ZCD | SMT | Clock Reference<br>(CLKR) | Interrupt | EUSART                                   | WSQ                   | MSSP                                         | Basic |
| RC1                | 29               | _    | -   | _          | T6IN <sup>(1)</sup>                        |             | -                     | —   |     | _                         | IOCC1     | RX4 <sup>(1)</sup><br>DT4 <sup>(1)</sup> | _                     | —                                            | SOSCI |
| RC2                | 33               | _    | _   | _          | _                                          | _           | CWG1IN <sup>(1)</sup> | _   | _   | _                         | IOCC2     | _                                        | _                     | _                                            | _     |
| RC3                | 34               | —    | _   | —          | _                                          | —           | -                     | —   | —   | _                         | IOCC3     | _                                        | —                     | SCL1 <sup>(3,4)</sup><br>SCK1 <sup>(1)</sup> | _     |
| RC4                | 35               | —    | -   | —          | —                                          | —           | -                     | —   | —   | —                         | IOCC4     | -                                        | -                     | SDA1 <sup>(3,4)</sup><br>SDI1 <sup>(1)</sup> | -     |
| RC5                | 36               | _    | _   | _          | _                                          | _           | _                     | _   | _   | _                         | IOCC5     | _                                        | _                     | _                                            | _     |
| RC6                | 31               | _    | _   | _          | _                                          | —           | _                     | _   | _   | _                         | IOCC6     | CK1 <sup>(3)</sup>                       | _                     | _                                            | _     |
| RC7                | 32               | _    | _   | —          | _                                          | —           | -                     | —   | —   | —                         | IOCC7     | RX1 <sup>(1)</sup><br>DT1 <sup>(3)</sup> | _                     | -                                            | _     |
| RD0                | 58               | AND0 | _   | _          | _                                          | _           | _                     | _   | _   | _                         | _         | _                                        | _                     | _                                            | _     |
| RD1                | 55               | AND1 | _   | —          | T5CKI <sup>(1)</sup><br>T7G <sup>(1)</sup> | —           | -                     | —   | —   | _                         | —         | _                                        | —                     | -                                            | _     |
| RD2                | 54               | AND2 | _   | _          | _                                          | _           | _                     | _   | _   | _                         | _         | _                                        | _                     | _                                            | _     |
| RD3                | 53               | AND3 | _   | _          | _                                          | _           | _                     | _   | _   | _                         | _         | _                                        | MDCARL <sup>(1)</sup> | _                                            | _     |
| RD4                | 52               | AND4 | _   | _          | _                                          | _           | _                     | _   | _   | _                         | _         | _                                        | MDCARH <sup>(1)</sup> | _                                            |       |
| RD5                | 51               | AND5 | _   | _          | _                                          | —           | -                     | —   | —   | _                         | _         | _                                        | MDSRC <sup>(1)</sup>  | SDA2 <sup>(3,4)</sup><br>SDI2 <sup>(1)</sup> | _     |
| RD6                | 50               | AND6 | _   | _          | _                                          | —           | -                     | —   | —   | _                         | _         | _                                        | -                     | SCL2 <sup>(3,4)</sup><br>SCK2 <sup>(1)</sup> |       |
| RD7                | 49               | AND7 | _   | _          | _                                          | _           | _                     | _   | _   | _                         | _         | _                                        | _                     | SS2 <sup>(1)</sup>                           | _     |
| RE0                | 2                | ANE0 |     | —          |                                            | —           |                       | _   | _   |                           | IOCE0     | CK3 <sup>(3)</sup>                       | _                     | —                                            | _     |
| RE1                | 1                | ANE1 | -   | -          | -                                          | _           | -                     | _   | -   | -                         | IOCE1     | RX3 <sup>(1)</sup><br>DT3 <sup>(3)</sup> | _                     | _                                            | _     |
| RE2                | 64               | ANE2 | _   | _          |                                            |             |                       | _   | _   | _                         | IOCE2     | CK5 <sup>(3)</sup>                       | _                     | _                                            | _     |
| RE3                | 63               | ANE3 | _   | _          | _                                          | _           | _                     | _   | _   | _                         | IOCE3     | RX5 <sup>(1)</sup><br>DT5 <sup>(3)</sup> | _                     | _                                            | _     |

#### TABLE 1: 64-PIN ALLOCATION TABLE (PIC18(L)F6XK40) (CONTINUED)

Note 1: This is a PPS remappable input signal. The input function may be moved from the default location shown to one of several other PORTx pins. Refer to Table 17-1 for details on which PORT pins may be used for this signal.

2: All output signals shown in this row are PPS remappable. These signals may be mapped to output onto one of several PORTx pin options as described in Register 17-2

3: This is a bidirectional signal. For normal module operation, the firmware should map this signal to the same pin in both the PPS input and PPS output registers.

CCP2<sup>(1)</sup>

T4IN<sup>(1)</sup>

4: These pins are configured for I<sup>2</sup>C<sup>™</sup> logic levels; The SCLx/SDAx signals may be assigned to any of these pins. PPS assignments to the other pins (e.g., RB1) will operate, but input logic levels will be standard TTL/ST as selected by the INLVL register, instead of the I<sup>2</sup>C specific or SMBus input buffer thresholds.

\_

IOCE4

RE4

ANE4

62

# 5.0 REFERENCE CLOCK OUTPUT MODULE

The reference clock output module provides the ability to send a clock signal to the clock reference output pin (CLKR). The reference clock output can also be used as a signal for other peripherals, such as the Data Signal Modulator (DSM), Memory Scanner and Timer module.

The reference clock output module has the following features:

- Selectable clock source using the CLKRCLK register
- Programmable clock divider
- · Selectable duty cycle



# FIGURE 5-1: CLOCK REFERENCE BLOCK DIAGRAM

| U-0              | R/W <sup>(3)</sup> -q/q | <sup>(1)</sup> R/W <sup>(3)</sup> -q/q <sup>(1)</sup> R/V | // <sup>(3)</sup> -q/q <sup>(1)</sup> | U-0                                                   | R/W <sup>(4)</sup> -q/q <sup>(2)</sup> | R/W <sup>(4)</sup> -q/q <sup>(2)</sup> | R/W <sup>(4)</sup> -q/q <sup>(2)</sup> |  |  |
|------------------|-------------------------|-----------------------------------------------------------|---------------------------------------|-------------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|--|--|
| _                |                         | WDTCS<2:0>                                                |                                       | _                                                     |                                        | WINDOW<2:0>                            |                                        |  |  |
| bit 7            |                         |                                                           |                                       |                                                       |                                        |                                        | bit 0                                  |  |  |
|                  |                         |                                                           |                                       |                                                       |                                        |                                        |                                        |  |  |
| Legend:          |                         |                                                           |                                       |                                                       |                                        |                                        |                                        |  |  |
| R = Readable bit |                         | W = Writable bit                                          |                                       | U = Unimplemented bit, read as '0'                    |                                        |                                        |                                        |  |  |
| u = Bit is u     | nchanged                | x = Bit is unknow                                         | 'n                                    | -n/n = Value at POR and BOR/Value at all other Resets |                                        |                                        |                                        |  |  |

q = Value depends on condition

# REGISTER 9-2: WDTCON1: WATCHDOG TIMER CONTROL REGISTER 1

| '0' |
|-----|
|     |

bit 6-4 WDTCS<2:0>: Watchdog Timer Clock Select bits

'0' = Bit is cleared

- 111 = Reserved
  - •

'1' = Bit is set

- •
- 010 = Reserved
- 001 = MFINTOSC 31.25 kHz
- 000 = LFINTOSC 31 kHz
- bit 3 Unimplemented: Read as '0'
- bit 2-0 WINDOW<2:0>: Watchdog Timer Window Select bits

| WINDOW<2:0> | Window delay<br>Percent of time | Window opening<br>Percent of time |
|-------------|---------------------------------|-----------------------------------|
| 111         | N/A                             | 100                               |
| 110         | 12.5                            | 87.5                              |
| 101         | 25                              | 75                                |
| 100         | 37.5                            | 62.5                              |
| 011         | 50                              | 50                                |
| 010         | 62.5                            | 37.5                              |
| 001         | 75                              | 25                                |
| 000         | 87.5                            | 12.5                              |

- Note 1: If WDTCCS <2:0> in CONFIG3H = 111, the Reset value of WDTCS<2:0> is 000.
  - 2: The Reset value of WINDOW<2:0> is determined by the value of WDTCWS<2:0> in the CONFIG3H register.
  - **3:** If WDTCCS<2:0> in CONFIG3H  $\neq$  111, these bits are read-only.
  - 4: If WDTCWS<2:0> in CONFIG3H  $\neq$  111, these bits are read-only.

#### FIGURE 10-7: COMPARING ADDRESSING OPTIONS FOR BIT-ORIENTED AND BYTE-ORIENTED INSTRUCTIONS (EXTENDED INSTRUCTION SET ENABLED)

**EXAMPLE INSTRUCTION:** ADDWF, f, d, a (Opcode: 0010 01da ffff ffff)

## When 'a' = 0 and $f \ge 60h$ :

The instruction executes in Direct Forced mode. 'f' is interpreted as a location in the Access RAM between 060h and 0FFh. This is the same as locations F60h to FFFh (Bank 15) of data memory.

Locations below 60h are not available in this addressing mode.



Note that in this mode, the correct syntax is now: ADDWF [k], d where 'k' is the same as 'f'.

#### When 'a' = 1 (all values of f):

The instruction executes in Direct mode (also known as Direct Long mode). 'f' is interpreted as a location in one of the 16 banks of the data memory space. The bank is designated by the Bank Select Register (BSR). The address can be in any implemented bank in the data memory space.



| R/W-1/1         | R/W-1/1                                             | U-0               | U-0              | U-0                                | U-0  | R/W-1/1            | R/W-1/1 |  |  |  |  |
|-----------------|-----------------------------------------------------|-------------------|------------------|------------------------------------|------|--------------------|---------|--|--|--|--|
| OSCFIP          | CSWIP                                               | —                 | —                | —                                  |      | ADTIP              | ADIP    |  |  |  |  |
| bit 7           |                                                     |                   |                  |                                    |      |                    | bit 0   |  |  |  |  |
|                 |                                                     |                   |                  |                                    |      |                    |         |  |  |  |  |
| Legend:         |                                                     |                   |                  |                                    |      |                    |         |  |  |  |  |
| R = Readable    | bit                                                 | W = Writable      | bit              | U = Unimplemented bit, read as '0' |      |                    |         |  |  |  |  |
| -n = Value at P | OR                                                  | '1' = Bit is set  |                  | '0' = Bit is cle                   | ared | x = Bit is unknown |         |  |  |  |  |
|                 |                                                     |                   |                  |                                    |      |                    |         |  |  |  |  |
| bit 7           | it 7 OSCFIP: Oscillator Fail Interrupt Priority bit |                   |                  |                                    |      |                    |         |  |  |  |  |
|                 | 1 = High priority                                   |                   |                  |                                    |      |                    |         |  |  |  |  |
|                 | 0 = Low prior                                       | ity               |                  |                                    |      |                    |         |  |  |  |  |
| bit 6           | CSWIP: Clock                                        | k-Switch Interru  | upt Priority bit |                                    |      |                    |         |  |  |  |  |
|                 | 1 = High prior                                      | rity              |                  |                                    |      |                    |         |  |  |  |  |
|                 | 0 = Low prior                                       | ity               |                  |                                    |      |                    |         |  |  |  |  |
| bit 5-2         | Unimplement                                         | ted: Read as '    | כ'               |                                    |      |                    |         |  |  |  |  |
| bit 1           | ADTIP: ADC                                          | Threshold Inter   | rrupt Priority b | oit                                |      |                    |         |  |  |  |  |
|                 | 1 = High prior                                      | rity              |                  |                                    |      |                    |         |  |  |  |  |
|                 | 0 = Low prior                                       | ity               |                  |                                    |      |                    |         |  |  |  |  |
| bit 0           | ADIP: ADC In                                        | nterrupt Priority | bit              |                                    |      |                    |         |  |  |  |  |
|                 | 1 = High prior                                      | rity              |                  |                                    |      |                    |         |  |  |  |  |
|                 | 0 = Low prior                                       | ity               |                  |                                    |      |                    |         |  |  |  |  |
|                 |                                                     |                   |                  |                                    |      |                    |         |  |  |  |  |

## REGISTER 14-23: IPR1: PERIPHERAL INTERRUPT PRIORITY REGISTER 1

| R/W-0/0                               | R/W-0/0                                               | R/W-0/0      | R/W-0/0 | R/W-0/0                            | R/W-0/0 | R/W-0/0 | R/W-0/0 |  |  |  |  |
|---------------------------------------|-------------------------------------------------------|--------------|---------|------------------------------------|---------|---------|---------|--|--|--|--|
| ODCx7                                 | ODCx6                                                 | ODCx5        | ODCx4   | ODCx3                              | ODCx2   | ODCx1   | ODCx0   |  |  |  |  |
| bit 7                                 |                                                       |              |         |                                    |         |         | bit 0   |  |  |  |  |
|                                       |                                                       |              |         |                                    |         |         |         |  |  |  |  |
| Legend:                               |                                                       |              |         |                                    |         |         |         |  |  |  |  |
| R = Readable                          | bit                                                   | W = Writable | bit     | U = Unimplemented bit, read as '0' |         |         |         |  |  |  |  |
| '1' = Bit is set '0' = Bit is cleared |                                                       |              | ared    | x = Bit is unknown                 |         |         |         |  |  |  |  |
| -n/n = Value at                       | -n/n = Value at POR and BOR/Value at all other Resets |              |         |                                    |         |         |         |  |  |  |  |

#### REGISTER 15-6: ODCONx: OPEN-DRAIN CONTROL REGISTER

bit 7-0

ODCx<7:0>: Open-Drain Configuration on Pins Rx<7:0>

1 = Output drives only low-going signals (sink current only)

0 = Output drives both high-going and low-going signals (source and sink current)

TABLE 15-6: OPEN-DRAIN CONTROL REGISTERS

| Name   | Bit 7   | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2   | Bit 1   | Bit 0   |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
| ODCONA | ODCONA7 | ODCONA6 | ODCONA5 | ODCONA4 | ODCONA3 | ODCONA2 | ODCONA1 | ODCONA0 |
| ODCONB | ODCONB7 | ODCONB6 | ODCONB5 | ODCONB4 | ODCONB3 | ODCONB2 | ODCONB1 | ODCONB0 |
| ODCONC | ODCONC7 | ODCONC6 | ODCONC5 | ODCONC4 | ODCONC3 | ODCONC2 | ODCONC1 | ODCONC0 |
| ODCOND | ODCOND7 | ODCOND6 | ODCOND5 | ODCOND4 | ODCOND3 | ODCOND2 | ODCOND1 | ODCOND0 |
| ODCONE | ODCONE7 | ODCONE6 | ODCONE5 | ODCONE4 | ODCONE3 | ODCONE2 | ODCONE1 | ODCONE0 |
| ODCONF | ODCONF7 | ODCONF6 | ODCONF5 | ODCONF4 | ODCONF3 | ODCONF2 | ODCONF1 | ODCONF0 |
| ODCONG | ODCONG7 | ODCONG6 | _       | ODCONG4 | ODCONG3 | ODCONG2 | ODCONG1 | ODCONG0 |
| ODCONH | —       | —       | —       | —       | ODCONH3 | ODCONH2 | ODCONH1 | ODCONH0 |

#### 19.7 Timer1/3/5/7 16-Bit Read/Write Mode

Timer1/3/5/7 can be configured to read and write all 16 bits of data, to and from, the 8-bit TMRxL and TMRxH registers, simultaneously. The 16-bit read and write operations are enabled by setting the RD16 bit of the TxCON register.

To accomplish this function, the TMRxH register value is mapped to a buffer register called the TMRxH buffer register. While in 16-Bit mode, the TMRxH register is not directly readable or writable and all read and write operations take place through the use of this TMRxH buffer register.

When a read from the TMRxL register is requested, the value of the TMRxH register is simultaneously loaded into the TMRxH buffer register. When a read from the TMRxH register is requested, the value is provided from the TMRxH buffer register instead. This provides the user with the ability to accurately read all 16 bits of the Timer1/3/5/7 value from a single instance in time. Reference the block diagram in Figure 19-2 for more details.

In contrast, when not in 16-Bit mode, the user must read each register separately and determine if the values have become invalid due to a rollover that may have occurred between the read operations.

When a write request of the TMRxL register is requested, the TMRxH buffer register is simultaneously updated with the contents of the TMRxH register. The value of TMRxH must be preloaded into the TMRxH buffer register prior to the write request for the TMRxL register. This provides the user with the ability to write all 16 bits to the TMRxL:TMRxH register pair at the same time.

Any requests to write to the TMRxH directly does not clear the Timer1/3/5/7 prescaler value. The prescaler value is only cleared through write requests to the TMRxL register.

#### FIGURE 19-2:

#### TIMER1/3/5/7 16-BIT READ/WRITE MODE BLOCK DIAGRAM



# 19.8 Timer1/3/5/7 Gate

Timer1/3/5/7 can be configured to count freely or the count can be enabled and disabled using Timer1/3/5/7 gate circuitry. This is also referred to as Timer1/3/5/7 gate enable.

Timer1/3/5/7 gate can also be driven by multiple selectable sources.

### 19.8.1 TIMER1/3/5/7 GATE ENABLE

The Timer1/3/5/7 Gate Enable mode is enabled by setting the TMRxGE bit of the TxGCON register. The polarity of the Timer1/3/5/7 Gate Enable mode is configured using the TxGPOL bit of the TxGCON register.

When Timer1/3/5/7 Gate Enable mode is enabled, Timer1/3/5/7 will increment on the rising edge of the Timer1/3/5/7 clock source. When Timer1/3/5/7 Gate signal is inactive, the timer will not increment and hold the current count. Enable mode is disabled, no incrementing will occur and Timer1/3/5/7 will hold the current count. See Figure 19-4 for timing details.

| TABLE 19-3: | TIMER1/3/5/7 GATE ENABLE |
|-------------|--------------------------|
|             | SELECTIONS               |

| TMRxCLK    | TxGPOL | TxG | Timer1/3/5/7<br>Operation |
|------------|--------|-----|---------------------------|
| $\uparrow$ | 1      | 1   | Counts                    |
| $\uparrow$ | 1      | 0   | Holds Count               |
| $\uparrow$ | 0      | 1   | Holds Count               |
| $\uparrow$ | 0      | 0   | Counts                    |

#### 20.5.5 SOFTWARE START ONE-SHOT MODE

In One-Shot mode the timer resets and the ON bit is cleared when the timer value matches the PRx period value. The ON bit must be set by software to start another timer cycle. Setting MODE<4:0> = 01000 selects One-Shot mode which is illustrated in Figure 20-8. In the example, ON is controlled by BSF and BCF instructions. In the first case, a BSF instruction sets ON and the counter runs to completion and clears ON. In the second case, a BSF instruction starts the cycle, BCF/BSF instructions turn the counter off and on during the cycle, and then it runs to completion.

When One-Shot mode is used in conjunction with the CCP PWM operation the PWM pulse drive starts concurrent with setting the ON bit. Clearing the ON bit while the PWM drive is active will extend the PWM drive. The PWM drive will terminate when the timer value matches the CCPRx pulse width value. The PWM drive will remain off until software sets the ON bit to start another cycle. If software clears the ON bit after the CCPRx match but before the PRx match then the PWM drive will be extended by the length of time the ON bit remains cleared. Another timing cycle can only be initiated by setting the ON bit after it has been cleared by a PRx period count match.

FIGURE 20-8: SOFTWARE START ONE-SHOT MODE TIMING DIAGRAM (MODE = 01000)





## FIGURE 20-12: RISING EDGE-TRIGGERED MONOSTABLE MODE TIMING DIAGRAM (MODE = 10001)

# 23.2 ZCD Logic Output

The ZCD module includes a Status bit, which can be read to determine whether the current source or sink is active. The ZCDOUT bit of the ZCDCON register is set when the current sink is active, and cleared when the current source is active. The ZCDOUT bit is affected by the polarity bit.

The ZCDOUT signal can also be used as input to other modules. This is controlled by the registers of the corresponding module. ZCDOUT can be used as follows:

- Gate source for TMR1/3/5/7
- Clock source for TMR2/4/6/8
- Reset source for TMR2/4/6/8

## 23.3 ZCD Logic Polarity

The ZCDPOL bit of the ZCDCON register inverts the ZCDOUT bit relative to the current source and sink output. When the ZCDPOL bit is set, a ZCDOUT high indicates that the current source is active, and a low output indicates that the current sink is active.

The ZCDPOL bit affects the ZCD interrupts.

### 23.4 ZCD Interrupts

An interrupt will be generated upon a change in the ZCD logic output when the appropriate interrupt enables are set. A rising edge detector and a falling edge detector are present in the ZCD for this purpose.

The ZCDIF bit of the PIR2 register will be set when either edge detector is triggered and its associated enable bit is set. The ZCDINTP enables rising edge interrupts and the ZCDINTN bit enables falling edge interrupts. Both are located in the ZCDCON register. Priority of the interrupt can be changed if the IPEN bit of the INTCON register is set. The ZCD interrupt can be made high or low priority by setting or clearing the ZCDIP bit of the IPR2 register.

To fully enable the interrupt, the following bits must be set:

- · ZCDIE bit of the PIE2 register
- ZCDINTP bit of the ZCDCON register (for a rising edge detection)
- ZCDINTN bit of the ZCDCON register (for a falling edge detection)
- · PEIE and GIE bits of the INTCON register

Changing the ZCDPOL bit will cause an interrupt, regardless of the level of the ZCDSEN bit.

The ZCDIF bit of the PIR2 register must be cleared in software as part of the interrupt service. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

## 23.5 Correcting for VCPINV offset

The actual voltage at which the ZCD switches is the reference voltage at the non-inverting input of the ZCD op amp. For external voltage source waveforms other than square waves, this voltage offset from zero causes the zero-cross event to occur either too early or too late.

#### 23.5.1 CORRECTION BY AC COUPLING

When the external voltage source is sinusoidal, the effects of the ZCPINV offset can be eliminated by isolating the external voltage source from the ZCD pin with a capacitor, in addition to the voltage reducing resistor. The capacitor will cause a phase shift resulting in the ZCD output switch in advance of the actual zero-crossing event. The phase shift will be the same for both rising and falling zero crossings, which can be compensated for by either delaying the CPU response to the ZCD switch by a timer or other means, or selecting a capacitor value large enough that the phase shift is negligible.

To determine the series resistor and capacitor values for this configuration, start by computing the impedance, Z, to obtain a peak current of  $300 \ \mu$ A. Next, arbitrarily select a suitably large non-polar capacitor and compute its reactance, Xc, at the external voltage source frequency. Finally, compute the series resistor, capacitor peak voltage, and phase shift by the formulas shown in Equation 23-2.

When this technique is used and the input signal is not present, the ZCD will tend to oscillate. To avoid this oscillation, connect the ZCD pin to VDD or GND with a high-impedance resistor such as 200K.

| Name      | Bit 7 | Bit 6 | Bit 5 | Bit 4        | Bit 3      | Bit 2   | Bit 1  | Bit 0  | Register<br>on Page |  |
|-----------|-------|-------|-------|--------------|------------|---------|--------|--------|---------------------|--|
| MDCON0    | EN    | _     | OUT   | OPOL         | —          | —       | _      | BIT    | 381                 |  |
| MDCON1    | —     | _     | CHPOL | CHSYNC       | —          | _       | CLPOL  | CLSYNC | 382                 |  |
| MDCARH    | —     | _     | —     | _            | — CHS<3:0> |         |        |        |                     |  |
| MDCARL    | —     | _     | —     | – – CLS<3:0> |            |         |        |        |                     |  |
| MDSRC     | —     |       | —     | — SRCS<4:0>  |            |         |        |        |                     |  |
| MDCARLPPS | —     |       |       |              | CARLPI     | PS<5:0> |        |        | 225                 |  |
| MDCARHPPS | —     | _     |       |              | CARHP      | PS<5:0> |        |        | 225                 |  |
| MDSRCPPS  | —     | _     |       |              | SRCPF      | PS<5:0> |        |        | 225                 |  |
| RxyPPS    | —     | _     |       | RxyPPS<5:0>  |            |         |        |        |                     |  |
| PMD2      | —     | _     | CWGMD | _            | DSMMD      | SMT2MD  | SMT1MD | TMR8MD | 68                  |  |

## TABLE 26-4: SUMMARY OF REGISTERS ASSOCIATED WITH DATA SIGNAL MODULATOR MODE

**Legend:** — = unimplemented, read as '0'. Shaded cells are not used in the Data Signal Modulator mode.



# FIGURE 27-17: I<sup>2</sup>C SLAVE, 7-BIT ADDRESS, RECEPTION (SEN = 1, AHEN = 1, DHEN = 1)

PIC18(L)F65/66K40





© 2016-2017 Microchip Technology Inc.

PIC18(L)F65/66K40

#### 27.10.13.1 Bus Collision During a Start Condition

During a Start condition, a bus collision occurs if:

- a) SDA or SCL are sampled low at the beginning of the Start condition (Figure 27-33).
- b) SCL is sampled low before SDA is asserted low (Figure 27-34).

During a Start condition, both the SDA and the SCL pins are monitored.

If the SDA pin is already low, or the SCL pin is already low, then all of the following occur:

- · the Start condition is aborted,
- the BCLxIF flag is set and
- the MSSP module is reset to its Idle state (Figure 27-33).

The Start condition begins with the SDA and SCL pins deasserted. When the SDA pin is sampled high, the Baud Rate Generator is loaded and counts down. If the SCL pin is sampled low while SDA is high, a bus collision occurs because it is assumed that another master is attempting to drive a data '1' during the Start condition.

If the SDA pin is sampled low during this count, the BRG is reset and the SDA line is asserted early (Figure 27-35). If, however, a '1' is sampled on the SDA pin, the SDA pin is asserted low at the end of the BRG count. The Baud Rate Generator is then reloaded and counts down to zero; if the SCL pin is sampled as '0' during this time, a bus collision does not occur. At the end of the BRG count, the SCL pin is asserted low.

Note: The reason that bus collision is not a factor during a Start condition is that no two bus masters can assert a Start condition at the exact same time. Therefore, one master will always assert SDA before the other. This condition does not cause a bus collision because the two masters must be allowed to arbitrate the first address following the Start condition. If the address is the same, arbitration must be allowed to continue into the data portion, Repeated Start or Stop conditions.





| R-0/0                                                                                                                                     | R-1/1                                                                                                                                                                                  | U-0                                                                      | R/W-0/0         | R/W-0/0          | U-0               | R/W-0/0        | R/W-0/0       |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------|------------------|-------------------|----------------|---------------|--|--|
| ABDOVF                                                                                                                                    | RCIDL                                                                                                                                                                                  |                                                                          | SCKP            | BRG16            |                   | WUE            | ABDEN         |  |  |
| bit 7                                                                                                                                     |                                                                                                                                                                                        |                                                                          |                 |                  |                   |                | bit 0         |  |  |
|                                                                                                                                           |                                                                                                                                                                                        |                                                                          |                 |                  |                   |                |               |  |  |
| Legend:                                                                                                                                   |                                                                                                                                                                                        |                                                                          |                 |                  |                   |                |               |  |  |
| R = Readable bit                                                                                                                          |                                                                                                                                                                                        | W = Writable bit U = Unimplemented bit, read as '0'                      |                 |                  |                   |                |               |  |  |
| u = Bit is unchanged                                                                                                                      |                                                                                                                                                                                        | x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets |                 |                  |                   |                |               |  |  |
| '1' = Bit is set                                                                                                                          |                                                                                                                                                                                        | '0' = Bit is cleared                                                     |                 |                  |                   |                |               |  |  |
|                                                                                                                                           |                                                                                                                                                                                        |                                                                          |                 |                  |                   |                |               |  |  |
| bit /                                                                                                                                     | ABDOVF: Au                                                                                                                                                                             | to-Baud Detec                                                            | t Overflow bit  |                  |                   |                |               |  |  |
|                                                                                                                                           | Asynchronous                                                                                                                                                                           | <u>s mode</u> :<br>d timer overflov                                      | wed             |                  |                   |                |               |  |  |
|                                                                                                                                           | 0 = Auto-bauc                                                                                                                                                                          | d timer did not                                                          | overflow        |                  |                   |                |               |  |  |
|                                                                                                                                           | Synchronous mode:                                                                                                                                                                      |                                                                          |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | Don't care                                                                                                                                                                             |                                                                          |                 |                  |                   |                |               |  |  |
| bit 6                                                                                                                                     | RCIDL: Rece                                                                                                                                                                            | ive Idle Flag bi                                                         | t               |                  |                   |                |               |  |  |
|                                                                                                                                           | Asynchronous                                                                                                                                                                           | <u>s mode</u> :                                                          |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | $\perp$ = Receiver<br>0 = Start bit b                                                                                                                                                  | is idle<br>as been receiv                                                | ed and the rea  | ceiver is receiv | /ina              |                |               |  |  |
|                                                                                                                                           | Synchronous                                                                                                                                                                            | mode:                                                                    |                 |                  | /ing              |                |               |  |  |
|                                                                                                                                           | Don't care                                                                                                                                                                             |                                                                          |                 |                  |                   |                |               |  |  |
| bit 5                                                                                                                                     | Unimplemen                                                                                                                                                                             | ted: Read as '                                                           | 0'              |                  |                   |                |               |  |  |
| bit 4                                                                                                                                     | SCKP: Synch                                                                                                                                                                            | ronous Clock I                                                           | Polarity Select | t bit            |                   |                |               |  |  |
|                                                                                                                                           | Asynchronous mode:                                                                                                                                                                     |                                                                          |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | <ul> <li>1 = Idle state for transmit (TX) is a low level (transmit data inverted)</li> <li>0 = Idle state for transmit (TX) is a high level (transmit data is non-inverted)</li> </ul> |                                                                          |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | Synchronous                                                                                                                                                                            | mode:                                                                    |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | <ul> <li>1 = Data is clocked on rising edge of the clock</li> <li>0 = Data is clocked on falling edge of the clock</li> </ul>                                                          |                                                                          |                 |                  |                   |                |               |  |  |
| bit 3                                                                                                                                     | BRG16: 16-bit Baud Rate Generator bit                                                                                                                                                  |                                                                          |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | 1 = 16-bit Baud Rate Generator is used                                                                                                                                                 |                                                                          |                 |                  |                   |                |               |  |  |
| hit 2                                                                                                                                     |                                                                                                                                                                                        | ted: Read as '                                                           | 0'              |                  |                   |                |               |  |  |
| bit 1                                                                                                                                     | WIE: Wake up Enable bit                                                                                                                                                                |                                                                          |                 |                  |                   |                |               |  |  |
| bit i                                                                                                                                     | Asynchronous                                                                                                                                                                           | s mode:                                                                  |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | 1 = Receiver                                                                                                                                                                           | is waiting for a                                                         | falling edge.   | No character v   | vill be received. | byte RCxIF wil | l be set. WUE |  |  |
|                                                                                                                                           | will autom                                                                                                                                                                             | atically clear a                                                         | fter RCxIF is s | set.             |                   | .,             |               |  |  |
|                                                                                                                                           | 0 = Receiver                                                                                                                                                                           | is operating no                                                          | ormally         |                  |                   |                |               |  |  |
|                                                                                                                                           | Synchronous                                                                                                                                                                            | <u>mode</u> :                                                            |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | Don't care                                                                                                                                                                             |                                                                          |                 |                  |                   |                |               |  |  |
| bit 0                                                                                                                                     | ABDEN: Auto                                                                                                                                                                            | -Baud Detect                                                             | Enable bit      |                  |                   |                |               |  |  |
|                                                                                                                                           | Asynchronous                                                                                                                                                                           | <u>s mode</u> :                                                          |                 |                  | to bound to a     | -1-4-)         |               |  |  |
| <ul> <li>1 = Auto-Baud Detect mode is enabled (clears when auto-baud is complete)</li> <li>a Auto Baud Detect mode is disabled</li> </ul> |                                                                                                                                                                                        |                                                                          |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | Synchronous                                                                                                                                                                            | mode:                                                                    |                 |                  |                   |                |               |  |  |
|                                                                                                                                           | Don't care                                                                                                                                                                             |                                                                          |                 |                  |                   |                |               |  |  |

#### 28.2.2 EUSART ASYNCHRONOUS RECEIVER

The Asynchronous mode is typically used in RS-232 systems. The receiver block diagram is shown in Figure 28-2. The data is received on the RXx/DTx pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all eight or nine bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCxREG register.

#### 28.2.2.1 Enabling the Receiver

The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits:

- CREN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the CREN bit of the RCxSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXxSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCxSTA register enables the EUSART. The programmer must set the corresponding TRIS bit to configure the RXx/DTx I/O pin as an input.

**Note:** If the RX/DT function is on an analog pin, the corresponding ANSEL bit must be cleared for the receiver to function.

# 28.2.2.2 Receiving Data

The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 28.2.2.4 "Receive Framing Error" for more information on framing errors.

Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCxIF interrupt flag bit of the PIR3/4 registers are set. The top character in the FIFO is transferred out of the FIFO by reading the RCxREG register.



### 28.2.2.3 Receive Interrupts

The RCxIF interrupt flag bit of the PIR3/4 registers are set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCxIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RCxIF interrupts are enabled by setting all of the following bits:

- RCxIE, Interrupt Enable bit of the PIE3/4 registers
- PEIE, Peripheral Interrupt Enable bit of the INTCON register
- GIE, Global Interrupt Enable bit of the INTCON register

The RCxIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

# 28.5 EUSART Synchronous Mode

Synchronous serial communications are typically used in systems with a single master and one or more slaves. The master device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Slave devices can take advantage of the master clock by eliminating the internal clock generation circuitry.

There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Slaves use the external clock supplied by the master to shift the serial data into and out of their respective receive and transmit shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Half-duplex refers to the fact that master and slave devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a master or slave device.

Start and Stop bits are not used in synchronous transmissions.

#### 28.5.1 SYNCHRONOUS MASTER MODE

The following bits are used to configure the EUSART for synchronous master operation:

- SYNC = 1
- CSRC = 1
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXxSTA register configures the device for synchronous operation. Setting the CSRC bit of the TXxSTA register configures the device as a master. Clearing the SREN and CREN bits of the RCxSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCxSTA register enables the EUSART.

### 28.5.1.1 Master Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a master transmits the clock on the TX/CK line. The TXx/CKx pin output driver is automatically enabled when the EUSART is configured for synchronous transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits.

## 28.5.1.2 Clock Polarity

A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDxCON register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock.

### 28.5.1.3 Synchronous Master Transmission

Data is transferred out of the device on the RXx/DTx pin. The RXx/DTx and TXx/CKx pin output drivers are automatically enabled when the EUSART is configured for synchronous master transmit operation.

A transmission is initiated by writing a character to the TXxREG register. If the TSR still contains all or part of a previous character the new character data is held in the TXxREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXxREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXxREG.

Each data bit changes on the leading edge of the master clock and remains valid until the subsequent leading clock edge.

| Note: | The TSR register is not mapped in data      |  |  |  |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|--|--|--|
|       | memory, so it is not available to the user. |  |  |  |  |  |  |  |

# 28.5.1.4 Synchronous Master Transmission Setup:

- Initialize the SPxBRGH, SPxBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 28.4 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Disable Receive mode by clearing bits SREN and CREN.
- 4. Enable Transmit mode by setting the TXEN bit.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- If interrupts are desired, set the TXxIE bit of the PIE3/4 registers and the GIE and PEIE bits of the INTCON register.
- 7. If 9-bit transmission is selected, the ninth bit should be loaded in the TX9D bit.
- 8. Start transmission by loading data to the TXxREG register.

# 28.6 EUSART Operation During Sleep

The EUSART will remain active during Sleep only in the Synchronous Slave mode. All other modes require the system clock and therefore cannot generate the necessary signals to run the Transmit or Receive Shift registers during Sleep.

Synchronous Slave mode uses an externally generated clock to run the Transmit and Receive Shift registers.

#### 28.6.1 SYNCHRONOUS RECEIVE DURING SLEEP

To receive during Sleep, all the following conditions must be met before entering Sleep mode:

- RCxSTA and TXxSTA Control registers must be configured for Synchronous Slave Reception (see Section 28.5.2.4 "Synchronous Slave Reception Setup:").
- If interrupts are desired, set the RCxIE bit of the PIE3/4 registers and the GIE and PEIE bits of the INTCON register.
- The RCxIF interrupt flag must be cleared by reading RCxREG to unload any pending characters in the receive buffer.

Upon entering Sleep mode, the device will be ready to accept data and clocks on the RXx/DTx and TXx/CKx pins, respectively. When the data word has been completely clocked in by the external device, the RCxIF interrupt flag bit of the PIR3/4 registers will be set. Thereby, waking the processor from Sleep.

Upon waking from Sleep, the instruction following the SLEEP instruction will be executed. If the Global Interrupt Enable (GIE) bit of the INTCON register is also set, then the Interrupt Service Routine at address 004h will be called.

#### 28.6.2 SYNCHRONOUS TRANSMIT DURING SLEEP

To transmit during Sleep, all the following conditions must be met before entering Sleep mode:

- The RCxSTA and TXxSTA Control registers must be configured for synchronous slave transmission (see Section 28.5.2.2 "Synchronous Slave Transmission Setup").
- The TXxIF interrupt flag must be cleared by writing the output data to the TXxREG, thereby filling the TSR and transmit buffer.
- If interrupts are desired, set the TXxIE bit of the PIE3/4 registers and the PEIE bit of the INTCON register.
- Interrupt enable bits TXxIE of the PIE3 register and PEIE of the INTCON register must set.

Upon entering Sleep mode, the device will be ready to accept clocks on TXx/CKx pin and transmit data on the RXx/DTx pin. When the data word in the TSR has been completely clocked out by the external device, the pending byte in the TXxREG will transfer to the TSR and the TXxIF flag will be set. Thereby, waking the processor from Sleep. At this point, the TXxREG is available to accept another character for transmission, which will clear the TXxIF flag.

Upon waking from Sleep, the instruction following the SLEEP instruction will be executed. If the Global Interrupt Enable (GIE) bit is also set then the Interrupt Service Routine at address 0004h will be called.

TABLE 36-2: INSTRUCTION SET

| Mnemonic,<br>Operands    |                                 | Deperimtion                              | Cycles     | 16-Bit Instruction Word |      |      | Status |                 |            |
|--------------------------|---------------------------------|------------------------------------------|------------|-------------------------|------|------|--------|-----------------|------------|
|                          |                                 | Description                              |            | MSb                     |      |      | LSb    | Affected        | Notes      |
| BYTE-ORIENTED OPERATIONS |                                 |                                          |            |                         |      |      |        |                 |            |
| ADDWF                    | f, d, a                         | Add WREG and f                           | 1          | 0010                    | 01da | ffff | ffff   | C, DC, Z, OV, N | 1, 2       |
| ADDWFC                   | f, d, a                         | Add WREG and CARRY bit to f              | 1          | 0010                    | 00da | ffff | ffff   | C, DC, Z, OV, N | 1, 2       |
| ANDWF                    | f, d, a                         | AND WREG with f                          | 1          | 0001                    | 01da | ffff | ffff   | Z, N            | 1,2        |
| CLRF                     | f, a                            | Clear f                                  | 1          | 0110                    | 101a | ffff | ffff   | Z               | 2          |
| COMF                     | f, d, a                         | Complement f                             | 1          | 0001                    | 11da | ffff | ffff   | Z, N            | 1, 2       |
| CPFSEQ                   | f, a                            | Compare f with WREG, skip =              | 1 (2 or 3) | 0110                    | 001a | ffff | ffff   | None            | 4          |
| CPFSGT                   | f, a                            | Compare f with WREG, skip >              | 1 (2 or 3) | 0110                    | 010a | ffff | ffff   | None            | 4          |
| CPFSLT                   | f, a                            | Compare f with WREG, skip <              | 1 (2 or 3) | 0110                    | 000a | ffff | ffff   | None            | 1, 2       |
| DECF                     | f, d, a                         | Decrement f                              | 1          | 0000                    | 01da | ffff | ffff   | C, DC, Z, OV, N | 1, 2, 3, 4 |
| DECFSZ                   | f, d, a                         | Decrement f, Skip if 0                   | 1 (2 or 3) | 0010                    | 11da | ffff | ffff   | None            | 1, 2, 3, 4 |
| DCFSNZ                   | f, d, a                         | Decrement f, Skip if Not 0               | 1 (2 or 3) | 0100                    | 11da | ffff | ffff   | None            | 1, 2       |
| INCF                     | f, d, a                         | Increment f                              | 1          | 0010                    | 10da | ffff | ffff   | C, DC, Z, OV, N | 1, 2, 3, 4 |
| INCFSZ                   | f, d, a                         | Increment f, Skip if 0                   | 1 (2 or 3) | 0011                    | 11da | ffff | ffff   | None            | 4          |
| INFSNZ                   | f, d, a                         | Increment f, Skip if Not 0               | 1 (2 or 3) | 0100                    | 10da | ffff | ffff   | None            | 1, 2       |
| IORWF                    | f, d, a                         | Inclusive OR WREG with f                 | 1          | 0001                    | 00da | ffff | ffff   | Z, N            | 1, 2       |
| MOVF                     | f, d, a                         | Move f                                   | 1          | 0101                    | 00da | ffff | ffff   | Z, N            | 1          |
| MOVFF                    | f <sub>s</sub> , f <sub>d</sub> | Move f <sub>s</sub> (source) to 1st word | 2          | 1100                    | ffff | ffff | ffff   | None            |            |
|                          | 0 u                             | f <sub>d</sub> (destination) 2nd word    |            | 1111                    | ffff | ffff | ffff   |                 |            |
| MOVWF                    | f, a                            | Move WREG to f                           | 1          | 0110                    | 111a | ffff | ffff   | None            |            |
| MULWF                    | f, a                            | Multiply WREG with f                     | 1          | 0000                    | 001a | ffff | ffff   | None            | 1, 2       |
| NEGF                     | f, a                            | Negate f                                 | 1          | 0110                    | 110a | ffff | ffff   | C, DC, Z, OV, N |            |
| RLCF                     | f, d, a                         | Rotate Left f through Carry              | 1          | 0011                    | 01da | ffff | ffff   | C, Z, N         | 1, 2       |
| RLNCF                    | f, d, a                         | Rotate Left f (No Carry)                 | 1          | 0100                    | 01da | ffff | ffff   | Z, N            |            |
| RRCF                     | f, d, a                         | Rotate Right f through Carry             | 1          | 0011                    | 00da | ffff | ffff   | C, Z, N         |            |
| RRNCF                    | f, d, a                         | Rotate Right f (No Carry)                | 1          | 0100                    | 00da | ffff | ffff   | Z, N            |            |
| SETF                     | f, a                            | Set f                                    | 1          | 0110                    | 100a | ffff | ffff   | None            | 1, 2       |
| SUBFWB                   | f, d, a                         | Subtract f from WREG with                | 1          | 0101                    | 01da | ffff | ffff   | C, DC, Z, OV, N |            |
|                          |                                 | borrow                                   |            |                         |      |      |        |                 |            |
| SUBWF                    | f, d, a                         | Subtract WREG from f                     | 1          | 0101                    | 11da | ffff | ffff   | C, DC, Z, OV, N | 1, 2       |
| SUBWFB                   | f, d, a                         | Subtract WREG from f with                | 1          | 0101                    | 10da | ffff | ffff   | C, DC, Z, OV, N |            |
|                          |                                 | borrow                                   |            |                         |      |      |        |                 |            |
| SWAPF                    | f, d, a                         | Swap nibbles in f                        | 1          | 0011                    | 10da | ffff | ffff   | None            | 4          |
| TSTFSZ                   | f, a                            | Test f, skip if 0                        | 1 (2 or 3) | 0110                    | 011a | ffff | ffff   | None            | 1, 2       |
| XORWF                    | f, d, a                         | Exclusive OR WREG with f                 | 1          | 0001                    | 10da | ffff | ffff   | Z, N            |            |

**Note 1:** When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and where applicable, 'd' = 1), the prescaler will be cleared if assigned.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

4: Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction.