



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | S08                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 20MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                               |
| Peripherals                | LVD, POR, PWM, WDT                                                      |
| Number of I/O              | 28                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 256 x 8                                                                 |
| RAM Size                   | 4K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | A/D 12x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 32-LQFP                                                                 |
| Supplier Device Package    | 32-LQFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08pa32avlcr |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

## 4.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document.



| Symbol                       | С |                                                              | Descriptions                                                                      |                                    | Min                  | Typical <sup>1</sup> | Max                  | Unit |
|------------------------------|---|--------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------|----------------------|----------------------|----------------------|------|
| I <sub>OHT</sub>             | D | Output high                                                  | Max total I <sub>OH</sub> for all                                                 | 5 V                                |                      |                      | -100                 | mA   |
|                              |   | current                                                      | ports                                                                             | 3 V                                | _                    | _                    | -50                  |      |
| V <sub>OL</sub>              | Р | Output low<br>voltage                                        | All I/O pins, standard-<br>drive strength                                         | 5 V, I <sub>load</sub> = 5<br>mA   |                      |                      | 0.8                  | V    |
|                              | С |                                                              |                                                                                   | 3 V, I <sub>load</sub> =<br>2.5 mA |                      | —                    | 0.8                  | V    |
|                              | Р |                                                              | High current drive<br>pins, high-drive                                            | 5 V, I <sub>load</sub><br>=20 mA   |                      |                      | 0.8                  | V    |
|                              | С | -                                                            | strength <sup>2</sup>                                                             | 3 V, I <sub>load</sub> =<br>10 mA  |                      |                      | 0.8                  | V    |
| I <sub>OLT</sub>             | D | Output low                                                   | Max total I <sub>OL</sub> for all                                                 | 5 V                                | _                    |                      | 100                  | mA   |
|                              |   | current                                                      | ports                                                                             | 3 V                                | _                    | _                    | 50                   |      |
| V <sub>IH</sub>              | Р | Input high                                                   | All digital inputs                                                                | V <sub>DD</sub> >4.5V              | $0.70 \times V_{DD}$ |                      | —                    | V    |
|                              | С | voltage                                                      |                                                                                   | V <sub>DD</sub> >2.7V              | $0.75 \times V_{DD}$ | —                    | —                    |      |
| V <sub>IL</sub>              | Р | Input low                                                    | All digital inputs                                                                | V <sub>DD</sub> >4.5V              | _                    | _                    | $0.30 \times V_{DD}$ | V    |
|                              | С | voltage                                                      |                                                                                   | V <sub>DD</sub> >2.7V              | —                    | —                    | $0.35 \times V_{DD}$ |      |
| V <sub>hys</sub>             | С | Input<br>hysteresis                                          | All digital inputs                                                                | _                                  | $0.06 \times V_{DD}$ |                      | —                    | mV   |
| <sub>In</sub>                | Р | Input leakage current                                        | All input only pins<br>(per pin)                                                  | $V_{IN} = V_{DD}$ or $V_{SS}$      |                      | 0.1                  | 1                    | μA   |
| I <sub>OZ</sub>              | Р | Hi-Z (off-<br>state) leakage<br>current                      | All input/output (per<br>pin)                                                     | $V_{IN} = V_{DD}$ or $V_{SS}$      |                      | 0.1                  | 1                    | μA   |
| II <sub>OZTOT</sub> I        | С | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O                                                            | $V_{IN} = V_{DD}$ or<br>$V_{SS}$   | _                    | _                    | 2                    | μA   |
| R <sub>PU</sub>              | Р | Pullup<br>resistors                                          | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA2<br>and PTA3) | _                                  | 30.0                 | _                    | 50.0                 | kΩ   |
| R <sub>PU</sub> <sup>3</sup> | Р | Pullup<br>resistors                                          | PTA2 and PTA3 pin                                                                 | _                                  | 30.0                 | _                    | 60.0                 | kΩ   |
| I <sub>IC</sub>              | D | DC injection                                                 | Single pin limit                                                                  | $V_{\rm IN} < V_{\rm SS},$         | -0.2                 |                      | 2                    | mA   |
|                              |   | current <sup>4, 5, 6</sup>                                   | Total MCU limit,<br>includes sum of all<br>stressed pins                          | V <sub>IN</sub> > V <sub>DD</sub>  | -5                   | _                    | 25                   |      |
| C <sub>In</sub>              | С | Input cap                                                    | bacitance, all pins                                                               |                                    | —                    |                      | 7                    | pF   |
| V <sub>RAM</sub>             | С | RAM re                                                       | etention voltage                                                                  | _                                  | 2.0                  | —                    | _                    | V    |

#### Table 2. DC characteristics (continued)

1. Typical values are measured at 25 °C. Characterized, not tested.

- 2. Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0, and PTH1 support ultra high current output.
- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- 4. All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to  $V_{SS}$  and  $V_{DD}$ .
- 5. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one.



#### Nonswitching electrical specifications

6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption).

| Symbol              | С | Descr                                | ription                                                                            | Min  | Тур  | Мах  | Unit |
|---------------------|---|--------------------------------------|------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>POR</sub>    | D | POR re-arm                           | n voltage <sup>1, 2</sup>                                                          | 1.5  | 1.75 | 2.0  | V    |
| V <sub>LVDH</sub>   | С | threshold - higl                     | Falling low-voltage detect<br>threshold - high range (LVDV<br>= $1$ ) <sup>3</sup> |      | 4.3  | 4.4  | V    |
| V <sub>LVW1H</sub>  | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                                                     | 4.3  | 4.4  | 4.5  | V    |
| V <sub>LVW2H</sub>  | С | warning<br>threshold -<br>high range | Level 2 falling<br>(LVWV = 01)                                                     | 4.5  | 4.5  | 4.6  | V    |
| V <sub>LVW3H</sub>  | С |                                      | Level 3 falling<br>(LVWV = 10)                                                     | 4.6  | 4.6  | 4.7  | V    |
| V <sub>LVW4H</sub>  | С |                                      | Level 4 falling<br>(LVWV = 11)                                                     | 4.7  | 4.7  | 4.8  | V    |
| V <sub>HYSH</sub>   | С |                                      | High range low-voltage detect/warning hysteresis                                   |      | 100  | _    | mV   |
| V <sub>LVDL</sub>   | С | threshold - low                      | Falling low-voltage detect<br>threshold - low range (LVDV =<br>0)                  |      | 2.61 | 2.66 | V    |
| V <sub>LVDW1L</sub> | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                                                     | 2.62 | 2.7  | 2.78 | V    |
| V <sub>LVDW2L</sub> | С | warning<br>threshold -               | Level 2 falling<br>(LVWV = 01)                                                     | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVDW3L</sub> | С | low range                            | Level 3 falling<br>(LVWV = 10)                                                     | 2.82 | 2.9  | 2.98 | V    |
| V <sub>LVDW4L</sub> | С |                                      | Level 4 falling<br>(LVWV = 11)                                                     | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub>  | С | Low range low<br>hyste               | -voltage detect<br>eresis                                                          | _    | 40   | _    | mV   |
| V <sub>HYSWL</sub>  | С | Low range<br>warning h               | •                                                                                  | —    | 80   |      | mV   |
| V <sub>BG</sub>     | Р | Buffered ban                         | dgap output <sup>4</sup>                                                           | 1.14 | 1.16 | 1.18 | V    |

#### Table 3. LVD and POR Specification

1. Maximum is highest voltage that POR is guaranteed.

2. POR ramp time must be longer than 20us/V to get a stable startup.

3. Rising thresholds are falling threshold + hysteresis.

4. Voltage factory trimmed at  $V_{DD} = 5.0 \text{ V}$ , Temp = 25 °C





I<sub>OH</sub>(mA)

Figure 1. Typical I<sub>OH</sub> Vs.  $V_{DD}$ - $V_{OH}$  (standard drive strength) ( $V_{DD}$  = 5 V)



 $I_{OH}(mA)$ Figure 2. Typical I<sub>OH</sub> Vs. V<sub>DD</sub>-V<sub>OH</sub> (standard drive strength) (V<sub>DD</sub> = 3 V)





I<sub>OH</sub>(mA)

Figure 3. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (high drive strength) ( $V_{DD}$  = 5 V)



 $I_{OH}(mA)$ Figure 4. Typical I<sub>OH</sub> Vs. V<sub>DD</sub>-V<sub>OH</sub> (high drive strength) (V<sub>DD</sub> = 3 V)







I<sub>OL</sub>(mA)

Figure 7. Typical I<sub>OL</sub> Vs. V<sub>OL</sub> (high drive strength) (V<sub>DD</sub> = 5 V)



I<sub>OL</sub>(mA)

Figure 8. Typical  $I_{OL}$  Vs.  $V_{OL}$  (high drive strength) ( $V_{DD}$  = 3 V)



# 5.2 Switching specifications

# 5.2.1 Control timing

### Table 6. Control timing

| Num | С | Rating                                                                                               | )                                 | Symbol              | Min                    | Typical <sup>1</sup> | Мах  | Unit |
|-----|---|------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------|------------------------|----------------------|------|------|
| 1   | Р | Bus frequency $(t_{cyc} = 1/f_{Bus})$                                                                | )                                 | f <sub>Bus</sub>    | DC                     |                      | 20   | MHz  |
| 2   | Р | Internal low power oscillato                                                                         | r frequency                       | f <sub>LPO</sub>    | 0.67                   | 1.0                  | 1.25 | KHz  |
| 3   | D | External reset pulse width <sup>2</sup>                                                              |                                   | t <sub>extrst</sub> | 1.5 ×                  | —                    | —    | ns   |
|     |   |                                                                                                      |                                   |                     | t <sub>cyc</sub>       |                      |      |      |
| 4   | D | Reset low drive                                                                                      |                                   | t <sub>rstdrv</sub> | 34 × t <sub>cyc</sub>  | —                    | —    | ns   |
| 5   | D | BKGD/MS setup time after debug force reset to enter u                                                | <b>v v</b>                        | t <sub>MSSU</sub>   | 500                    | _                    |      | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup> |                                   | t <sub>MSH</sub>    | 100                    | _                    | _    | ns   |
| 7   | D | IRQ pulse width                                                                                      | Asynchronous<br>path <sup>2</sup> | t <sub>ILIH</sub>   | 100                    | _                    | _    | ns   |
|     | D |                                                                                                      | Synchronous path <sup>4</sup>     | t <sub>IHIL</sub>   | 1.5 × t <sub>cyc</sub> | —                    | —    | ns   |
| 8   | D | Keyboard interrupt pulse<br>width                                                                    | Asynchronous<br>path <sup>2</sup> | t <sub>ILIH</sub>   | 100                    | _                    | _    | ns   |
|     | D |                                                                                                      | Synchronous path                  | t <sub>IHIL</sub>   | 1.5 × t <sub>cyc</sub> | —                    | —    | ns   |
| 9   | С | Port rise and fall time -                                                                            | —                                 | t <sub>Rise</sub>   | —                      | 10.2                 | —    | ns   |
|     | С | standard drive strength<br>(load = 50 pF) <sup>5</sup>                                               |                                   | t <sub>Fall</sub>   | —                      | 9.5                  |      | ns   |
|     | С | Port rise and fall time -                                                                            | —                                 | t <sub>Rise</sub>   | —                      | 5.4                  | _    | ns   |
|     | С | high drive strength (load = 50 pF) <sup>5</sup>                                                      |                                   | t <sub>Fall</sub>   | —                      | 4.6                  |      | ns   |

1. Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.

- 2. This is the shortest pulse that is guaranteed to be recognized as a reset pin request.
- 3. To enter BDM mode following a POR, BKGD/MS must be held low during the powerup and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.
- 4. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.
- 5. Timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  levels in operating temperature range.



Figure 9. Reset timing





Figure 10. IRQ/KBIPx timing

### 5.2.2 Debug trace timing specifications Т

| Table 7. | Debug trace | operating | behaviors |
|----------|-------------|-----------|-----------|
|----------|-------------|-----------|-----------|

| Symbol           | Description              | Min.      | Max. | Unit |
|------------------|--------------------------|-----------|------|------|
| t <sub>cyc</sub> | Clock period             | Frequency | MHz  |      |
| t <sub>wl</sub>  | Low pulse width          | 2         | _    | ns   |
| t <sub>wh</sub>  | High pulse width         | 2         | —    | ns   |
| t <sub>r</sub>   | Clock and data rise time | —         | 3    | ns   |
| t <sub>f</sub>   | Clock and data fall time | —         | 3    | ns   |
| t <sub>s</sub>   | Data setup               | 3         | —    | ns   |
| t <sub>h</sub>   | Data hold                | 2         | _    | ns   |







Figure 12. Trace data specifications





# 5.3 Thermal specifications

### 5.3.1 Thermal operating requirements

Table 9. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

### NOTE

Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed the maximum. The simplest method to determine  $T_J$  is:  $T_J = T_A + R_{\theta JA} \times chip$  power dissipation.

### 5.3.2 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

| Board type        | Symbo<br>I        | Description                                                             | 64<br>LQFP | 64 QFP | 48<br>LQFP | 44<br>LQFP | 32<br>LQFP | Unit | Notes |
|-------------------|-------------------|-------------------------------------------------------------------------|------------|--------|------------|------------|------------|------|-------|
| Single-layer (1S) | R <sub>θJA</sub>  | Thermal resistance,<br>junction to ambient (natural<br>convection)      | 71         | 61     | 81         | 75         | 86         | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>θJA</sub>  | Thermal resistance,<br>junction to ambient (natural<br>convection)      | 53         | 47     | 57         | 53         | 57         | °C/W | 1, 3  |
| Single-layer (1S) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200 ft./<br>min. air speed) | 59         | 50     | 68         | 62         | 72         | °C/W | 1, 3  |
| Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200 ft./<br>min. air speed) | 46         | 41     | 50         | 47         | 51         | °C/W | 1, 3  |

Table 10. Thermal attributes

Table continues on the next page...



#### rempheral operating requirements and behaviors

| Board type | Symbo<br>I       | Description                                                                                              | 64<br>LQFP | 64 QFP | 48<br>LQFP | 44<br>LQFP | 32<br>LQFP | Unit | Notes |
|------------|------------------|----------------------------------------------------------------------------------------------------------|------------|--------|------------|------------|------------|------|-------|
| _          | R <sub>θJB</sub> | Thermal resistance, junction to board                                                                    | 35         | 32     | 34         | 34         | 33         | °C/W | 4     |
|            | R <sub>θJC</sub> | Thermal resistance, junction to case                                                                     | 20         | 23     | 24         | 20         | 24         | °C/W | 5     |
| _          | $\Psi_{JT}$      | Thermal characterization<br>parameter, junction to<br>package top outside center<br>(natural convection) | 5          | 8      | 6          | 5          | 6          | °C/W | 6     |

 Table 10.
 Thermal attributes (continued)

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal.
- 3. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization.

### 6 Peripheral operating requirements and behaviors

### 6.1 External oscillator (XOSC) and ICS characteristics

#### Table 11. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient)

| Num | С | C                                | Characteristic                                                | Symbol          | Min   | Typical <sup>1</sup>  | Мах     | Unit |
|-----|---|----------------------------------|---------------------------------------------------------------|-----------------|-------|-----------------------|---------|------|
| 1   | С | Oscillator                       | Low range (RANGE = 0)                                         | f <sub>lo</sub> | 31.25 | 32.768                | 39.0625 | kHz  |
|     | С | crystal or resonator             | High range (RANGE = 1)<br>FEE or FBE mode <sup>2</sup>        | f <sub>hi</sub> | 4     | _                     | 20      | MHz  |
|     | С |                                  | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode | f <sub>hi</sub> | 4     | —                     | 20      | MHz  |
|     | C |                                  | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode | f <sub>hi</sub> | 4     | —                     | 20      | MHz  |
| 2   | D | Lo                               | bad capacitors                                                | C1, C2          |       | See Note <sup>3</sup> |         |      |
| 3   | D | Feedback<br>resistor             | Low Frequency, Low-Power<br>Mode <sup>4</sup>                 | R <sub>F</sub>  | _     | _                     | —       | MΩ   |
|     |   | Low Frequency, High-Gain<br>Mode |                                                               |                 | _     | 10                    | _       | MΩ   |
|     |   |                                  | High Frequency, Low-<br>Power Mode                            |                 | —     | 1                     | _       | MΩ   |

Table continues on the next page ...



| Num | С | С                                                     | haracteristic                                                | Symbol               | Min     | Typical <sup>1</sup> | Мах               | Unit              |
|-----|---|-------------------------------------------------------|--------------------------------------------------------------|----------------------|---------|----------------------|-------------------|-------------------|
|     |   |                                                       | High Frequency, High-Gain<br>Mode                            |                      | —       | 1                    | _                 | MΩ                |
| 4   | D | Series resistor -                                     | Low-Power Mode <sup>4</sup>                                  | R <sub>S</sub>       | _       | _                    | _                 | kΩ                |
|     |   | Low Frequency                                         | High-Gain Mode                                               |                      | _       | 200                  | —                 | kΩ                |
| 5   | D | Series resistor -<br>High Frequency                   | Low-Power Mode <sup>4</sup>                                  | R <sub>S</sub>       | _       | _                    | _                 | kΩ                |
|     | D | Series resistor -                                     | 4 MHz                                                        |                      |         | 0                    | _                 | kΩ                |
|     | D | High<br>Frequency,                                    | 8 MHz                                                        |                      |         | 0                    | _                 | kΩ                |
|     | D | High-Gain Mode                                        | 16 MHz                                                       | -                    | _       | 0                    | _                 | kΩ                |
| 6   | С | Crystal start-up                                      | Low range, low power                                         | t <sub>CSTL</sub>    | _       | 1000                 | _                 | ms                |
|     | С | time Low range<br>= 32.768 kHz                        | Low range, high power                                        | -                    | _       | 800                  |                   | ms                |
|     | С | crystal; High                                         | High range, low power                                        | t <sub>CSTH</sub>    | _       | 3                    | —                 | ms                |
|     | С | range = 20 MHz<br>crystal <sup>5</sup> , <sup>6</sup> | High range, high power                                       |                      | _       | 1.5                  | _                 | ms                |
| 7   | Т | Internal re                                           | eference start-up time                                       | t <sub>IRST</sub>    | —       | 20                   | 50                | μs                |
| 8   | D | Square wave                                           | FEE or FBE mode <sup>2</sup>                                 | f <sub>extal</sub>   | 0.03125 | —                    | 5                 | MHz               |
|     | D | input clock<br>frequency                              | FBELP mode                                                   |                      | 0       |                      | 20                | MHz               |
| 9   | Р | Average inter                                         | nal reference frequency -<br>trimmed                         | f <sub>int_t</sub>   | _       | 32.768               | —                 | kHz               |
| 10  | Р | DCO output fr                                         | equency range - trimmed                                      | f <sub>dco_t</sub>   | 16      | —                    | 20                | MHz               |
| 11  | Р | Total deviation<br>of DCO output                      | Over full voltage and temperature range                      | $\Delta f_{dco_t}$   | _       | —                    | ±2.0              | %f <sub>dco</sub> |
|     | С | from trimmed<br>frequency <sup>5</sup>                | Over fixed voltage and<br>temperature range of 0 to<br>70 °C |                      |         |                      | ±1.0              |                   |
| 12  | С | FLL a                                                 | cquisition time <sup>5</sup> , <sup>7</sup>                  | t <sub>Acquire</sub> |         | —                    | 2                 | ms                |
| 13  | С | Long term jit<br>(averaged                            | C <sub>Jitter</sub>                                          | _                    | 0.02    | 0.2                  | %f <sub>dco</sub> |                   |

# Table 11. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued)

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.
- 3. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0.
- 5. This parameter is characterized and not tested on each device.
- 6. Proper PC board layout procedures must be followed to achieve specifications.
- This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



| Characteri<br>stic               | Conditions                                 | Symb              | Min | Typ <sup>1</sup> | Мах | Unit | Comment |
|----------------------------------|--------------------------------------------|-------------------|-----|------------------|-----|------|---------|
|                                  | 10-bit mode<br>• f <sub>ADCK</sub> > 4 MHz |                   | _   | _                | 5   |      |         |
|                                  | • f <sub>ADCK</sub> < 4 MHz                |                   | —   | —                | 10  |      |         |
|                                  | 8-bit mode                                 |                   | -   | —                | 10  |      |         |
|                                  | (all valid f <sub>ADCK</sub> )             |                   |     |                  |     |      |         |
| ADC                              | High speed (ADLPC=0)                       | f <sub>ADCK</sub> | 0.4 | _                | 8.0 | MHz  | _       |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                        |                   | 0.4 |                  | 4.0 |      |         |

 Table 13. 5 V 12-bit ADC operating conditions (continued)

- 1. Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. DC potential difference.



Figure 16. ADC input impedance equivalency diagram

|                |            |   |                  |     |                  | 33A/ |      |
|----------------|------------|---|------------------|-----|------------------|------|------|
| Characteristic | Conditions | С | Symb             | Min | Typ <sup>1</sup> | Мах  | Unit |
| Supply current |            | Т | I <sub>DDA</sub> | —   | 133              | —    | μA   |
| ADLPC = 1      |            |   |                  |     |                  |      |      |
| ADLSMP = 1     |            |   |                  |     |                  |      |      |
| ADCO = 1       |            |   |                  |     |                  |      |      |
| Supply current |            | Т | I <sub>DDA</sub> | —   | 218              | —    | μA   |

Table 14. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

Table continues on the next page...

MC9S08PA60 Series Data Sheet, Rev. 3, 06/2015



| Characteristic                                | Conditions                   | С | Symb               | Min  | Typ <sup>1</sup> | Мах   | Unit             |
|-----------------------------------------------|------------------------------|---|--------------------|------|------------------|-------|------------------|
| ADLPC = 1                                     |                              |   |                    |      |                  |       |                  |
| ADLSMP = 0                                    |                              |   |                    |      |                  |       |                  |
| ADCO = 1                                      |                              |   |                    |      |                  |       |                  |
| Supply current                                |                              | Т | I <sub>DDA</sub>   |      | 327              | _     | μA               |
| ADLPC = 0                                     |                              |   |                    |      |                  |       |                  |
| ADLSMP = 1                                    |                              |   |                    |      |                  |       |                  |
| ADCO = 1                                      |                              |   |                    |      |                  |       |                  |
| Supply current                                |                              | Т | I <sub>DDAD</sub>  |      | 582              | 990   | μA               |
| ADLPC = 0                                     |                              |   |                    |      |                  |       |                  |
| ADLSMP = 0                                    |                              |   |                    |      |                  |       |                  |
| ADCO = 1                                      |                              |   |                    |      |                  |       |                  |
| Supply current                                | Stop, reset, module off      | Т | I <sub>DDA</sub>   | _    | 0.011            | 1     | μΑ               |
| ADC asynchronous clock source                 | High speed (ADLPC<br>= 0)    | Р | f <sub>ADACK</sub> | 2    | 3.3              | 5     | MHz              |
|                                               | Low power (ADLPC<br>= 1)     |   |                    | 1.25 | 2                | 3.3   |                  |
| Conversion time<br>(including sample<br>time) | Short sample<br>(ADLSMP = 0) | Т | t <sub>ADC</sub>   | —    | 20               | _     | ADCK<br>cycles   |
|                                               | Long sample<br>(ADLSMP = 1)  |   |                    | —    | 40               | —     |                  |
| Sample time                                   | Short sample<br>(ADLSMP = 0) | Т | t <sub>ADS</sub>   | _    | 3.5              | —     | ADCK<br>cycles   |
|                                               | Long sample<br>(ADLSMP = 1)  |   |                    | _    | 23.5             | —     |                  |
| Total unadjusted                              | 12-bit mode                  | Т | E <sub>TUE</sub>   | _    | ±5.0             | —     | LSB <sup>3</sup> |
| Error <sup>2</sup>                            | 10-bit mode                  | Р |                    |      | ±1.5             | ±2.0  |                  |
|                                               | 8-bit mode                   | Р |                    | _    | ±0.7             | ±1.0  |                  |
| Differential Non-                             | 12-bit mode                  | Т | DNL                | _    | ±1.0             | _     | LSB <sup>3</sup> |
| Linearity                                     | 10-bit mode <sup>4</sup>     | Р |                    |      | ±0.25            | ±0.5  | 1                |
|                                               | 8-bit mode <sup>4</sup>      | Р |                    | —    | ±0.15            | ±0.25 | 1                |
| Integral Non-Linearity                        | 12-bit mode                  | Т | INL                |      | ±1.0             |       | LSB <sup>3</sup> |
|                                               | 10-bit mode                  | Т |                    |      | ±0.3             | ±0.5  | 1                |
|                                               | 8-bit mode                   | Т |                    |      | ±0.15            | ±0.25 | 1                |
| Zero-scale error <sup>5</sup>                 | 12-bit mode                  | С | E <sub>ZS</sub>    | —    | ±2.0             | —     | LSB <sup>3</sup> |
|                                               | 10-bit mode                  | Р |                    |      | ±0.25            | ±1.0  | ]                |
|                                               | 8-bit mode                   | Р |                    |      | ±0.65            | ±1.0  |                  |
| Full-scale error <sup>6</sup>                 | 12-bit mode                  | Т | E <sub>FS</sub>    | —    | ±2.5             | _     | LSB <sup>3</sup> |
|                                               | 10-bit mode                  | Т |                    |      | ±0.5             | ±1.0  | 1                |
|                                               | 8-bit mode                   | Т |                    |      | ±0.5             | ±1.0  | 1                |
| Quantization error                            | ≤12 bit modes                | D | EQ                 | _    |                  | ±0.5  | LSB <sup>3</sup> |

Table continues on the next page...



rempheral operating requirements and behaviors

| Characteristic                   | Conditions  | С | Symb                | Min | Typ <sup>1</sup>                  | Max | Unit  |
|----------------------------------|-------------|---|---------------------|-----|-----------------------------------|-----|-------|
| Input leakage error <sup>7</sup> | all modes   | D | EIL                 |     | I <sub>In</sub> * R <sub>AS</sub> |     | mV    |
| Temp sensor slope                | -40°C– 25°C | D | m                   | _   | 3.266                             | —   | mV/°C |
|                                  | 25°C– 125°C |   |                     | _   | 3.638                             | —   |       |
| Temp sensor voltage              | 25°C        | D | V <sub>TEMP25</sub> | _   | 1.396                             | —   | V     |

#### Table 14. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

- 1. Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C,  $f_{ADCK}=1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. Includes quantization.
- 3. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 4. Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes
- 5.  $V_{ADIN} = V_{SSA}$
- 6.  $V_{ADIN} = V_{DDA}$
- 7. I<sub>In</sub> = leakage current (refer to DC characteristics)

### 6.3.2 Analog comparator (ACMP) electricals Table 15. Comparator electrical specifications

| С | Characteristic                        | Symbol              | Min                   | Typical | Max              | Unit |
|---|---------------------------------------|---------------------|-----------------------|---------|------------------|------|
| D | Supply voltage                        | V <sub>DDA</sub>    | 2.7                   | —       | 5.5              | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub>    |                       | 10      | 20               | μA   |
| D | Analog input voltage                  | V <sub>AIN</sub>    | V <sub>SS</sub> - 0.3 |         | V <sub>DDA</sub> | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub>    |                       |         | 40               | mV   |
| С | Analog comparator hysteresis (HYST=0) | V <sub>H</sub>      |                       | 15      | 20               | mV   |
| С | Analog comparator hysteresis (HYST=1) | V <sub>H</sub>      |                       | 20      | 30               | mV   |
| Т | Supply current (Off mode)             | I <sub>DDAOFF</sub> |                       | 60      |                  | nA   |
| С | Propagation Delay                     | t <sub>D</sub>      |                       | 0.4     | 1                | μs   |

## 6.4 Communication interfaces

### 6.4.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. Refer to the SPI chapter of the chip's reference manual for information about the modified transfer formats used for



#### Peripheral operating requirements and behaviors

communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless noted, and 100 pF load on all SPI pins. All timing assumes high drive strength is enabled for SPI output pins.

| Nu<br>m. | Symbol              | Description                    | Min.                   | Max.                    | Unit               | Comment                              |
|----------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|--------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus<br>clock |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$                |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1/2                    | —                       | t <sub>SPSCK</sub> | _                                    |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1/2                    | —                       | t <sub>SPSCK</sub> | —                                    |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30  | 1024 x t <sub>Bus</sub> | ns                 | —                                    |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                     | —                       | ns                 | —                                    |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 0                      | —                       | ns                 | —                                    |
| 8        | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                      | 25                      | ns                 | —                                    |
| 9        | t <sub>HO</sub>     | Data hold time (outputs)       | 0                      | —                       | ns                 | —                                    |
| 10       | t <sub>RI</sub>     | Rise time input                | —                      | t <sub>Bus</sub> - 25   | ns                 | —                                    |
|          | t <sub>FI</sub>     | Fall time input                |                        |                         |                    |                                      |
| 11       | t <sub>RO</sub>     | Rise time output               | —                      | 25                      | ns                 | —                                    |
|          | t <sub>FO</sub>     | Fall time output               |                        |                         |                    |                                      |

Table 16. SPI master mode timing



1. If configured as an output.

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.



# NP

#### rempheral operating requirements and behaviors



1.If configured as output

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

#### Figure 18. SPI master mode timing (CPHA=1)

| Nu<br>m. | Symbol              | Description                    | Min.                  | Max.                  | Unit             | Comment                                           |
|----------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|---------------------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | 0                     | f <sub>Bus</sub> /4   | Hz               | f <sub>Bus</sub> is the bus clock as defined in . |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>Bus</sub>  | —                     | ns               | $t_{Bus} = 1/f_{Bus}$                             |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1                     | —                     | t <sub>Bus</sub> | —                                                 |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1                     | —                     | t <sub>Bus</sub> | —                                                 |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | —                     | ns               | —                                                 |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                    | —                     | ns               | —                                                 |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 25                    | —                     | ns               | —                                                 |
| 8        | t <sub>a</sub>      | Slave access time              | —                     | t <sub>Bus</sub>      | ns               | Time to data active from<br>high-impedance state  |
| 9        | t <sub>dis</sub>    | Slave MISO disable time        | _                     | t <sub>Bus</sub>      | ns               | Hold time to high-<br>impedance state             |
| 10       | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                     | 25                    | ns               | —                                                 |
| 11       | t <sub>HO</sub>     | Data hold time (outputs)       | 0                     | —                     | ns               | —                                                 |
| 12       | t <sub>RI</sub>     | Rise time input                | _                     | t <sub>Bus</sub> - 25 | ns               | -                                                 |
|          | t <sub>FI</sub>     | Fall time input                |                       |                       |                  |                                                   |
| 13       | t <sub>RO</sub>     | Rise time output               | —                     | 25                    | ns               | —                                                 |
|          | t <sub>FO</sub>     | Fall time output               |                       |                       |                  |                                                   |

#### Table 17. SPI slave mode timing



|                   | Pin N   | umber   |         |                   | Lowest P | riority <> ŀ | lighest |       |
|-------------------|---------|---------|---------|-------------------|----------|--------------|---------|-------|
| 64-LQFP<br>64-QFP | 48-LQFP | 44-LQFP | 32-LQFP | Port Pin          | Alt 1    | Alt 2        | Alt 3   | Alt 4 |
| 54                | 42      | 38      | —       | PTE2              | —        | MISO0        | —       | —     |
| 55                | _       | _       | _       | PTG3              | _        | —            | _       | —     |
| 56                | —       | _       | —       | PTG2              |          | —            | —       | —     |
| 57                | _       | _       | _       | PTG1              | _        | _            | —       | —     |
| 58                | _       | _       | _       | PTG0              | _        | —            | _       | —     |
| 59                | 43      | 39      | —       | PTE1 <sup>1</sup> |          | MOSI0        | —       | —     |
| 60                | 44      | 40      | _       | PTE0 <sup>1</sup> | _        | SPSCK0       | TCLK1   | —     |
| 61                | 45      | 41      | 29      | PTC5              | _        | FTM1CH1      | _       | —     |
| 62                | 46      | 42      | 30      | PTC4              |          | FTM1CH0      | RTCO    | —     |
| 63                | 47      | 43      | 31      | PTA5              | IRQ      | TCLK0        | —       | RESET |
| 64                | 48      | 44      | 32      | PTA4              | —        | ACMPO        | BKGD    | MS    |

 Table 18. Pin availability by package pin-count (continued)

1. This is a high current drive pin when operated as output.

2. This is a true open-drain pin when operated as output.

#### Note

When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear any associated flags before interrupts are enabled. The table above illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module.

### 8.2 Device pin assignment



#### Figure 23. MC9S08PA60 44-pin LQFP package







# 9 Revision history

The following table provides a revision history for this document.

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 10/2012 | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2        | 09/2014 | <ul> <li>Updated V<sub>OH</sub> and V<sub>OL</sub> in DC characteristics</li> <li>footnote on the S3I<sub>DD</sub> in Supply current characteristics</li> <li>Added EMC radiated emissions operating behaviors</li> <li>Updated the typical of f<sub>int_t</sub> to 31.25 kHz and updated footnote to t<sub>Acquire</sub> in External oscillator (XOSC) and ICS characteristics</li> <li>Updated the assumption for all the timing values in SPI switching specifications</li> </ul> |

Table 19. Revision history

Table continues on the next page ...

#### MC9S08PA60 Series Data Sheet, Rev. 3, 06/2015



#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. All rights reserved.

© 2011-2015 Freescale Semiconductor, Inc.

Document Number MC9S08PA60 Revision 3, 06/2015

