



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                        |
|----------------------------|------------------------------------------------------------------------|
| Product Status             | Active                                                                 |
| Core Processor             | S08                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 20MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                              |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 57                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 256 x 8                                                                |
| RAM Size                   | 4K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                            |
| Data Converters            | A/D 16x12b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-LQFP                                                                |
| Supplier Device Package    | 64-LQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08pa32avlh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Input/Output
  - Up to 57 GPIOs including one output-only pin
  - Two 8-bit keyboard interrupt modules (KBI)
  - Two true open-drain output pins
  - Eight, ultra-high current sink pins supporting 20 mA source/sink current
- Package options
  - 64-pin LQFP; 64-pin QFP
  - 48-pin LQFP
  - 44-pin LQFP
  - 32-pin LQFP



## **Table of Contents**

| 1 | Orde | ering par | ts4                              |
|---|------|-----------|----------------------------------|
|   | 1.1  | Determ    | ining valid orderable parts4     |
| 2 | Part | identific | ation                            |
|   | 2.1  | Descrip   | tion4                            |
|   | 2.2  | Format.   | 4                                |
|   | 2.3  | Fields    | 4                                |
|   | 2.4  | Exampl    | le5                              |
| 3 | Para | meter Cl  | lassification5                   |
| 4 | Rati | ngs       | 6                                |
|   | 4.1  | Therma    | d handling ratings6              |
|   | 4.2  | Moistur   | re handling ratings              |
|   | 4.3  | ESD ha    | andling ratings6                 |
|   | 4.4  | Voltage   | e and current operating ratings6 |
| 5 | Gen  | eral      | 7                                |
|   | 5.1  | Nonswi    | tching electrical specifications |
|   |      | 5.1.1     | DC characteristics               |
|   |      | 5.1.2     | Supply current characteristics   |
|   |      | 5.1.3     | EMC performance                  |
|   | 5.2  | Switchi   | ng specifications                |
|   |      | 5.2.1     | Control timing                   |

|   |       | 5.2.2              | Debug trace timing specifications           | 17 |
|---|-------|--------------------|---------------------------------------------|----|
|   |       | 5.2.3              | FTM module timing                           | 18 |
|   | 5.3   | Therma             | l specifications                            | 19 |
|   |       | 5.3.1              | Thermal operating requirements              | 19 |
|   |       | 5.3.2              | Thermal characteristics                     | 19 |
| 6 | Perij | oheral op          | perating requirements and behaviors         | 20 |
|   | 6.1   | Externa            | l oscillator (XOSC) and ICS characteristics | 20 |
|   | 6.2   | NVM s <sub>1</sub> | pecifications                               | 22 |
|   | 6.3   | Analog.            |                                             | 23 |
|   |       | 6.3.1              | ADC characteristics                         | 23 |
|   |       | 6.3.2              | Analog comparator (ACMP) electricals        | 26 |
|   | 6.4   | Commu              | inication interfaces                        | 26 |
|   |       | 6.4.1              | SPI switching specifications                | 26 |
| 7 | Dim   | ensions            |                                             | 29 |
|   | 7.1   | Obtaini            | ng package dimensions                       | 29 |
| 8 | Pino  | ut                 |                                             | 30 |
|   | 8.1   | Signal r           | nultiplexing and pin assignments            | 30 |
|   | 8.2   | Device             | pin assignment                              | 32 |
| 9 | Revi  | sion hist          | ory                                         | 36 |



| Field | Description                      | Values                                                                                                                                      |
|-------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| В     | Operating temperature range (°C) | • V = -40 to 105                                                                                                                            |
| СС    | Package designator               | <ul> <li>QH = 64-pin QFP</li> <li>LH = 64-pin LQFP</li> <li>LF = 48-pin LQFP</li> <li>LD = 44-pin LQFP</li> <li>LC = 32-pin LQFP</li> </ul> |

### 2.4 Example

This is an example part number:

MC9S08PA60VQH

### 3 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 1. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### **NOTE**

The classification is shown in the column labeled "C" in the parameter tables where appropriate.



This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.

| Symbol           | Description                                                                             | Min.                  | Max.                  | Unit |
|------------------|-----------------------------------------------------------------------------------------|-----------------------|-----------------------|------|
| $V_{DD}$         | Supply voltage                                                                          | -0.3                  | 6.0                   | V    |
| I <sub>DD</sub>  | Maximum current into V <sub>DD</sub>                                                    | _                     | 120                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, XTAL, or true open drain pin PTA2 and PTA3) | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
|                  | Digital input voltage (true open drain pin PTA2 and PTA3)                               | -0.3                  | 6                     | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage                              | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins)               | -25                   | 25                    | mA   |
| $V_{DDA}$        | Analog supply voltage                                                                   | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |

<sup>1.</sup> All digital I/O pins, except open-drain pin PTA2 and PTA3, are internally clamped to  $V_{SS}$  and  $V_{DD}$ . PTA2 and PTA3 is only clamped to  $V_{SS}$ .

### 5 General

### 5.1 Nonswitching electrical specifications

### 5.1.1 DC characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Descriptions** Symbol Min Typical<sup>1</sup> Max Unit 2.7 Operating voltage 5.5  $V_{OH}$ Ρ 5 V,  $I_{load} =$ ٧ Output high All I/O pins, standard- $V_{DD} - 0.8$ -5 mA voltage drive strength 3 V,  $I_{load} =$ С  $V_{DD}$  - 0.8 V -2.5 mA ٧ Ρ High current drive 5 V,  $I_{load} =$  $V_{DD} - 0.8$ pins, high-drive -20 mA strength<sup>2</sup> С 3 V,  $I_{load} =$  $V_{DD} - 0.8$ ٧ -10 mA

Table 2. DC characteristics



#### Nonswitching electrical specifications

6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption).

Table 3. LVD and POR Specification

| Symbol              | С | Descr                                | iption                                           | Min  | Тур  | Max  | Unit |
|---------------------|---|--------------------------------------|--------------------------------------------------|------|------|------|------|
| V <sub>POR</sub>    | D | POR re-arm                           | n voltage <sup>1, 2</sup>                        | 1.5  | 1.75 | 2.0  | V    |
| V <sub>LVDH</sub>   | С | Falling low-vo                       |                                                  | 4.2  | 4.3  | 4.4  | V    |
| V <sub>LVW1H</sub>  | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                   | 4.3  | 4.4  | 4.5  | V    |
| V <sub>LVW2H</sub>  | С | warning<br>threshold -<br>high range | Level 2 falling<br>(LVWV = 01)                   | 4.5  | 4.5  | 4.6  | V    |
| V <sub>LVW3H</sub>  | С | Iligii railge                        | Level 3 falling<br>(LVWV = 10)                   | 4.6  | 4.6  | 4.7  | V    |
| V <sub>LVW4H</sub>  | С |                                      | Level 4 falling<br>(LVWV = 11)                   | 4.7  | 4.7  | 4.8  | V    |
| V <sub>HYSH</sub>   | С |                                      | High range low-voltage detect/warning hysteresis |      | 100  | _    | mV   |
| V <sub>LVDL</sub>   | С | Falling low-vo                       | range (LVDV =                                    | 2.56 | 2.61 | 2.66 | V    |
| V <sub>LVDW1L</sub> | С | Falling low-<br>voltage              | Level 1 falling<br>(LVWV = 00)                   | 2.62 | 2.7  | 2.78 | V    |
| V <sub>LVDW2L</sub> | С | warning<br>threshold -<br>low range  | Level 2 falling<br>(LVWV = 01)                   | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVDW3L</sub> | С | low range                            | Level 3 falling<br>(LVWV = 10)                   | 2.82 | 2.9  | 2.98 | V    |
| V <sub>LVDW4L</sub> | С |                                      | Level 4 falling<br>(LVWV = 11)                   | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub>  | С |                                      | Low range low-voltage detect hysteresis          |      | 40   | _    | mV   |
| V <sub>HYSWL</sub>  | С |                                      | Low range low-voltage warning hysteresis         |      | 80   | _    | mV   |
| V <sub>BG</sub>     | Р | Buffered band                        | dgap output 4                                    | 1.14 | 1.16 | 1.18 | V    |

- 1. Maximum is highest voltage that POR is guaranteed.
- 2. POR ramp time must be longer than 20us/V to get a stable startup.
- 3. Rising thresholds are falling threshold + hysteresis.
- 4. Voltage factory trimmed at  $V_{DD} = 5.0 \text{ V}$ , Temp = 25 °C





 $I_{OH}(mA)$ 

Figure 1. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (standard drive strength) ( $V_{DD}$  = 5 V)



 $I_{OH}(mA)$ 

Figure 2. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (standard drive strength) ( $V_{DD}$  = 3 V)





 $I_{OH}(mA)$  Figure 3. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (high drive strength) ( $V_{DD}$  = 5 V)



Figure 4. Typical  $I_{OH}$  Vs.  $V_{DD}$ - $V_{OH}$  (high drive strength) ( $V_{DD}$  = 3 V)

 $I_{OH}(mA)$ 



| Table 4. | <b>Supply current</b> | characteristics | (continued) | ) |
|----------|-----------------------|-----------------|-------------|---|
|----------|-----------------------|-----------------|-------------|---|

| Num | С | Parameter                       | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp          |
|-----|---|---------------------------------|--------|----------|---------------------|----------------------|-----|------|---------------|
|     | С | ADLPC = 1                       |        |          | 3                   | 40                   | _   |      |               |
|     |   | ADLSMP = 1                      |        |          |                     |                      |     |      |               |
|     |   | ADCO = 1                        |        |          |                     |                      |     |      |               |
|     |   | MODE = 10B                      |        |          |                     |                      |     |      |               |
|     |   | ADICLK = 11B                    |        |          |                     |                      |     |      |               |
| 8   | С | LVD adder to stop3 <sup>4</sup> | _      | _        | 5                   | 130                  | _   | μΑ   | -40 to 105 °C |
|     | С |                                 |        |          | 3                   | 125                  | _   |      |               |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. RTC adder cause <1 μA I<sub>DD</sub> increase typically, RTC clock source is 1 kHz LPO clock.
- 3. ACMP adder cause <10  $\mu$ A I<sub>DD</sub> increase typically.
- 4. LVD is periodically woken up from stop3 by 5% duty cycle. The period is equal to or less than 2 ms.

### 5.1.3 EMC performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

# 5.1.3.1 EMC radiated emissions operating behaviors Table 5. EMC radiated emissions operating behaviors for 64-pin SOIC package

| Symbol              | Description                        | Frequency band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50              | 12   | dΒμV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150               | 10   | dΒμV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500              | 4    | dΒμV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500-1000             | 5    | dΒμV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15-1000            | N    | _    | 2, 3  |

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150
  kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits Measurement of
  Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband
  TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported
  emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the
  measured orientations in each frequency range.
- 2.  $V_{DD}$  = 5.0 V,  $T_A$  = 25 °C,  $f_{OSC}$  = 10 MHz (crystal),  $f_{SYS}$  = 20 MHz,  $f_{BUS}$  = 20 MHz
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method



### 5.2 Switching specifications

### 5.2.1 Control timing

Table 6. Control timing

| Num | С | Rating                                                  | J                              | Symbol              | Min                  | Typical <sup>1</sup> | Max  | Unit |
|-----|---|---------------------------------------------------------|--------------------------------|---------------------|----------------------|----------------------|------|------|
| 1   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )  | )                              | f <sub>Bus</sub>    | DC                   | _                    | 20   | MHz  |
| 2   | Р | Internal low power oscillato                            | r frequency                    | f <sub>LPO</sub>    | 0.67                 | 1.0                  | 1.25 | KHz  |
| 3   | D | External reset pulse width <sup>2</sup>                 |                                | t <sub>extrst</sub> | 1.5 ×                | _                    | _    | ns   |
|     |   |                                                         |                                |                     | t <sub>cyc</sub>     |                      |      |      |
| 4   | D | Reset low drive                                         |                                | t <sub>rstdrv</sub> | $34 \times t_{cyc}$  | _                    | _    | ns   |
| 5   | D | BKGD/MS setup time after debug force reset to enter u   |                                | t <sub>MSSU</sub>   | 500                  | _                    | _    | ns   |
| 6   | D | BKGD/MS hold time after is debug force reset to enter u |                                | t <sub>MSH</sub>    | 100                  | _                    | _    | ns   |
| 7   | D | IRQ pulse width                                         | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                  | _                    | _    | ns   |
|     | D |                                                         | Synchronous path <sup>4</sup>  | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$ | _                    | _    | ns   |
| 8   | D | Keyboard interrupt pulse width                          | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub>   | 100                  | _                    | _    | ns   |
|     | D |                                                         | Synchronous path               | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$ | _                    | _    | ns   |
| 9   | С | Port rise and fall time -                               | _                              | t <sub>Rise</sub>   | _                    | 10.2                 | _    | ns   |
|     | С | standard drive strength<br>(load = 50 pF) <sup>5</sup>  |                                | t <sub>Fall</sub>   | _                    | 9.5                  | _    | ns   |
|     | С | Port rise and fall time -                               | _                              | t <sub>Rise</sub>   | _                    | 5.4                  | _    | ns   |
|     | С | high drive strength (load = 50 pF) <sup>5</sup>         |                                | t <sub>Fall</sub>   | _                    | 4.6                  | _    | ns   |

- 1. Typical values are based on characterization data at  $V_{DD} = 5.0 \text{ V}$ , 25 °C unless otherwise stated.
- 2. This is the shortest pulse that is guaranteed to be recognized as a reset pin request.
- 3. To enter BDM mode following a POR, BKGD/MS must be held low during the powerup and for a hold time of  $t_{MSH}$  after  $V_{DD}$  rises above  $V_{LVD}$ .
- 4. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.
- 5. Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels in operating temperature range.



Figure 9. Reset timing



### 5.2.3 FTM module timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| No. | С | Function                    | Symbol            | Min | Max                 | Unit             |
|-----|---|-----------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency    | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period       | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock<br>high time | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time     | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width   | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cyc</sub> |

Table 8. FTM input timing



Figure 13. Timer external clock



Figure 14. Timer input capture pulse



# Table 11. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued)

| Num | С                                   | С                                      | haracteristic                                                  | Symbol               | Min     | Typical <sup>1</sup> | Max  | Unit              |
|-----|-------------------------------------|----------------------------------------|----------------------------------------------------------------|----------------------|---------|----------------------|------|-------------------|
|     |                                     |                                        | High Frequency, High-Gain<br>Mode                              |                      | _       | 1                    | _    | ΜΩ                |
| 4   | D                                   | Series resistor -                      | Low-Power Mode <sup>4</sup>                                    | R <sub>S</sub>       | _       | _                    | _    | kΩ                |
|     | Low Frequency                       |                                        | High-Gain Mode                                                 |                      | _       | 200                  | _    | kΩ                |
| 5   | D                                   | Series resistor -<br>High Frequency    | Low-Power Mode <sup>4</sup>                                    | R <sub>S</sub>       | _       | _                    | _    | kΩ                |
|     | D Series resistor - High Frequency, |                                        | 4 MHz                                                          |                      | _       | 0                    | _    | kΩ                |
|     |                                     |                                        | 8 MHz                                                          |                      | _       | 0                    | _    | kΩ                |
|     | D                                   | High-Gain Mode                         | 16 MHz                                                         |                      | _       | 0                    | _    | kΩ                |
| 6   | С                                   | Crystal start-up                       | Low range, low power                                           | t <sub>CSTL</sub>    | _       | 1000                 | _    | ms                |
|     | С                                   | time Low range<br>= 32.768 kHz         | Low range, high power                                          |                      | _       | 800                  | _    | ms                |
|     | С                                   | crystal; High                          | High range, low power                                          | t <sub>CSTH</sub>    | _       | 3                    |      | ms                |
|     | crystal <sup>5</sup> , <sup>6</sup> |                                        | High range, high power                                         |                      | _       | 1.5                  | _    | ms                |
| 7   | Т                                   | Internal re                            | eference start-up time                                         | t <sub>IRST</sub>    | _       | 20                   | 50   | μs                |
| 8   | D                                   | Square wave                            | FEE or FBE mode <sup>2</sup>                                   | f <sub>extal</sub>   | 0.03125 | _                    | 5    | MHz               |
|     | D                                   | input clock<br>frequency               | FBELP mode                                                     |                      | 0       | _                    | 20   | MHz               |
| 9   | Р                                   | Average inter                          | nal reference frequency -<br>trimmed                           | f <sub>int_t</sub>   | _       | 32.768               | _    | kHz               |
| 10  | Р                                   | DCO output fr                          | equency range - trimmed                                        | f <sub>dco_t</sub>   | 16      | _                    | 20   | MHz               |
| 11  | Р                                   | Total deviation of DCO output          | Over full voltage and temperature range                        | $\Delta f_{dco\_t}$  | _       | _                    | ±2.0 | %f <sub>dco</sub> |
|     | С                                   | from trimmed<br>frequency <sup>5</sup> | Over fixed voltage and temperature range of 0 to 70 °C         |                      |         |                      | ±1.0 |                   |
| 12  | С                                   | FLL a                                  | cquisition time <sup>5</sup> , <sup>7</sup>                    | t <sub>Acquire</sub> | _       | _                    | 2    | ms                |
| 13  | С                                   |                                        | tter of DCO output clock<br>d over 2 ms interval) <sup>8</sup> | C <sub>Jitter</sub>  | _       | 0.02                 | 0.2  | %f <sub>dco</sub> |

- 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.
- 2. When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.
- 3. See crystal or resonator manufacturer's recommendation.
- Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0.
- 5. This parameter is characterized and not tested on each device.
- 6. Proper PC board layout procedures must be followed to achieve specifications.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.





Figure 15. Typical crystal or resonator circuit

### **NVM** specifications

This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories.

Table 12. Flash characteristics Typical<sup>2</sup> Unit4 Characteristic Symbol Min<sup>1</sup> Max<sup>3</sup>

| D | Supply voltage for program/erase -40 °C to 105 °C | V <sub>prog/erase</sub> | 2.7   | _      | 5.5    | V                |
|---|---------------------------------------------------|-------------------------|-------|--------|--------|------------------|
| D | Supply voltage for read operation                 | $V_{Read}$              | 2.7   | _      | 5.5    | V                |
| D | NVM Bus frequency                                 | f <sub>NVMBUS</sub>     | 1     | _      | 25     | MHz              |
| D | NVM Operating frequency                           | f <sub>NVMOP</sub>      | 0.8   | 1      | 1.05   | MHz              |
| D | Erase Verify All Blocks                           | t <sub>VFYALL</sub>     | _     | _      | 17338  | t <sub>cyc</sub> |
| D | Erase Verify Flash Block                          | t <sub>RD1BLK</sub>     | _     | _      | 16913  | t <sub>cyc</sub> |
| D | Erase Verify EEPROM Block                         | t <sub>RD1BLK</sub>     | _     | _      | 810    | t <sub>cyc</sub> |
| D | Erase Verify Flash Section                        | t <sub>RD1SEC</sub>     | _     | _      | 484    | t <sub>cyc</sub> |
| D | Erase Verify EEPROM Section                       | t <sub>DRD1SEC</sub>    | _     | _      | 555    | t <sub>cyc</sub> |
| D | Read Once                                         | t <sub>RDONCE</sub>     | _     | _      | 450    | t <sub>cyc</sub> |
| D | Program Flash (2 word)                            | t <sub>PGM2</sub>       | 0.12  | 0.12   | 0.29   | ms               |
| D | Program Flash (4 word)                            | t <sub>PGM4</sub>       | 0.20  | 0.21   | 0.46   | ms               |
| D | Program Once                                      | t <sub>PGMONCE</sub>    | 0.20  | 0.21   | 0.21   | ms               |
| D | Program EEPROM (1 Byte)                           | t <sub>DPGM1</sub>      | 0.10  | 0.10   | 0.27   | ms               |
| D | Program EEPROM (2 Byte)                           | t <sub>DPGM2</sub>      | 0.17  | 0.18   | 0.43   | ms               |
| D | Program EEPROM (3 Byte)                           | t <sub>DPGM3</sub>      | 0.25  | 0.26   | 0.60   | ms               |
| D | Program EEPROM (4 Byte)                           | t <sub>DPGM4</sub>      | 0.32  | 0.33   | 0.77   | ms               |
| D | Erase All Blocks                                  | t <sub>ERSALL</sub>     | 96.01 | 100.78 | 101.49 | ms               |
| D | Erase Flash Block                                 | t <sub>ERSBLK</sub>     | 95.98 | 100.75 | 101.44 | ms               |



| Table 12. Flash characteristics (continued) |
|---------------------------------------------|
|---------------------------------------------|

| С | Characteristic                                                                                                        | Symbol              | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------|---------------------|------------------|----------------------|------------------|-------------------|
| D | Erase Flash Sector                                                                                                    | t <sub>ERSPG</sub>  | 19.10            | 20.05                | 20.08            | ms                |
| D | Erase EEPROM Sector                                                                                                   | t <sub>DERSPG</sub> | 4.81             | 5.05                 | 20.57            | ms                |
| D | Unsecure Flash                                                                                                        | t <sub>UNSECU</sub> | 96.01            | 100.78               | 101.48           | ms                |
| D | Verify Backdoor Access Key                                                                                            | t <sub>VFYKEY</sub> | _                | _                    | 464              | t <sub>cyc</sub>  |
| D | Set User Margin Level                                                                                                 | t <sub>MLOADU</sub> | _                | _                    | 407              | t <sub>cyc</sub>  |
| С | FLASH Program/erase endurance $T_L$ to $T_H = -40$ °C to 105 °C                                                       | n <sub>FLPE</sub>   | 10 k             | 100 k                | _                | Cycles            |
| С | EEPROM Program/erase endurance TL to TH = -40 °C to 105 °C                                                            | n <sub>FLPE</sub>   | 50 k             | 500 k                | _                | Cycles            |
| С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub>  | 15               | 100                  | _                | years             |

- 1. Minimum times are based on maximum  $f_{\mbox{\scriptsize NVMOP}}$  and maximum  $f_{\mbox{\scriptsize NVMBUS}}$
- 2. Typical times are based on typical f<sub>NVMOP</sub> and maximum f<sub>NVMBUS</sub>
- 3. Maximum times are based on typical  $f_{NVMOP}$  and typical  $f_{NVMBUS}$  plus aging
- 4.  $t_{cyc} = 1 / f_{NVMBUS}$

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

### 6.3 Analog

### 6.3.1 ADC characteristics

Table 13. 5 V 12-bit ADC operating conditions

| Characteri<br>stic |                                                                            |                   | Min               | Typ <sup>1</sup> | Max               | Unit | Comment         |
|--------------------|----------------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|-----------------|
| Supply             | Absolute                                                                   | V <sub>DDA</sub>  | 2.7               | _                | 5.5               | V    | _               |
| voltage            | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> )             | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   |                 |
| Ground voltage     | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) <sup>2</sup> | $\Delta V_{SSA}$  | -100              | 0                | +100              | mV   |                 |
| Input<br>voltage   |                                                                            | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V    |                 |
| Input capacitance  |                                                                            | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF   |                 |
| Input resistance   |                                                                            | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ   | _               |
| Analog<br>source   | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz                                 | R <sub>AS</sub>   | _                 | _                | 2                 | kΩ   | External to MCU |
| resistance         | • f <sub>ADCK</sub> < 4 MHz                                                |                   | _                 | _                | 5                 |      |                 |



reripheral operating requirements and behaviors

Table 13. 5 V 12-bit ADC operating conditions (continued)

| Characteri stic            | Conditions                                 | Symb              | Min | Typ <sup>1</sup> | Max | Unit | Comment |
|----------------------------|--------------------------------------------|-------------------|-----|------------------|-----|------|---------|
|                            | 10-bit mode<br>• f <sub>ADCK</sub> > 4 MHz |                   | _   | _                | 5   |      |         |
|                            | • f <sub>ADCK</sub> < 4 MHz                |                   | _   | _                | 10  |      |         |
|                            | 8-bit mode                                 |                   | _   | _                | 10  |      |         |
|                            | (all valid f <sub>ADCK</sub> )             |                   |     |                  |     |      |         |
| ADC                        | High speed (ADLPC=0)                       | f <sub>ADCK</sub> | 0.4 | _                | 8.0 | MHz  | _       |
| conversion clock frequency | Low power (ADLPC=1)                        |                   | 0.4 | _                | 4.0 |      |         |

- Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. DC potential difference.



Figure 16. ADC input impedance equivalency diagram

Table 14. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| Characteristic | Conditions | С | Symb             | Min | Typ <sup>1</sup> | Max | Unit |
|----------------|------------|---|------------------|-----|------------------|-----|------|
| Supply current |            | Т | I <sub>DDA</sub> | _   | 133              | _   | μΑ   |
| ADLPC = 1      |            |   |                  |     |                  |     |      |
| ADLSMP = 1     |            |   |                  |     |                  |     |      |
| ADCO = 1       |            |   |                  |     |                  |     |      |
| Supply current |            | Т | I <sub>DDA</sub> | _   | 218              | _   | μA   |



reripheral operating requirements and behaviors

Table 14. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Characteristic                   | Conditions  | С | Symb                | Min                               | Typ <sup>1</sup> | Max | Unit  |
|----------------------------------|-------------|---|---------------------|-----------------------------------|------------------|-----|-------|
| Input leakage error <sup>7</sup> | all modes   | D | E <sub>IL</sub>     | I <sub>In</sub> * R <sub>AS</sub> |                  |     | mV    |
| Temp sensor slope                | -40°C- 25°C | D | m                   | _                                 | 3.266            | _   | mV/°C |
|                                  | 25°C- 125°C |   |                     | _                                 | 3.638            | _   |       |
| Temp sensor voltage              | 25°C        | D | V <sub>TEMP25</sub> | _                                 | 1.396            | _   | V     |

- 1. Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C,  $f_{ADCK} = 1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. Includes quantization.
- 3.  $1 LSB = (V_{REFH} V_{REFL})/2^N$
- 4. Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes
- 5.  $V_{ADIN} = V_{SSA}$
- 6.  $V_{ADIN} = V_{DDA}$
- 7. I<sub>In</sub> = leakage current (refer to DC characteristics)

### 6.3.2 Analog comparator (ACMP) electricals

Table 15. Comparator electrical specifications

| С | Characteristic                        | Symbol              | Min                   | Typical | Max       | Unit |
|---|---------------------------------------|---------------------|-----------------------|---------|-----------|------|
| D | Supply voltage                        | $V_{DDA}$           | 2.7                   | _       | 5.5       | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub>    | _                     | 10      | 20        | μA   |
| D | Analog input voltage                  | V <sub>AIN</sub>    | V <sub>SS</sub> - 0.3 | _       | $V_{DDA}$ | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub>    | _                     | _       | 40        | mV   |
| С | Analog comparator hysteresis (HYST=0) | V <sub>H</sub>      | _                     | 15      | 20        | mV   |
| С | Analog comparator hysteresis (HYST=1) | $V_{H}$             | _                     | 20      | 30        | mV   |
| Т | Supply current (Off mode)             | I <sub>DDAOFF</sub> | _                     | 60      | _         | nA   |
| С | Propagation Delay                     | t <sub>D</sub>      | _                     | 0.4     | 1         | μs   |

### 6.4 Communication interfaces

### 6.4.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. Refer to the SPI chapter of the chip's reference manual for information about the modified transfer formats used for



communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless noted, and 100 pF load on all SPI pins. All timing assumes high drive strength is enabled for SPI output pins.

| Nu | Symbol             | Description                    | Min.                   | Max.                    | Unit               | Comment                              |
|----|--------------------|--------------------------------|------------------------|-------------------------|--------------------|--------------------------------------|
| m. |                    |                                |                        |                         |                    |                                      |
| 1  | f <sub>op</sub>    | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus<br>clock |
| 2  | t <sub>SPSCK</sub> | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | $t_{Bus} = 1/f_{Bus}$                |
| 3  | t <sub>Lead</sub>  | Enable lead time               | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                    |
| 4  | $t_{Lag}$          | Enable lag time                | 1/2                    | _                       | t <sub>SPSCK</sub> | _                                    |
| 5  | $t_{WSPSCK}$       | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30  | 1024 x t <sub>Bus</sub> | ns                 | _                                    |
| 6  | $t_{SU}$           | Data setup time (inputs)       | 15                     | _                       | ns                 | _                                    |
| 7  | t <sub>HI</sub>    | Data hold time (inputs)        | 0                      | _                       | ns                 | _                                    |
| 8  | t <sub>v</sub>     | Data valid (after SPSCK edge)  | _                      | 25                      | ns                 | _                                    |
| 9  | t <sub>HO</sub>    | Data hold time (outputs)       | 0                      | _                       | ns                 | _                                    |
| 10 | t <sub>RI</sub>    | Rise time input                | _                      | t <sub>Bus</sub> - 25   | ns                 | _                                    |
|    | t <sub>FI</sub>    | Fall time input                |                        |                         |                    |                                      |
| 11 | t <sub>RO</sub>    | Rise time output               | _                      | 25                      | ns                 | _                                    |
|    |                    |                                | →                      | 1                       |                    |                                      |

Table 16. SPI master mode timing



<sup>1.</sup> If configured as an output.

Fall time output

 $t_{FO}$ 

Figure 17. SPI master mode timing (CPHA=0)

<sup>2.</sup> LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.



#### rmout

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin LQFP                              | 98ASH70029A                   |
| 44-pin LQFP                              | 98ASS23225W                   |
| 48-pin LQFP                              | 98ASH00962A                   |
| 64-pin QFP                               | 98ASB42844B                   |
| 64-pin LQFP                              | 98ASS23234W                   |

### 8 Pinout

### 8.1 Signal multiplexing and pin assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

Table 18. Pin availability by package pin-count

|                   | Pin N   | umber   |         |                   | Lowest Priority <> Highest |         |           |                   |  |  |
|-------------------|---------|---------|---------|-------------------|----------------------------|---------|-----------|-------------------|--|--|
| 64-LQFP<br>64-QFP | 48-LQFP | 44-LQFP | 32-LQFP | Port Pin          | Alt 1                      | Alt 2   | Alt 3     | Alt 4             |  |  |
| 1                 | 1       | 1       | 1       | PTD1 <sup>1</sup> | KBI1P1                     | FTM2CH3 | MOSI1     | _                 |  |  |
| 2                 | 2       | 2       | 2       | PTD0 <sup>1</sup> | KBI1P0                     | FTM2CH2 | SPSCK1    | _                 |  |  |
| 3                 | _       | _       | _       | PTH7              | _                          | _       | _         | _                 |  |  |
| 4                 | _       | _       | _       | PTH6              | _                          | _       | _         | _                 |  |  |
| 5                 | 3       | 3       | _       | PTE7              | _                          | TCLK2   | _         | _                 |  |  |
| 6                 | 4       | 4       | _       | PTH2              | _                          | BUSOUT  | _         | _                 |  |  |
| 7                 | 5       | 5       | 3       | _                 | _                          | _       | _         | $V_{DD}$          |  |  |
| 8                 | 6       | 6       | 4       | _                 | _                          | _       | $V_{DDA}$ | V <sub>REFH</sub> |  |  |
| 9                 | 7       | 7       | 5       | _                 | _                          | _       | $V_{SSA}$ | V <sub>REFL</sub> |  |  |
| 10                | 8       | 8       | 6       | _                 | _                          | _       | _         | V <sub>SS</sub>   |  |  |
| 11                | 9       | 9       | 7       | PTB7              | _                          | SCL     | _         | EXTAL             |  |  |
| 12                | 10      | 10      | 8       | PTB6              | _                          | SDA     | _         | XTAL              |  |  |
| 13                | 11      | 11      | _       | _                 | _                          | _       | _         | V <sub>SS</sub>   |  |  |
| 14                | _       | _       | _       | PTH1 <sup>1</sup> | _                          | FTM2CH1 | _         | _                 |  |  |
| 15                | _       | _       | _       | PTH0 <sup>1</sup> | _                          | FTM2CH0 | _         | _                 |  |  |
| 16                | 12      | _       |         | PTE6              | _                          | _       | _         | _                 |  |  |



High source/sink current pins
 True open drain pins

. True open drain pins

Figure 24. MC9S08PA60 32-pin LQFP package

### 9 Revision history

The following table provides a revision history for this document.

Table 19. Revision history

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 10/2012 | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2        | 09/2014 | <ul> <li>Updated V<sub>OH</sub> and V<sub>OL</sub> in DC characteristics</li> <li>footnote on the S3I<sub>DD</sub> in Supply current characteristics</li> <li>Added EMC radiated emissions operating behaviors</li> <li>Updated the typical of f<sub>int_t</sub> to 31.25 kHz and updated footnote to t<sub>Acquire</sub> in External oscillator (XOSC) and ICS characteristics</li> <li>Updated the assumption for all the timing values in SPI switching specifications</li> </ul> |



### Table 19. Revision history (continued)

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                               |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |         | <ul> <li>Updated the rating descriptions for t<sub>Rise</sub> and t<sub>Fall</sub> in Control timing</li> <li>Updated the part number format to add new field for new part numbers in Fields</li> </ul>           |
| 3        | 06/2015 | <ul> <li>Corrected the Min. of the t<sub>extrst</sub> in Control timing</li> <li>Added new section of Thermal operating requirements, Updated Thermal characteristics to remove redundant information.</li> </ul> |



How to Reach Us:

**Home Page:** 

freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. All rights reserved

© 2011-2015 Freescale Semiconductor, Inc.



Document Number MC9S08PA60

Revision 3, 06/2015

