



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                                    |
|---------------------------------|---------------------------------------------------------------------------|
| Core Processor                  | ARM1136JF-S                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                            |
| Speed                           | 400MHz                                                                    |
| Co-Processors/DSP               | Multimedia; GPU, IPU, MPEG-4, VFP                                         |
| RAM Controllers                 | DDR                                                                       |
| Graphics Acceleration           | Yes                                                                       |
| Display & Interface Controllers | Keyboard, Keypad, LCD                                                     |
| Ethernet                        | -                                                                         |
| SATA                            | -                                                                         |
| USB                             | USB 2.0 (3)                                                               |
| Voltage - I/O                   | 1.8V, 2.0V, 2.5V, 2.7V, 3.0V                                              |
| Operating Temperature           | -40°C ~ 85°C (TA)                                                         |
| Security Features               | Random Number Generator, RTIC, Secure Fusebox, Secure JTAG, Secure Memory |
| Package / Case                  | 473-LFBGA                                                                 |
| Supplier Device Package         | 473-LFBGA (19x19)                                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcimx31cvmn4cr2              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Introduction

MCIMX31C provides the optimal performance versus leakage current balance.

The performance of the MCIMX31C is boosted by a multi-level cache system, and features peripheral devices such as an MPEG-4 Hardware Encoder (VGA, 30 fps), an Autonomous Image Processing Unit, a Vector Floating Point (VFP11) co-processor, and a RISC-based SDMA controller.

The MCIMX31C supports connections to various types of external memories, such as DDR, NAND Flash, NOR Flash, SDRAM, and SRAM. The MCIMX31C can be connected to a variety of external devices using technology, such as high-speed USB2.0 OTG, ATA, MMC/SDIO, and compact flash.

## 1.1 Features

The MCIMX31C is designed for automotive and industrial markets where extended operating temperature is required. They provide low-power solutions for high-performance demanding multimedia and graphics applications.

The MCIMX31C is built around the ARM11 MCU core and implemented in the 90 nm technology.

The systems include the following features:

- Multimedia and floating-point hardware acceleration supporting:
  - MPEG-4 real-time encode of up to VGA at 30 fps
  - MPEG-4 real-time video post-processing of up to VGA at 30 fps
  - Video conference call of up to QCIF-30 fps (decoder in software), 128 kbps
  - Video streaming (playback) of up to VGA-30 fps, 384 kbps
  - 3D graphics and other applications acceleration with the ARM<sup>®</sup> tightly-coupled Vector Floating Point co-processor
  - On-the-fly video processing that reduces system memory load (for example, the power-efficient viewfinder application with no involvement of either the memory system or the ARM CPU)
- Advanced power management
  - Dynamic voltage and frequency scaling
  - Multiple clock and power domains
  - Independent gating of power domains
- Multiple communication and expansion ports including a fast parallel interface to an external graphic accelerator (supporting major graphic accelerator vendors)
- Security



Functional Description and Application Information

# 1.3 Block Diagram

Figure 1 shows the MCIMX31C simplified interface block diagram.



Figure 1. MCIMX31C Simplified Interface Block Diagram

# 2 Functional Description and Application Information

## 2.1 ARM11 Microprocessor Core

The CPU of the MCIMX31C is the ARM1136JF-S core based on the ARM v6 architecture. It supports the ARM Thumb<sup>®</sup> instruction sets, features Jazelle<sup>®</sup> technology (which enables direct execution of Java byte codes), and a range of SIMD DSP instructions that operate on 16-bit or 8-bit data values in 32-bit registers.

The ARM1136JF-S processor core features:

- Integer unit with integral EmbeddedICE<sup>TM</sup> logic
- Eight-stage pipeline
- Branch prediction with return stack
- Low-interrupt latency





# **3** Signal Descriptions

Signal descriptions are in the reference manual. Special signal considerations are listed following this paragraph. The BGA ball assignment is in Section 5, "Package Information and Pinout," on page 99.

Special Signal Considerations:

### • Tamper detect (GPIO1\_6)

Tamper detect logic is used to issue a security violation. This logic is activated if the tamper detect input is asserted.

The tamper detect logic is disabled after reset. After enabling the logic, it is impossible to disable it until the next reset. The GPR[16] bit functions as the tamper detect enable bit.

GPIO1\_6 functions similarly to other I/O with GPIO capabilities regardless of the status of the tamper detect enable bit. (For example, the GPIO1\_6 can function as an input with GPIO capabilities, such as sampling through PSR or generating interrupts.)

### • Power ready (GPIO1\_5)

The power ready input, GPIO1\_5, should be connected to an external power management IC power ready output signal. If not used, GPIO1\_5 must either be (a) externally pulled-up to NVCC1 or (b) a no connect, internally pulled-up by enabling the on-chip pull-up resistor. GPIO1\_5 is a dedicated input and cannot be used as a general-purpose input/output.

### • SJC\_MOD

SJC\_MOD must be externally connected to GND for normal operation. Termination to GND through an external pull-down resistor (such as 1 k $\Omega$ ) is allowed, but the value should be much smaller than the on-chip 100 k $\Omega$  pull-up.

### • CE\_CONTROL

CE\_CONTROL is a reserved input and must be externally tied to GND through a 1 k $\Omega$  resistor.

### • M\_REQUEST and M\_GRANT

These two signals are not utilized internally. The user should make no connection to these signals.

### • Clock Source Select (CLKSS)

The CLKSS is the input that selects the default reference clock source providing input to the DPLL. To select CKIH, tie CLKSS to NVCC1. To select CKIL, tie CLKSS to ground. After initialization, the reference clock source can be changed (initial setting is overwritten) by programming the PRCS bits in the CCMR.

# 4 Electrical Characteristics

This section provides the device-level and module-level electrical characteristics for the MCIMX31C.

# 4.1 Chip-Level Conditions

This section provides the device-level electrical characteristics for the IC. See Table 4 for a quick reference to the individual tables and sections.



### NOTE

The term NVCC in this section refers to the associated supply rail of an input or output. The association is shown in the Signal Multiplexing chapter of the reference manual. NVCC for Table 12 refers to NVCC1 and NVCC3–10; QVCC refers to QVCC, QVCC1, and QVCC4.

| Parameter                                 | Symbol                       | Test Conditions                                                   | Min            | Тур | Max      | Units    |
|-------------------------------------------|------------------------------|-------------------------------------------------------------------|----------------|-----|----------|----------|
| High-level output voltage                 | V <sub>OH</sub>              | I <sub>OH</sub> = -1 mA                                           | NVCC -0.15     | _   | —        | V        |
|                                           |                              | I <sub>OH</sub> = specified Drive                                 | 0.8*NVCC       | _   | _        | V        |
| Low-level output voltage                  | V <sub>OL</sub>              | I <sub>OL</sub> = 1 mA                                            | —              |     | 0.15     | V        |
|                                           |                              | I <sub>OL</sub> = specified Drive                                 | —              |     | 0.2*NVCC | V        |
| High-level output current, slow slew rate | I <sub>OH_S</sub>            | V <sub>OH</sub> =0.8*NVCC<br>Std Drive<br>High Drive<br>Max Drive | -2<br>-4<br>-8 | _   | _        | mA       |
| High-level output current, fast slew rate | I <sub>OH_F</sub>            | V <sub>OH</sub> =0.8*NVCC<br>Std Drive<br>High Drive<br>Max Drive | -4<br>-6<br>-8 |     | _        | mA       |
| Low-level output current, slow slew rate  | I <sub>OL_S</sub>            | V <sub>OL</sub> =0.2*NVCC<br>Std Drive<br>High Drive<br>Max Drive | 2<br>4<br>8    |     | _        | mA       |
| Low-level output current, fast slew rate  | I <sub>OL_F</sub>            | V <sub>OL</sub> =0.2*NVCC<br>Std Drive<br>High Drive<br>Max Drive | 4<br>6<br>8    | —   | _        | mA       |
| High-Level DC input voltage               | V <sub>IH</sub>              | —                                                                 | 0.7*NVCC       |     | NVCC     | V        |
| Low-Level DC input voltage                | VIL                          | —                                                                 | 0              | _   | 0.3*QVCC | V        |
| Input Hysteresis                          | V <sub>HYS</sub>             | Hysteresis enabled                                                | 0.25           | -   | —        | V        |
| Schmitt trigger VT+                       | V <sub>T</sub> +             | Hysteresis enabled                                                | 0.5*QVCC       |     | _        | V        |
| Schmitt trigger VT-                       | V <sub>T</sub> –             | Hysteresis enabled                                                | —              | _   | 0.5*QVCC | V        |
| Pull-up resistor (100 kΩ PU)              | R <sub>PU</sub> <sup>1</sup> | —                                                                 | —              | 100 | —        | kO       |
| Pull-down resistor (100 k $\Omega$ PD)    | R <sub>PD</sub> <sup>1</sup> | —                                                                 | —              | 100 | —        | K52      |
| Input current (no PU/PD)                  | I <sub>IN</sub>              | V <sub>I</sub> = NVCC or GND                                      | —              | _   | ±1       | μΑ       |
| Input current (100 kΩ PU)                 | I <sub>IN</sub>              | V <sub>1</sub> = 0                                                | —              |     | 25       | μΑ<br>μΑ |
| Input current (100 kΩ PD)                 | I <sub>IN</sub>              | V <sub>I</sub> = NVCC                                             | —              | —   | 28       | μA       |
| Tri-state leakage current                 | I <sub>OZ</sub>              | V <sub>I</sub> = NVCC or GND<br>I/O = High Z                      | —              | —   | ±2       | μA       |

### **Table 12. GPIO DC Electrical Parameters**

 $^1$  Not a precise value. Measurements made on small sample size have shown variations of  $\pm 50\%$  or more.



| ID  | Parameter              | Symbol               | Min | Тур | Max | Units |
|-----|------------------------|----------------------|-----|-----|-----|-------|
| OW5 | Write 0 Low Time       | t <sub>WR0_low</sub> | 60  | 100 | 120 | μs    |
| OW6 | Transmission Time Slot | t <sub>SLOT</sub>    | OW5 | 117 | 120 | μs    |

| Table 19 | . WR0 | Sequence | Timing | Parameters |
|----------|-------|----------|--------|------------|
|----------|-------|----------|--------|------------|

Figure 8 depicts Write 1 Sequence timing, Figure 9 depicts the Read Sequence timing, and Table 20 lists the timing parameters.



Figure 8. Write 1 Sequence Timing Diagram



Figure 9. Read Sequence Timing Diagram

Table 20. WR1/RD Timing Parameters

| ID  | Parameter               | Symbol               | Min | Тур | Max | Units |
|-----|-------------------------|----------------------|-----|-----|-----|-------|
| OW7 | Write 1 / Read Low Time | t <sub>LOW1</sub>    | 1   | 5   | 15  | μs    |
| OW8 | Transmission Time Slot  | t <sub>SLOT</sub>    | 60  | 117 | 120 | μs    |
| OW9 | Release Time            | t <sub>RELEASE</sub> | 15  | _   | 45  | μs    |

# 4.3.5 ATA Electrical Specifications (ATA Bus, Bus Buffers)

This section discusses ATA parameters. For a detailed description, refer to the ATA specification.

The user needs to use level shifters for 3.3 Volt or 5.0 Volt compatibility on the ATA interface.

The use of bus buffers introduces delay on the bus and introduces skew between signal lines. These factors make it difficult to operate the bus at the highest speed (UDMA-5) when bus buffers are used. If fast UDMA mode operation is needed, this may not be compatible with bus buffers.

Another area of attention is the slew rate limit imposed by the ATA specification on the ATA bus. According to this limit, any signal driven on the bus should have a slew rate between 0.4 and 1.2 V/ns with a 40 pF load. Not many vendors of bus buffers specify slew rate of the outgoing signals.



| Name   | Description                                                                                                                                        | Value/<br>Contributing Factor <sup>1</sup> |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| tskew5 | Max difference in cable propagation delay between (ata_dior, ata_diow, ata_dmack) and ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_data(write) | cable                                      |
| tskew6 | Max difference in cable propagation delay without accounting for ground bounce                                                                     | cable                                      |

#### Table 21. ATA Timing Parameters (continued)

<sup>1</sup> Values provided where applicable.

### 4.3.5.2 PIO Mode Timing

Figure 10 shows timing for PIO read, and Table 22 lists the timing parameters for PIO read.



Figure 10. PIO Read Timing Diagram

#### Table 22. PIO Read Timing Parameters

| ATA<br>Parameter | Parameter<br>from Figure 10 | Value                                                                                                                                                                 | Controlling<br>Variable        |
|------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| t1               | t1                          | t1 (min) = time_1 * T – (tskew1 + tskew2 + tskew5)                                                                                                                    | time_1                         |
| t2               | t2r                         | t2 min) = time_2r * T – (tskew1 + tskew2 + tskew5)                                                                                                                    | time_2r                        |
| t9               | t9                          | t9 (min) = time_9 * T – (tskew1 + tskew2 + tskew6)                                                                                                                    | time_3                         |
| t5               | t5                          | t5 (min) = tco + tsu + tbuf + tbuf + tcable1 + tcable2                                                                                                                | If not met, increase<br>time_2 |
| t6               | t6                          | 0                                                                                                                                                                     | —                              |
| tA               | tA                          | $tA (min) = (1.5 + time_ax) * T - (tco + tsui + tcable2 + tcable2 + 2*tbuf)$                                                                                          | time_ax                        |
| trd              | trd1                        | $      trd1 (max) = (-trd) + (tskew3 + tskew4)       trd1 (min) = (time_pio_rdx - 0.5)*T - (tsu + thi)       (time_pio_rdx - 0.5) * T > tsu + thi + tskew3 + tskew4 $ | time_pio_rdx                   |
| t0               | —                           | t0 (min) = (time_1 + time_2 + time_9) * T                                                                                                                             | time_1, time_2r, time_9        |

Figure 11 shows timing for PIO write, and Table 23 lists the timing parameters for PIO write.



| Parameter                                 | Min | Тур | Max | Unit | Comments                                   |
|-------------------------------------------|-----|-----|-----|------|--------------------------------------------|
| Phase lock time                           |     | —   | 100 | μs   | In addition to the frequency               |
| Maximum allowed PLL supply voltage ripple |     | _   | 25  | mV   | F <sub>modulation</sub> < 50 kHz           |
| Maximum allowed PLL supply voltage ripple |     | _   | 20  | mV   | 50 kHz < F <sub>modulation</sub> < 300 kHz |
| Maximum allowed PLL supply voltage ripple |     | _   | 25  | mV   | F <sub>modulation</sub> > 300 kHz          |
| PLL output clock phase jitter             |     | _   | 5.2 | ns   | Measured on CLKO pin                       |
| PLL output clock period jitter            |     | _   | 420 | ps   | Measured on CLKO pin                       |

Table 28. DPLL Specifications (continued)

<sup>1</sup> The user or board designer must take into account that the use of a frequency other than 26 MHz would require adjustment to the DPTC–DVFS table, which is incorporated into operating system code.

<sup>2</sup> The PLL reference frequency must be ≤ 35 MHz. Therefore, for frequencies between 35 MHz and 70 MHz, program the predivider to divide by 2 or more. If the CKIH frequency is above 70 MHz, program the predivider to 3 or more. For PD bit description, see the reference manual.

## 4.3.9 EMI Electrical Specifications

This section provides electrical parametrics and timings for EMI module.

### 4.3.9.1 NAND Flash Controller Interface (NFC)

The NFC supports normal timing mode, using two flash clock cycles for one access of  $\overline{\text{RE}}$  and  $\overline{\text{WE}}$ . AC timings are provided as multiplications of the clock cycle and fixed delay. Figure 22, Figure 23, Figure 24, and Figure 25 depict the relative timing requirements among different signals of the NFC at module level, for normal mode, and Table 29 lists the timing parameters.



Figure 22. Command Latch Cycle Timing Dlagram





**WEIM Outputs Timing** 

Figure 26. WEIM Bus Timing Diagram

| ID  | Parameter                                     | Min  | Мах | Unit |
|-----|-----------------------------------------------|------|-----|------|
| WE1 | Clock fall to Address Valid                   | -0.5 | 2.5 | ns   |
| WE2 | Clock rise/fall to Address Invalid            | -0.5 | 5   | ns   |
| WE3 | Clock rise/fall to $\overline{CS}[x]$ Valid   | -3   | 3   | ns   |
| WE4 | Clock rise/fall to $\overline{CS}[x]$ Invalid | -3   | 3   | ns   |
| WE5 | Clock rise/fall to RW Valid                   | -3   | 3   | ns   |
| WE6 | Clock rise/fall to RW Invalid                 | -3   | 3   | ns   |
| WE7 | Clock rise/fall to OE Valid                   | -3   | 3   | ns   |



| ID   | Parameter                                        | Min        | Max     | Unit |
|------|--------------------------------------------------|------------|---------|------|
| WE8  | Clock rise/fall to OE Invalid                    |            | 3       | ns   |
| WE9  | Clock rise/fall to EB[x] Valid                   | -3         | 3       | ns   |
| WE10 | Clock rise/fall to EB[x] Invalid                 | -3         | 3       | ns   |
| WE11 | Clock rise/fall to LBA Valid                     | -3         | 3       | ns   |
| WE12 | Clock rise/fall to LBA Invalid                   | -3         | 3       | ns   |
| WE13 | Clock rise/fall to Output Data Valid             | -2.5       | 4       | ns   |
| WE14 | Clock rise to Output Data Invalid                | -2.5       | 4       | ns   |
| WE15 | Input Data Valid to Clock rise, FCE=0<br>FCE=1   | 8<br>2.5   | —       | ns   |
| WE16 | Clock rise to Input Data Invalid, FCE=0<br>FCE=1 | -2<br>-2   | —       | ns   |
| WE17 | ECB setup time, FCE=0<br>FCE=1                   | 6.5<br>3.5 | —       | ns   |
| WE18 | ECB hold time, FCE=0<br>FCE=1                    | -2<br>2    | _       | ns   |
| WE19 | DTACK setup time <sup>1</sup>                    | 0          | —       | ns   |
| WE20 | DTACK hold time <sup>1</sup>                     | 4.5        | —       | ns   |
| WE21 | BCLK High Level Width <sup>2, 3</sup>            |            | T/2 – 3 | ns   |
| WE22 | BCLK Low Level Width <sup>2, 3</sup>             |            | T/2 – 3 | ns   |
| WE23 | BCLK Cycle time <sup>2</sup>                     | 15         | —       | ns   |

| able 30. WEIM Bus Timin، آلا | g Parameters (continued) |
|------------------------------|--------------------------|
|------------------------------|--------------------------|

<sup>1</sup> Applies to rising edge timing

<sup>2</sup> BCLK parameters are being measured from the 50% VDD.

<sup>3</sup> The actual cycle time is derived from the AHB bus clock frequency.

### NOTE

High is defined as 80% of signal value and low is defined as 20% of signal value.

Test conditions: load capacitance, 25 pF. Recommended drive strength for all controls, address, and BCLK is Max drive.

Figure 27, Figure 28, Figure 29, Figure 30, Figure 31, and Figure 32 depict some examples of basic WEIM accesses to external memory devices with the timing parameters mentioned in Table 30 for specific control parameter settings.



| ID   | Parameter                                  | Symbol | Min | Max | Unit  |
|------|--------------------------------------------|--------|-----|-----|-------|
| SD1  | SDRAM clock high-level width               | tCH    | 3.4 | 4.1 | ns    |
| SD2  | SDRAM clock low-level width                | tCL    | 3.4 | 4.1 | ns    |
| SD3  | SDRAM clock cycle time                     | tCK    | 7.5 | —   | ns    |
| SD6  | Address setup time                         | tAS    | 1.8 | —   | ns    |
| SD7  | Address hold time                          | tAH    | 1.8 | —   | ns    |
| SD10 | Precharge cycle period <sup>1</sup>        | tRP    | 1   | 4   | clock |
| SD11 | Auto precharge command period <sup>1</sup> | tRC    | 2   | 20  | clock |

#### **Table 33. SDRAM Refresh Timing Parameters**

<sup>1</sup> SD10 and SD11 are determined by SDRAM controller register settings.

### NOTE

SDR SDRAM CLK parameters are being measured from the 50% point—that is, high is defined as 50% of signal value and low is defined as 50% of signal value.

### NOTE

The timing parameters are similar to the ones used in SDRAM data sheets—that is, Table 33 indicates SDRAM requirements. All output signals are driven by the ESDCTL at the negative edge of SDCLK and the parameters are measured at maximum memory frequency.



| ID               | Parameter                | Min                 | Max | Unit |
|------------------|--------------------------|---------------------|-----|------|
| T <sub>cyc</sub> | Clock period             | Frequency dependent |     | ns   |
| T <sub>wl</sub>  | Low pulse width          | 2                   | _   | ns   |
| T <sub>wh</sub>  | High pulse width         | 2                   | _   | ns   |
| Tr               | Clock and data rise time | _                   | 3   | ns   |
| T <sub>f</sub>   | Clock and data fall time | _                   | 3   | ns   |

#### Table 37. ETM TRACECLK Timing Parameters

Figure 40 depicts the setup and hold requirements of the trace data pins with respect to TRACECLK, and Table 38 lists the timing parameters.



Figure 40. Trace Data Timing Diagram

Table 38. ETM Trace Data Timing Parameters

| ID             | Parameter  | Min | Max | Unit |
|----------------|------------|-----|-----|------|
| Τ <sub>s</sub> | Data setup | 2   | _   | ns   |
| T <sub>h</sub> | Data hold  | 1   |     | ns   |

### 4.3.10.1 Half-Rate Clocking Mode

When half-rate clocking is used, the trace data signals are sampled by the TPA on both the rising and falling edges of TRACECLK, where TRACECLK is half the frequency of the clock shown in Figure 40.

### 4.3.11 FIR Electrical Specifications

FIR implements asynchronous infrared protocols (FIR, MIR) that are defined by IrDA<sup>®</sup> (Infrared Data Association). Refer to http://www.IrDA.org for details on FIR and MIR protocols.

### 4.3.12 Fusebox Electrical Specifications

| Ref. Num | Description                         | Symbol               | Minimum | Typical | Maximum | Units |
|----------|-------------------------------------|----------------------|---------|---------|---------|-------|
| 1        | Program time for eFuse <sup>1</sup> | t <sub>program</sub> | 125     | —       | —       | μs    |

### **Table 39. Fusebox Timing Characteristics**

<sup>1</sup> The program length is defined by the value defined in the epm\_pgm\_length[2:0] bits of the IIM module. The value to program is based on a 32 kHz clock source (4 \* 1/32 kHz = 125 μs)



# 4.3.13 I<sup>2</sup>C Electrical Specifications

This section describes the electrical information of the  $I^2C$  Module.

### 4.3.13.1 I<sup>2</sup>C Module Timing

Figure 41 depicts the timing of  $I^2C$  module. Table 40 lists the  $I^2C$  module timing parameters where the I/O supply is 2.7 V. 1



Figure 41. I<sup>2</sup>C Bus Timing Diagram

| Б    | Baramatar                                           | Standard       | d Mode            | Fast Mode                         |                  | l lm it |
|------|-----------------------------------------------------|----------------|-------------------|-----------------------------------|------------------|---------|
|      | Falameter                                           | Min            | Max               | Min                               | Max              | Unit    |
| IC1  | I2CLK cycle time                                    | 10             | —                 | 2.5                               |                  | μs      |
| IC2  | Hold time (repeated) START condition                | 4.0            | —                 | 0.6                               | _                | μs      |
| IC3  | Set-up time for STOP condition                      | 4.0            | —                 | 0.6                               |                  | μs      |
| IC4  | Data hold time                                      | 0 <sup>1</sup> | 3.45 <sup>2</sup> | 0 <sup>1</sup>                    | 0.9 <sup>2</sup> | μs      |
| IC5  | HIGH Period of I2CLK Clock                          | 4.0            | —                 | 0.6                               |                  | μs      |
| IC6  | LOW Period of the I2CLK Clock                       | 4.7            | —                 | 1.3                               |                  | μs      |
| IC7  | Set-up time for a repeated START condition          | 4.7            | —                 | 0.6                               | _                | μs      |
| IC8  | Data set-up time                                    | 250            | —                 | 100 <sup>3</sup>                  |                  | ns      |
| IC9  | Bus free time between a STOP and START condition    | 4.7            | —                 | 1.3                               | _                | μs      |
| IC10 | Rise time of both I2DAT and I2CLK signals           | —              | 1000              | 20+0.1C <sub>b</sub> <sup>4</sup> | 300              | ns      |
| IC11 | Fall time of both I2DAT and I2CLK signals           | —              | 300               | 20+0.1C <sub>b</sub> <sup>4</sup> | 300              | ns      |
| IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | —              | 400               | —                                 | 400              | pF      |

### Table 40. I<sup>2</sup>C Module Timing Parameters—I<sup>2</sup>C Pin I/O Supply=2.7 V

<sup>1</sup> A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the falling edge of I2CLK.

<sup>2</sup> The maximum hold time has to be met only if the device does not stretch the LOW period (ID IC6) of the I2CLK signal.

<sup>3</sup> A Fast-mode I<sup>2</sup>C-bus device can be used in a standard-mode I<sup>2</sup>C-bus system, but the requirement of set-up time (ID IC7) of 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the I2CLK signal. If such a device does stretch the LOW period of the I2CLK signal, it must output the next data bit to the I2DAT line max\_rise\_time (ID No IC10) + data\_setup\_time (ID No IC8) = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the I2CLK line is released.

<sup>4</sup>  $C_b$  = total capacitance of one bus line in pF.





Figure 47. TFT Panels Timing Diagram—Vertical Sync Pulse

Table 44 shows timing parameters of signals presented in Figure 46 and Figure 47.

| ID   | Parameter                      | Symbol | Value                                                                                    | Units |
|------|--------------------------------|--------|------------------------------------------------------------------------------------------|-------|
| IP5  | Display interface clock period | Tdicp  | Tdicp <sup>1</sup>                                                                       | ns    |
| IP6  | Display pixel clock period     | Tdpcp  | (DISP3_IF_CLK_CNT_D+1) * Tdicp                                                           | ns    |
| IP7  | Screen width                   | Tsw    | (SCREEN_WIDTH+1) * Tdpcp                                                                 | ns    |
| IP8  | HSYNC width                    | Thsw   | (H_SYNC_WIDTH+1) * Tdpcp                                                                 | ns    |
| IP9  | Horizontal blank interval 1    | Thbi1  | BGXP * Tdpcp                                                                             | ns    |
| IP10 | Horizontal blank interval 2    | Thbi2  | (SCREEN_WIDTH – BGXP – FW) * Tdpcp                                                       | ns    |
| IP11 | HSYNC delay                    | Thsd   | H_SYNC_DELAY * Tdpcp                                                                     | ns    |
| IP12 | Screen height                  | Tsh    | (SCREEN_HEIGHT+1) * Tsw                                                                  | ns    |
| IP13 | VSYNC width                    | Tvsw   | if V_SYNC_WIDTH_L = 0 than<br>(V_SYNC_WIDTH+1) * Tdpcp<br>else<br>(V_SYNC_WIDTH+1) * Tsw | ns    |
| IP14 | Vertical blank interval 1      | Tvbi1  | BGYP * Tsw                                                                               | ns    |
| IP15 | Vertical blank interval 2      | Tvbi2  | (SCREEN_HEIGHT – BGYP – FH) * Tsw                                                        | ns    |

| Table 11  | Synchronous | Dienlay | Interface | Timina  | Parameters_ |              |
|-----------|-------------|---------|-----------|---------|-------------|--------------|
| Table 44. | Synchronous | Display | menace    | rinning | Farameters- | -Fixer Lever |

<sup>1</sup> Display interface clock period immediate value.

$$Tdicp = \begin{cases} T_{HSP\_CLK} \cdot \frac{DISP3\_IF\_CLK\_PER\_WR}{HSP\_CLK\_PERIOD}, & for integer \frac{DISP3\_IF\_CLK\_PER\_WR}{HSP\_CLK\_PERIOD} \\ T_{HSP\_CLK} \cdot \left(floor\left[\frac{DISP3\_IF\_CLK\_PER\_WR}{HSP\_CLK\_PERIOD}\right] + 0.5 \pm 0.5\right), & for fractional \frac{DISP3\_IF\_CLK\_PER\_WR}{HSP\_CLK\_PERIOD} \end{cases}$$

Display interface clock period average value.

$$\overline{T}dicp = T_{HSP\_CLK} \cdot \frac{DISP3\_IF\_CLK\_PER\_WR}{HSP\_CLK\_PERIOD}$$



| ID   | Parameter                 | Symbol | Value                    | Units |
|------|---------------------------|--------|--------------------------|-------|
| IP21 | SPL rise time             | Tsplr  | (BGXP – 1) * Tdpcp       | ns    |
| IP22 | CLS rise time             | Tclsr  | CLS_RISE_DELAY * Tdpcp   | ns    |
| IP23 | CLS fall time             | Tclsf  | CLS_FALL_DELAY * Tdpcp   | ns    |
| IP24 | CLS rise and PS fall time | Tpsf   | PS_FALL_DELAY * Tdpcp    | ns    |
| IP25 | PS rise time              | Tpsr   | PS_RISE_DELAY * Tdpcp    | ns    |
| IP26 | REV toggle time           | Trev   | REV_TOGGLE_DELAY * Tdpcp | ns    |

#### Table 46. Sharp Synchronous Display Interface Timing Parameters—Pixel Level

### 4.3.15.4 Synchronous Interface to Dual-Port Smart Displays

Functionality and electrical characteristics of the synchronous interface to dual-port smart displays are identical to parameters of the synchronous interface. See Section 4.3.15.2.2, "Interface to Active Matrix TFT LCD Panels, Electrical Characteristics" on page 55.

### 4.3.15.4.1 Interface to a TV Encoder, Functional Description

The interface has an 8-bit data bus, transferring a single 8-bit value (Y/U/V) in each cycle. The bits D7–D0 of the value are mapped to bits LD17–LD10 of the data bus, respectively. Figure 50 depicts the interface timing,

- The frequency of the clock DISPB\_D3\_CLK is 27 MHz (within 10%).
- The DISPB\_D3\_HSYNC, DISPB\_D3\_VSYNC and DISPB\_D3\_DRDY signals are active low.
- The transition to the next row is marked by the negative edge of the DISPB\_D3\_HSYNC signal. It remains low for a single clock cycle.
- The transition to the next field/frame is marked by the negative edge of the DISPB\_D3\_VSYNC signal. It remains low for at least one clock cycle.
  - At a transition to an odd field (of the next frame), the negative edges of DISPB\_D3\_VSYNC and DISPB\_D3\_HSYNC coincide.
  - At a transition to an even field (of the same frame), they do not coincide.
- The active intervals—during which data is transferred—are marked by the DISPB\_D3\_HSYNC signal being high.





Figure 50. TV Encoder Interface Timing Diagram





Single access mode (all control signals are not active for one display interface clock after each display access)

Figure 52. Asynchronous Parallel System 80 Interface (Type 2) Burst Mode Timing Diagram





Figure 58. Asynchronous Parallel System 68k Interface (Type 1) Timing Diagram



### 4.3.22.2 SSI Receiver Timing with Internal Clock

Figure 81 depicts the SSI receiver timing with internal clock, and Table 58 lists the timing parameters.



Figure 81. SSI Receiver with Internal Clock Timing Diagram



### 4.3.22.4 SSI Receiver Timing with External Clock

Figure 83 depicts the SSI receiver timing with external clock, and Table 60 lists the timing parameters.



Figure 83. SSI Receiver with External Clock Timing Diagram

| Table 60. SS | SI Receiver with | External Clock | Timing | Parameters |
|--------------|------------------|----------------|--------|------------|
|              |                  |                |        |            |

| ID                       | Parameter                    | Min  | Max | Unit |
|--------------------------|------------------------------|------|-----|------|
| External Clock Operation |                              |      |     |      |
| SS22                     | (Tx/Rx) CK clock period      | 81.4 | _   | ns   |
| SS23                     | (Tx/Rx) CK clock high period | 36.0 | _   | ns   |
| SS24                     | (Tx/Rx) CK clock rise time   | _    | 6.0 | ns   |
| SS25                     | (Tx/Rx) CK clock low period  | 36.0 | _   | ns   |
| SS26                     | (Tx/Rx) CK clock fall time   | _    | 6.0 | ns   |



How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MCIMX31C Rev. 4.3 2/2010 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. ARM, ARM Thumb, Jazelle, and the ARM Powered logo are registered trademarks of ARM Limited. ARM1136JF-S, ARM11, Embedded Trace Kit, Embedded Trace Macrocell, ETM, Embedded Trace Buffer, and ETB are trademarks of ARM Limited. All other product or service names are the property of their respective owners. Java and all other Java-based marks are trademarks or registered trademarks of Sun Microsystems, Inc. in the U.S. and other countries. France Telecom – TDF – Groupe des ecoles des telecommunications Turbo codes patents license.

© Freescale Semiconductor, Inc. 2005–2010. All rights reserved.

