



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                         |
|----------------------------|-------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                |
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 40/20MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR                                                                     |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | -                                                                       |
| Program Memory Type        | ROMIess                                                                 |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 128 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts80c31x2-mcb |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 3. Block Diagram





## 4. SFR Mapping

The Special Function Registers (SFRs) of the TS80C31X2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3
- Timer registers: TCON, TH0, TH1, TMOD, TL0, TL1
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- Interrupt system registers: IE, IP, IPH
- Others: CKCON

#### Table 1. All SFRs with their address and their reset value

|     | Bit<br>address-<br>able |                    |                    | Nor              | n Bit address    | able             |     |                    |     |
|-----|-------------------------|--------------------|--------------------|------------------|------------------|------------------|-----|--------------------|-----|
|     | 0/8                     | 1/9                | 2/A                | 3/B              | 4/C              | 5/D              | 6/E | 7/F                |     |
| F8h |                         |                    |                    |                  |                  |                  |     |                    | FFh |
| F0h | B<br>0000 0000          |                    |                    |                  |                  |                  |     |                    | F7h |
| E8h |                         |                    |                    |                  |                  |                  |     |                    | EFh |
| E0h | ACC 0000 0000           |                    |                    |                  |                  |                  |     |                    | E7h |
| D8h |                         |                    |                    |                  |                  |                  |     |                    | DFh |
| D0h | PSW<br>0000 0000        |                    |                    |                  |                  |                  |     |                    | D7h |
| C8h |                         |                    |                    |                  |                  |                  |     |                    | CFh |
| C0h |                         |                    |                    |                  |                  |                  |     |                    | C7h |
| B8h | IP<br>XXX0 0000         | SADEN<br>0000 0000 |                    |                  |                  |                  |     |                    | BFh |
| B0h | P3<br>1111 1111         |                    |                    |                  |                  |                  |     | IPH<br>XXX0 0000   | B7h |
| A8h | IE<br>0XX0 0000         | SADDR<br>0000 0000 |                    |                  |                  |                  |     |                    | AFh |
| A0h | P2<br>1111 1111         |                    | AUXR1<br>XXXX XXX0 |                  |                  |                  |     |                    | A7h |
| 98h | SCON<br>0000 0000       | SBUF<br>XXXX XXXX  |                    |                  |                  |                  |     |                    | 9Fh |
| 90h | P1<br>1111 1111         |                    |                    |                  |                  |                  |     |                    | 97h |
| 88h | TCON<br>0000 0000       | TMOD<br>0000 0000  | TL0<br>0000 0000   | TL1<br>0000 0000 | TH0<br>0000 0000 | TH1<br>0000 0000 |     | CKCON<br>XXXX XXX0 | 8Fh |
| 80h | P0<br>1111 1111         | SP<br>0000 0111    | DPL<br>0000 0000   | DPH<br>0000 0000 |                  |                  |     | PCON<br>00X1 0000  | 87h |
|     | 0/8                     | 1/9                | 2/A                | 3/B              | 4/C              | 5/D              | 6/E | 7/F                |     |

reserved



## 5. Pin Configuration



\*NIC: No Internal Connection





Figure 2. Mode Switching Waveforms

The X2 bit in the CKCON register (See Table 3.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

### CAUTION

In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.



## 6.2 Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 (See Table 5.) that allows the program code to switch between them (Refer to Figure 3).



Figure 3. Use of Dual Pointer



## Table 4. AUXR1: Auxiliary Register 1

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|---|---|---|---|---|---|---|-----|
| - | - | - | - | - | - | - | DPS |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                     |  |  |  |  |  |  |
|---------------|-----------------|---------------------------------------------------------------------------------|--|--|--|--|--|--|
| 7             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |  |  |  |  |  |  |
| 6             | -               | eserved<br>The value read from this bit is indeterminate. Do not set this bit.  |  |  |  |  |  |  |
| 5             | -               | eserved<br>The value read from this bit is indeterminate. Do not set this bit.  |  |  |  |  |  |  |
| 4             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |  |  |  |  |  |  |
| 3             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |  |  |  |  |  |  |
| 2             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |  |  |  |  |  |  |
| 1             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |  |  |  |  |  |  |
| 0             | DPS             | Data Pointer Selection<br>Clear to select DPTR0.<br>Set to select DPTR1.        |  |  |  |  |  |  |

Reset Value = XXXX XXX0 Not bit addressable

## Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.



## 6.3 TS80C31X2 Serial I/O Port

The serial I/O port in the TS80C31X2 is compatible with the serial I/O port in the 80C31.

It provides both synchronous and asynchronous communication modes. It operates as an Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates

Serial I/O port includes the following enhancements:

- Framing error detection
- Automatic address recognition

## 6.3.1 Framing Error Detection

Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON register (See Figure 4).



### Figure 4. Framing Error Block Diagram

When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 5.) bit is set.



### Table 6. PCON Register

#### PCON - Power Control Register (87h)

| 7             | 6               | 5                                                     | 4                                                                                                     | 3                   | 2                    | 1                 | 0   |  |  |  |  |
|---------------|-----------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|----------------------|-------------------|-----|--|--|--|--|
| SMOD1         | SMOD            | -                                                     | POF                                                                                                   | GF1                 | GF0                  | PD                | IDL |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                       | Description                                                                                           |                     |                      |                   |     |  |  |  |  |
| 7             | SMOD1           | Serial port Mode bi<br>Set to select do               | <b>rial port Mode bit 1</b><br>Set to select double baud rate in mode 1, 2 or 3.                      |                     |                      |                   |     |  |  |  |  |
| 6             | SMOD0           |                                                       | <b>t 0</b><br>M0 bit in SCON r<br>E bit in SCON reş                                                   |                     |                      |                   |     |  |  |  |  |
| 5             | -               | Reserved<br>The value read f                          | rom this bit is inde                                                                                  | eterminate. Do not  | set this bit.        |                   |     |  |  |  |  |
| 4             | POF             |                                                       | ze next reset type.<br>when VCC rises f                                                               | from 0 to its nomin | al voltage. Can also | be set by softwar | e.  |  |  |  |  |
| 3             | GF1             |                                                       | <b>ag</b><br>for general purpos<br>eneral purpose usa                                                 |                     |                      |                   |     |  |  |  |  |
| 2             | GF0             |                                                       | <b>ag</b><br>for general purpos<br>eneral purpose usa                                                 |                     |                      |                   |     |  |  |  |  |
| 1             | PD              | Cleared by hard                                       | <b>'ower-Down mode bit</b><br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode. |                     |                      |                   |     |  |  |  |  |
| 0             | IDL             | Idle mode bit<br>Clear by hardwa<br>Set to enter idle | re when interrupt mode.                                                                               | or reset occurs.    |                      |                   |     |  |  |  |  |

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.



### Table 10. IPH Register

#### IPH - Interrupt Priority High Register (B7h)

| 7 | 6 | 5 | 4   | 3    | 2    | 1    | 0    |
|---|---|---|-----|------|------|------|------|
| - | - | - | PSH | PT1H | PX1H | РТОН | РХОН |

| Bit<br>Number | Bit<br>Mnemonic |                                                                        |                                                                                 | Description                                                    |      |  |  |  |  |
|---------------|-----------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|------|--|--|--|--|
| 7             | -               | Reserved<br>The value read f                                           | from this bit is inde                                                           | terminate. Do not set this                                     | bit. |  |  |  |  |
| 6             | -               | Reserved<br>The value read f                                           | eserved<br>The value read from this bit is indeterminate. Do not set this bit.  |                                                                |      |  |  |  |  |
| 5             | -               | Reserved<br>The value read f                                           | teserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                                                |      |  |  |  |  |
| 4             | PSH             | Serial port Priority<br><u>PSH</u><br>0<br>1<br>1<br>1                 | High bit           PS           0           1           0           1           | <u>Priority Level</u><br>Lowest<br>Highest                     |      |  |  |  |  |
| 3             | PT1H            | Timer 1 overflow in           PT1H           0           1           1 | <b>iterrupt Priority I</b><br><u>PT1</u><br>0<br>1<br>0<br>1                    | <b>Jigh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest  |      |  |  |  |  |
| 2             | PX1H            | <b>External interrupt</b><br><u>PX1H</u><br>0<br>0<br>1<br>1           | 1 Priority High bi<br><u>PX1</u><br>0<br>1<br>0<br>1<br>1                       | t<br><u>Priority Level</u><br>Lowest<br>Highest                |      |  |  |  |  |
| 1             | РТОН            | <b>Timer 0 overflow in</b><br><u>PT0H</u><br>0<br>0<br>1<br>1<br>1     | tterrupt Priority I<br><u>PTO</u><br>0<br>1<br>0<br>1<br>1                      | <b>Fligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |      |  |  |  |  |
| 0             | РХОН            | External interrupt<br><u>PX0H</u><br>0<br>1<br>1<br>1                  | 0 Priority High bi<br><u>PX0</u><br>0<br>1<br>0<br>1                            | t<br><u>Priority Level</u><br>Lowest<br>Highest                |      |  |  |  |  |

Reset Value = XXX0 0000b Not bit addressable



| Mode       | Program<br>Memory | ALE | PSEN | PORT0    | PORT1     | PORT2     | PORT3     |
|------------|-------------------|-----|------|----------|-----------|-----------|-----------|
| Idle       | External          | 1   | 1    | Floating | Port Data | Address   | Port Data |
| Power Down | External          | 0   | 0    | Floating | Port Data | Port Data | Port Data |

Table 11. The state of ports during idle and power-down modes



## 7.3 DC Parameters for Standard Voltage

 $\begin{array}{l} TA = 0^{\circ}C \mbox{ to } +70^{\circ}C; \mbox{ } V_{SS} = 0 \mbox{ } V; \mbox{ } V_{CC} = 5 \mbox{ } V \pm 10\%; \mbox{ } F = 0 \mbox{ to } 40 \mbox{ } MHz. \\ TA = -40^{\circ}C \mbox{ to } +85^{\circ}C; \mbox{ } V_{SS} = 0 \mbox{ } V; \mbox{ } V_{CC} = 5 \mbox{ } V \pm 10\%; \mbox{ } F = 0 \mbox{ to } 40 \mbox{ } MHz. \\ \end{array}$ 

| Table 14. | DC | <b>Parameters</b> | in | Standard | Voltage |
|-----------|----|-------------------|----|----------|---------|
|-----------|----|-------------------|----|----------|---------|

| Symbol                            | Parameter                                                    | Min                                                                     | Тур               | Max                                               | Unit        | Test Conditions                                                                                                      |
|-----------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|---------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                                                                    |                   | 0.2 V <sub>CC</sub> - 0.1                         | v           |                                                                                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | 0.2 V <sub>CC</sub> + 0.9                                               |                   | V <sub>CC</sub> + 0.5                             | v           |                                                                                                                      |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>                                                     |                   | V <sub>CC</sub> + 0.5                             | v           |                                                                                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3 <sup>(6)</sup>             |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$ |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0 <sup>(6)</sup>                    |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ m A^{(4)}$ $I_{OL} = 7.0 \ m A^{(4)}$                                   |
| V <sub>OL2</sub>                  | Output Low Voltage, ALE, PSEN                                |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$ |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                           | $V_{CC} - 0.3$<br>$V_{CC} - 0.7$<br>$V_{CC} - 1.5$                      |                   |                                                   | V<br>V<br>V | $I_{OH} = -10 \ \mu A$<br>$I_{OH} = -30 \ \mu A$<br>$I_{OH} = -60 \ \mu A$<br>$V_{CC} = 5 \ V \pm 10\%$              |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                                  | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -200 \ \mu A$<br>$I_{OH} = -3.2 \ m A$<br>$I_{OH} = -7.0 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$               |
| V <sub>OH2</sub>                  | Output High Voltage, ALE, PSEN                               | $V_{CC} - 0.3$<br>$V_{CC} - 0.7$<br>$V_{CC} - 1.5$                      |                   |                                                   | V<br>V<br>V | $I_{OH} = -100 \ \mu A$<br>$I_{OH} = -1.6 \ m A$<br>$I_{OH} = -3.5 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$               |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                                                                      | 90 <sup>(5)</sup> | 200                                               | kΩ          |                                                                                                                      |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2 and 3                     |                                                                         |                   | -50                                               | μΑ          | Vin = 0.45 V                                                                                                         |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                                                                         |                   | ±10                                               | μΑ          | $0.45 \text{ V} < \text{Vin} < \text{V}_{\text{CC}}$                                                                 |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3             |                                                                         |                   | -650                                              | μΑ          | Vin = 2.0 V                                                                                                          |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                                    |                                                                         |                   | 10                                                | pF          | $Fc = 1 MHz$ $TA = 25^{\circ}C$                                                                                      |
| I <sub>PD</sub>                   | Power Down Current                                           |                                                                         | 20 <sup>(5)</sup> | 50                                                | μΑ          | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}^{(3)}$                                                         |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |                   | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4 | mA          | $V_{CC} = 5.5 V^{(1)}$                                                                                               |



| Symbol                       | Parameter                                                    | Min | Тур | Max                                                 | Unit | Test Conditions              |
|------------------------------|--------------------------------------------------------------|-----|-----|-----------------------------------------------------|------|------------------------------|
| I <sub>CC</sub><br>operating | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 3 + 0.6 Freq<br>(MHz)<br>@12MHz 10.2<br>@16MHz 12.6 | mA   | $V_{\rm CC} = 5.5 \ V^{(8)}$ |
| I <sub>CC</sub><br>idle      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 0.25+0.3Freq<br>(MHz)<br>@12MHz 3.9<br>@16MHz 5.1   | mA   | $V_{CC} = 5.5 V^{(2)}$       |

## 7.4 DC Parameters for Low Voltage

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz.

Table 15. DC Parameters for Low Voltage

| Symbol                            | Parameter                                                    | Min                 | Тур                                    | Max                                               | Unit | Test Conditions                                                                                      |
|-----------------------------------|--------------------------------------------------------------|---------------------|----------------------------------------|---------------------------------------------------|------|------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                |                                        | 0.2 V <sub>CC</sub> - 0.1                         | V    |                                                                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | $0.2 V_{CC} + 0.9$  |                                        | V <sub>CC</sub> + 0.5                             | V    |                                                                                                      |
| $V_{\rm IH1}$                     | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub> |                                        | V <sub>CC</sub> + 0.5                             | V    |                                                                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3 <sup>(6)</sup>             |                     |                                        | 0.45                                              | v    | $I_{OL} = 0.8 \text{ mA}^{(4)}$                                                                      |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0, ALE, PSEN <sup>(6)</sup>         |                     |                                        | 0.45                                              | v    | $I_{OL} = 1.6 \text{ mA}^{(4)}$                                                                      |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                           | 0.9 V <sub>CC</sub> |                                        |                                                   | V    | $I_{OH} = -10 \ \mu A$                                                                               |
| V <sub>OH1</sub>                  | Output High Voltage, port 0, ALE, PSEN                       | 0.9 V <sub>CC</sub> |                                        |                                                   | V    | $I_{OH} = -40 \ \mu A$                                                                               |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2 and 3                     |                     |                                        | -50                                               | μΑ   | Vin = 0.45 V                                                                                         |
| $I_{LI}$                          | Input Leakage Current                                        |                     |                                        | ±10                                               | μΑ   | 0.45 V < Vin < V <sub>CC</sub>                                                                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3             |                     |                                        | -650                                              | μΑ   | Vin = 2.0 V                                                                                          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                  | 90 <sup>(5)</sup>                      | 200                                               | kΩ   |                                                                                                      |
| CIO                               | Capacitance of I/O Buffer                                    |                     |                                        | 10                                                | pF   | $Fc = 1 MHz$ $TA = 25^{\circ}C$                                                                      |
| I <sub>PD</sub>                   | Power Down Current                                           |                     | 20 <sup>(5)</sup><br>10 <sup>(5)</sup> | 50<br>30                                          | μΑ   | $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V}^{(3)}$<br>$V_{CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                     |                                        | 1 + 0.2 Freq<br>(MHz)<br>@12MHz 3.4<br>@16MHz 4.2 | mA   | $V_{CC} = 3.3 V^{(1)}$                                                                               |
| I <sub>CC</sub><br>operating      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                     |                                        | 1 + 0.3 Freq<br>(MHz)<br>@12MHz 4.6<br>@16MHz 5.8 | mA   | $V_{CC} = 3.3 V^{(8)}$                                                                               |



| Symbol                  | Parameter                                                    | Min | Тур | Max                                                | Unit | Test Conditions              |
|-------------------------|--------------------------------------------------------------|-----|-----|----------------------------------------------------|------|------------------------------|
| I <sub>CC</sub><br>idle | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 0.15 Freq<br>(MHz) + 0.2<br>@12MHz 2<br>@16MHz 2.6 | mA   | $V_{\rm CC} = 3.3 \ V^{(2)}$ |

NOTES

1.  $I_{CC}$  under reset is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns (see Figure 13.),  $V_{IL} = V_{SS} + 0.5$  V,  $V_{IH} = V_{CC} - 0.5$ V; XTAL2 N.C.;  $\overline{EA} = RST = Port 0 = V_{CC}$ .  $I_{CC}$  would be slightly higher if a crystal oscillator used.

2. Idle  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns,  $V_{IL} = V_{SS} + 0.5$  V,  $V_{IH} = V_{CC} - 0.5$  V; XTAL2 N.C; Port  $0 = V_{CC}$ ;  $\overline{EA} = RST = V_{SS}$  (see Figure 11.).

3. Power Down  $I_{CC}$  is measured with all output pins disconnected;  $\overline{EA} = V_{SS}$ , PORT  $0 = V_{CC}$ ; XTAL2 NC.; RST =  $V_{SS}$  (see Figure 12.).

4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the  $V_{OL}$ s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi  $V_{OL}$  peak 0.6V. A Schmitt Trigger use is not necessary.

5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V.

6. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA

Ports 1, 2 and 3: 15 mA Maximum total I<sub>OL</sub> for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 7. For other values, please contact your sales office.

8. Operating  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns (see Figure 13.),  $V_{IL} = V_{SS} + 0.5$  V,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = Port \ 0 = V_{CC}$ ; RST =  $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label).  $I_{CC}$  would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case.



All other pins are disconnected.

Figure 9. I<sub>CC</sub> Test Condition, under reset









Figure 11.  $I_{CC}$  Test Condition, Idle Mode



Figure 12. I<sub>CC</sub> Test Condition, Power-Down Mode



Figure 13. Clock Signal Waveform for  $I_{\mbox{\scriptsize CC}}$  Tests in Active and Idle Modes



## 7.5 AC Parameters

### 7.5.1 Explanation of the AC Symbols

Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for.

Example:  $T_{AVLL}$  = Time for Address Valid to ALE Low. T<sub>LLPL</sub> = Time for ALE Low to PSEN Low.

TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0$  V;  $V_{CC} = 5$  V ± 10%; -M and -V ranges. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0$  V;  $V_{CC} = 5$  V ± 10%; -M and -V ranges. TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC} < 5.5$  V; -L range. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC} < 5.5$  V; -L range.

Table 16. gives the maximum applicable load capacitance for Port 0, Port 1, 2 and 3, and ALE and  $\overline{\text{PSEN}}$  signals. Timings will be guaranteed if these capacitances are respected. Higher capacitance values can be used, but timings will then be degraded.

|              | -M  | -V | -L  |
|--------------|-----|----|-----|
| Port 0       | 100 | 50 | 100 |
| Port 1, 2, 3 | 80  | 50 | 80  |
| ALE / PSEN   | 100 | 30 | 100 |

| Table 16. | Load | Capacitance            | versus | speed  | range. | in | рF |
|-----------|------|------------------------|--------|--------|--------|----|----|
|           |      | Capacita in the second |        | Spece. |        |    | r- |

Table 18., Table 21. and Table 24. give the description of each AC symbols.

Table 19., Table 22. and Table 25. give for each range the AC parameter.

Table 20., Table 23. and Table 26. give the frequency derating formula of the AC parameter. To calculate each AC symbols, take the x value corresponding to the speed grade you need (-M, -V or -L) and replace this value in the formula. Values of the frequency must be limited to the corresponding speed grade:

Table 17. Max frequency for derating formula regarding the speed grade

|            | -M X1 mode | -M X2 mode | -V X1 mode | -V X2 mode | -L X1 mode | -L X2 mode |
|------------|------------|------------|------------|------------|------------|------------|
| Freq (MHz) | 40         | 20         | 40         | 30         | 30         | 20         |
| T (ns)     | 25         | 50         | 25         | 33.3       | 33.3       | 50         |

Example:

 $T_{LLIV}$  in X2 mode for a -V part at 20 MHz (T =  $1/20^{E6}$  = 50 ns):

x= 25 (Table 20.)

T = 50 ns

 $T_{LLIV} = 2T - x = 2 \times 50 - 25 = 75$ ns





## 7.5.6 External Data Memory Read Cycle



Figure 16. External Data Memory Read Cycle

## 7.5.7 Serial Port Timing - Shift Register Mode

### Table 24. Symbol Description

| Symbol            | Parameter                                |
|-------------------|------------------------------------------|
| T <sub>XLXL</sub> | Serial port clock cycle time             |
| T <sub>QVHX</sub> | Output data set-up to clock rising edge  |
| T <sub>XHQX</sub> | Output data hold after clock rising edge |
| T <sub>XHDX</sub> | Input data hold after clock rising edge  |
| T <sub>XHDV</sub> | Clock rising edge to input data valid    |

## Table 25. AC Parameters for a Fix Clock

| Speed             |     | M<br>MHz | X2 r<br>30 N | V<br>node<br>AHz<br>z equiv. | standar | V<br>•d mode<br>⁄IHz | X2 n<br>20 N | L<br>node<br>⁄IHz<br>z equiv. | standar | L<br>d mode<br>⁄IHz | Units |
|-------------------|-----|----------|--------------|------------------------------|---------|----------------------|--------------|-------------------------------|---------|---------------------|-------|
| Symbol            | Min | Max      | Min          | Max                          | Min     | Max                  | Min          | Max                           | Min     | Max                 |       |
| T <sub>XLXL</sub> | 300 |          | 200          |                              | 300     |                      | 300          |                               | 400     |                     | ns    |
| T <sub>QVHX</sub> | 200 |          | 117          |                              | 200     |                      | 200          |                               | 283     |                     | ns    |
| T <sub>XHQX</sub> | 30  |          | 13           |                              | 30      |                      | 30           |                               | 47      |                     | ns    |
| T <sub>XHDX</sub> | 0   |          | 0            |                              | 0       |                      | 0            |                               | 0       |                     | ns    |
| T <sub>XHDV</sub> |     | 117      |              | 34                           |         | 117                  |              | 117                           |         | 200                 | ns    |



| Symbol            | Туре | Standard<br>Clock | X2 Clock | -М  | -V  | -L  | Units |
|-------------------|------|-------------------|----------|-----|-----|-----|-------|
| T <sub>XLXL</sub> | Min  | 12 T              | 6 T      |     |     |     | ns    |
| T <sub>QVHX</sub> | Min  | 10 T - x          | 5 T - x  | 50  | 50  | 50  | ns    |
| T <sub>XHQX</sub> | Min  | 2 T - x           | T - x    | 20  | 20  | 20  | ns    |
| T <sub>XHDX</sub> | Min  | Х                 | Х        | 0   | 0   | 0   | ns    |
| T <sub>XHDV</sub> | Max  | 10 T - x          | 5 T- x   | 133 | 133 | 133 | ns    |

 Table 26. AC Parameters for a Variable Clock: derating formula

## 7.5.8 Shift Register Timing Waveforms



Figure 17. Shift Register Timing Waveforms



## 7.5.9 External Clock Drive Characteristics (XTAL1)

| Table | 27. | AC | Parameters |
|-------|-----|----|------------|
|-------|-----|----|------------|

| Symbol                               | Parameter               | Min | Max | Units |
|--------------------------------------|-------------------------|-----|-----|-------|
| T <sub>CLCL</sub>                    | Oscillator Period       | 25  |     | ns    |
| T <sub>CHCX</sub>                    | High Time               | 5   |     | ns    |
| T <sub>CLCX</sub>                    | Low Time                | 5   |     | ns    |
| T <sub>CLCH</sub>                    | Rise Time               |     | 5   | ns    |
| T <sub>CHCL</sub>                    | Fall Time               |     | 5   | ns    |
| T <sub>CHCX</sub> /T <sub>CLCX</sub> | Cyclic ratio in X2 mode | 40  | 60  | %     |

## 7.5.10 External Clock Drive Waveforms



#### Figure 18. External Clock Drive Waveforms

### 7.5.11 AC Testing Input/Output Waveforms



Figure 19. AC Testing Input/Output Waveforms

AC inputs during testing are driven at  $V_{CC}$  - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at  $V_{IH}$  min for a logic "1" and  $V_{IL}$  max for a logic "0".

#### 7.5.12 Float Waveforms



Figure 20. Float Waveforms



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

### 7.5.13 Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A=25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.





#### Table 29. Possible Ordering Entries

|      | TS80C31X2 ROMless |
|------|-------------------|
| -MCA | Х                 |
| -MCB | Х                 |
| -MCC | Х                 |
| -MCE | Х                 |
| -VCA | Х                 |
| -VCB | Х                 |
| -VCC | Х                 |
| -VCE | Х                 |
| -LCA | Х                 |
| -LCB | Х                 |
| -LCC | Х                 |
| -LCE | Х                 |
| -MIA | Х                 |
| -MIB | Х                 |
| -MIC | Х                 |
| -MIE | Х                 |
| -VIA | Х                 |
| -VIB | Х                 |
| -VIC | Х                 |
| -VIE | Х                 |
| -LIA | Х                 |
| -LIB | Х                 |
| -LIC | Х                 |
| -LIE | Х                 |
| -EA  | Х                 |
| -EB  | Х                 |
| -EC  | Х                 |
| -EE  | Х                 |

- -Ex for samples
- Tape and Reel available for B, C and E packages
- Dry pack mandatory for E packages