



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                   |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 60/30MHz                                                                |
| Connectivity               | UART/USART                                                              |
| Peripherals                | POR                                                                     |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | -                                                                       |
| Program Memory Type        | ROMIess                                                                 |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 128 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                             |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                         |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                |
| Supplier Device Package    | 40-PDIL                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts80c31x2-vca |
|                            |                                                                         |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TS80C31X2



# 3. Block Diagram





| Table 2. | Pin | Description | for | 40/44 | pin | packages |
|----------|-----|-------------|-----|-------|-----|----------|
|----------|-----|-------------|-----|-------|-----|----------|

|                 | INEMONIC PIN NUMBER TYPE |              |              | NAME AND FUNCTION |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|-----------------|--------------------------|--------------|--------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MNEMONIC        | DIL                      | LCC          | VQFP 1.4     | IYPE              | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| V <sub>SS</sub> | 20                       | 22           | 16           | I                 | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Vss1            |                          | 1            | 39           | Ι                 | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                     |  |
| V <sub>CC</sub> | 40                       | 44           | 38           | Ι                 | <b>Power Supply:</b> This is the power supply voltage for normal, idle and power-<br>down operation                                                                                                                                                                                                                                                                                                                                                  |  |
| P0.0-P0.7       | 39-32                    | 43-36        | 37-30        | I/O               | <b>Port 0</b> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs. Port 0 pins must be polarized to Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also the multiplexed low-order address and data bus during access to external program and data memory. In this application, it uses strong internal pull-up when emitting 1s. |  |
| P1.0-P1.7       | 1-8                      | 2-9          | 40-44<br>1-3 | I/O               | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current because of the internal pull-ups.                                                                                                                                            |  |
| P2.0-P2.7       | 21-28                    | 24-31        | 18-25        | I/O               |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| P3.0-P3.7       | 10-17                    | 11,<br>13-19 | 5,<br>7-13   | I/O               | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Port 3 also serves the special features of the 80C51 family, as listed below.                                                              |  |
|                 | 10                       | 11           | 5            | I                 | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|                 | 11                       | 13           | 7            | 0                 | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|                 | 12                       | 14           | 8            | I                 | <b>INTO</b> (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                 | 13                       | 15           | 9            | I                 | <b>INT1</b> (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                 | 14                       | 16           | 10           | I                 | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                 | 15                       | 17           | 11           | I                 | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                 | 16                       | 18           | 12           | 0                 | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                 | 17                       | 19           | 13           | 0                 | <b>RD</b> (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| Reset           | 9                        | 10           | 4            | Ι                 | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ .                                                                                                                                                                                                                        |  |
| ALE             | 30                       | 33           | 27           | (I) O             | Address Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory.                                                                                            |  |
| PSEN            | 29                       | 32           | 26           | 0                 | <b>Program Store ENable:</b> The read strobe to external program memory. When executing code from the external program memory, <b>PSEN</b> is activated twice each machine cycle, except that two <b>PSEN</b> activations are skipped during each access to external data memory. <b>PSEN</b> is not activated during fetches from internal program memory.                                                                                          |  |
| ĒĀ              | 31                       | 35           | 29           | Ι                 | <b>External Access Enable:</b> $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations.                                                                                                                                                                                                                                                                                                |  |
| XTAL1           | 19                       | 21           | 15           | I                 | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                    |  |
| XTAL2           | 18                       | 20           | 14           | 0                 | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                            |  |



# 6. TS80C31X2 Enhanced Features

In comparison to the original 80C31, the TS80C31X2 implements some new features, which are:

- The X2 option.
- The Dual Data Pointer.
- The 4 level interrupt priority system.
- The power-off flag.
- The ONCE mode.
- Enhanced UART

## 6.1 X2 Feature

The TS80C31X2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
- Save power consumption while keeping same CPU power (oscillator power saving).
- Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes.
- Increase CPU power by 2 while keeping same crystal frequency.

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

#### 6.1.1 Description

The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 1. shows the clock generation block diagram. X2 bit is validated on XTAL1+2 rising edge to avoid glitches when switching from X2 to STD mode. Figure 2. shows the mode switching waveforms.





# **TS80C31X2**



### Table 3. CKCON Register

#### CKCON - Clock Control Register (8Fh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |
|---|---|---|---|---|---|---|----|
| - | - | - | - | - | - | - | X2 |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                     |  |  |  |  |  |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                 |  |  |  |  |  |
| 6             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                 |  |  |  |  |  |
| 5             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                 |  |  |  |  |  |
| 4             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                 |  |  |  |  |  |
| 3             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                 |  |  |  |  |  |
| 2             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                 |  |  |  |  |  |
| 1             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                 |  |  |  |  |  |
| 0             | X2              | <b>CPU and peripheral clock bit</b><br>Clear to select 12 clock periods per machine cycle (STD mode, $F_{OSC}=F_{XTAL}/2$ ).<br>Set to select 6 clock periods per machine cycle (X2 mode, $F_{OSC}=F_{XTAL}$ ). |  |  |  |  |  |

Reset Value = XXXX XXX0b Not bit addressable

For further details on the X2 feature, please refer to ANM072 available on the web (http://www.atmel-wm.com)



## 6.2 Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 (See Table 5.) that allows the program code to switch between them (Refer to Figure 3).



Figure 3. Use of Dual Pointer



#### ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added

00A2 AUXR1 EQU 0A2H 0000 909000MOV DPTR,#SOURCE : address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR,#DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers ; get a byte from SOURCE 000A E0 MOVX A, @DPTR INC DPTR ; increment SOURCE address 000B A3 ; switch data pointers 000C 05A2 INC AUXR1 000E F0 MOVX @DPTR,A ; write the byte to DEST 000F A3 INC DPTR : increment DEST address 0010 70F6 JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.



#### 6.3.5 Reset Addresses

On reset, the SADDR and SADEN registers are initialized to 00h, i.e. the given and broadcast addresses are XXXX (all don't-care bits). This ensures that the serial port will reply to any address, and so, that it is backwards compatible with the 80C51 microcontrollers that do not support automatic address recognition.

#### SADEN - Slave Address Mask Register (B9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable

#### SADDR - Slave Address Register (A9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b Not bit addressable



## 6.4 Interrupt System

The TS80C31X2 has a total of 5 interrupt vectors: two external interrupts ( $\overline{INT0}$  and  $\overline{INT1}$ ), two timer interrupts (timers 0 and 1) and the serial port interrupt. These interrupts are shown in Figure 7.



#### Figure 7. Interrupt Control System

Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 8.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 9.) and in the Interrupt Priority High register (See Table 10.). shows the bit values and priority levels associated with each combination.



#### Table 7. Priority Level Bit Values

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence.

## Table 8. IE Register

| IE - Interrupt Enable Register (A8h) |   |   |    |     |     |     |     |  |  |  |  |
|--------------------------------------|---|---|----|-----|-----|-----|-----|--|--|--|--|
| 7                                    | 6 | 5 | 4  | 3   | 2   | 1   | 0   |  |  |  |  |
| EA                                   | - | - | ES | ET1 | EX1 | ЕТО | EX0 |  |  |  |  |

| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                 |
|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | EA              | Enable All interrupt bit<br>Clear to disable all interrupts.<br>Set to enable all interrupts.<br>If EA=1, each interrupt source is individually enabled or disabled by setting or clearing its own interrupt<br>enable bit. |
| 6             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                             |
| 5             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                                             |
| 4             | ES              | Serial port Enable bit<br>Clear to disable serial port interrupt.<br>Set to enable serial port interrupt.                                                                                                                   |
| 3             | ET1             | Timer 1 overflow interrupt Enable bit           Clear to disable timer 1 overflow interrupt.           Set to enable timer 1 overflow interrupt.                                                                            |
| 2             | EX1             | External interrupt 1 Enable bit<br>Clear to disable external interrupt 1.<br>Set to enable external interrupt 1.                                                                                                            |
| 1             | ET0             | <b>Timer 0 overflow interrupt Enable bit</b><br>Clear to disable timer 0 overflow interrupt.<br>Set to enable timer 0 overflow interrupt.                                                                                   |
| 0             | EX0             | External interrupt 0 Enable bit<br>Clear to disable external interrupt 0.<br>Set to enable external interrupt 0.                                                                                                            |

Reset Value = 0XX0 0000b Bit addressable



| Mode       | Program<br>Memory | ALE | PSEN | PORT0    | PORT1     | PORT2     | PORT3     |
|------------|-------------------|-----|------|----------|-----------|-----------|-----------|
| Idle       | External          | 1   | 1    | Floating | Port Data | Address   | Port Data |
| Power Down | External          | 0   | 0    | Floating | Port Data | Port Data | Port Data |

Table 11. The state of ports during idle and power-down modes



# 6.7 ONCE<sup>TM</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C31X2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C31X2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and  $\overline{\text{PSEN}}$  is high.
- Hold ALE low as RST is deactivated.

While the TS80C31X2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 26. shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

#### Table 12. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |



## 6.8 Power-Off Flag

The power-off flag allows the user to distinguish between a "cold start" reset and a "warm start" reset.

A cold start reset is the one induced by  $V_{CC}$  switch-on. A warm start reset occurs while  $V_{CC}$  is still applied to the device and could be generated for example by an exit from power-down.

The power-off flag (POF) is located in PCON register (See Table 13.). POF is set by hardware when  $V_{CC}$  rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset.

The POF value is only relevant with a Vcc range from 4.5V to 5.5V. For lower Vcc value, reading POF bit will return indeterminate value.

#### Table 13. PCON Register

#### PCON - Power Control Register (87h)

| 7             | 6               | 5                                                                                              | 4                                                      | 3                  | 2                   | 1                  | 0  |  |
|---------------|-----------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|---------------------|--------------------|----|--|
| SMOD1         | SMOD            |                                                                                                | PD                                                     | IDL                |                     |                    |    |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                                                |                                                        | Descrip            | otion               |                    |    |  |
| 7             | SMOD1           | Serial port Mode bi<br>Set to select dou                                                       | <b>t 1</b><br>Ible baud rate in m                      | ode 1, 2 or 3.     |                     |                    |    |  |
| 6             | SMOD0           | Serial port Mode bi<br>Clear to select S<br>Set to to select F                                 | <b>t 0</b><br>M0 bit in SCON re<br>E bit in SCON reg   | egister.<br>ister. |                     |                    |    |  |
| 5             | -               | <b>Reserved</b><br>The value read f                                                            | rom this bit is inde                                   | terminate. Do not  | set this bit.       |                    |    |  |
| 4             | POF             |                                                                                                | ze next reset type.<br>when V <sub>CC</sub> rises fr   | om 0 to its nomina | l voltage. Can also | be set by software | e. |  |
| 3             | GF1             |                                                                                                | <b>ag</b><br>for general purpose<br>eneral purpose usa |                    |                     |                    |    |  |
| 2             | GF0             |                                                                                                | <b>ag</b><br>for general purpose<br>eneral purpose usa |                    |                     |                    |    |  |
| 1             | PD              | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode. |                                                        |                    |                     |                    |    |  |
| 0             | IDL             | Idle mode bit<br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode.  |                                                        |                    |                     |                    |    |  |

Reset Value = 00X1 0000b Not bit addressable



## 7.3 DC Parameters for Standard Voltage

 $\begin{array}{l} TA = 0^{\circ}C \mbox{ to } +70^{\circ}C; \mbox{ } V_{SS} = 0 \mbox{ } V; \mbox{ } V_{CC} = 5 \mbox{ } V \pm 10\%; \mbox{ } F = 0 \mbox{ to } 40 \mbox{ } MHz. \\ TA = -40^{\circ}C \mbox{ to } +85^{\circ}C; \mbox{ } V_{SS} = 0 \mbox{ } V; \mbox{ } V_{CC} = 5 \mbox{ } V \pm 10\%; \mbox{ } F = 0 \mbox{ to } 40 \mbox{ } MHz. \\ \end{array}$ 

| Table 14. | DC | <b>Parameters</b> | in | Standard | Voltage |
|-----------|----|-------------------|----|----------|---------|
|-----------|----|-------------------|----|----------|---------|

| Symbol                            | Parameter                                                    | Min                                                                     | Тур               | Max                                               | Unit        | Test Conditions                                                                                                                     |
|-----------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|---------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                                                                    |                   | 0.2 V <sub>CC</sub> - 0.1                         | v           |                                                                                                                                     |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | 0.2 V <sub>CC</sub> + 0.9                                               |                   | V <sub>CC</sub> + 0.5                             | v           |                                                                                                                                     |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>                                                     |                   | V <sub>CC</sub> + 0.5                             | v           |                                                                                                                                     |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3 <sup>(6)</sup>             |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ m A^{(4)}$ $I_{OL} = 3.5 \ m A^{(4)}$                                                  |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0 <sup>(6)</sup>                    |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ m A^{(4)}$ $I_{OL} = 7.0 \ m A^{(4)}$                                                  |
| V <sub>OL2</sub>                  | Output Low Voltage, ALE, PSEN                                |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ m A^{(4)}$ $I_{OL} = 3.5 \ m A^{(4)}$                                                  |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3                           | $V_{CC} - 0.3$<br>$V_{CC} - 0.7$<br>$V_{CC} - 1.5$                      |                   |                                                   | V<br>V<br>V | $\begin{split} I_{OH} &= -10 \; \mu A \\ I_{OH} &= -30 \; \mu A \\ I_{OH} &= -60 \; \mu A \\ V_{CC} &= 5 \; V \pm 10\% \end{split}$ |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                                  | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -200 \ \mu A$<br>$I_{OH} = -3.2 \ m A$<br>$I_{OH} = -7.0 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$                              |
| V <sub>OH2</sub>                  | Output High Voltage, ALE, PSEN                               | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -100 \ \mu A$ $I_{OH} = -1.6 \ m A$ $I_{OH} = -3.5 \ m A$ $V_{CC} = 5 \ V \pm 10\%$                                       |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                                                                      | 90 <sup>(5)</sup> | 200                                               | kΩ          |                                                                                                                                     |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2 and 3                     |                                                                         |                   | -50                                               | μΑ          | Vin = 0.45 V                                                                                                                        |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                                                                         |                   | ±10                                               | μΑ          | 0.45 V < Vin < V <sub>CC</sub>                                                                                                      |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3             |                                                                         |                   | -650                                              | μΑ          | Vin = 2.0 V                                                                                                                         |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                                    |                                                                         |                   | 10                                                | pF          | $Fc = 1 MHz$ $TA = 25^{\circ}C$                                                                                                     |
| I <sub>PD</sub>                   | Power Down Current                                           |                                                                         | 20 <sup>(5)</sup> | 50                                                | μΑ          | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}^{(3)}$                                                                        |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |                   | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4 | mA          | $V_{CC} = 5.5 V^{(1)}$                                                                                                              |



## 7.5 AC Parameters

#### 7.5.1 Explanation of the AC Symbols

Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for.

Example:  $T_{AVLL}$  = Time for Address Valid to ALE Low. T<sub>LLPL</sub> = Time for ALE Low to PSEN Low.

TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0$  V;  $V_{CC} = 5$  V ± 10%; -M and -V ranges. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0$  V;  $V_{CC} = 5$  V ± 10%; -M and -V ranges. TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC} < 5.5$  V; -L range. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0$  V; 2.7 V <  $V_{CC} < 5.5$  V; -L range.

Table 16. gives the maximum applicable load capacitance for Port 0, Port 1, 2 and 3, and ALE and  $\overline{\text{PSEN}}$  signals. Timings will be guaranteed if these capacitances are respected. Higher capacitance values can be used, but timings will then be degraded.

|              | -M  | -V | -L  |
|--------------|-----|----|-----|
| Port 0       | 100 | 50 | 100 |
| Port 1, 2, 3 | 80  | 50 | 80  |
| ALE / PSEN   | 100 | 30 | 100 |

| Table 16. | Load | Capacitance            | versus | speed  | range. | in | рF |
|-----------|------|------------------------|--------|--------|--------|----|----|
|           |      | Capacita in the second |        | Spece. |        |    | r- |

Table 18., Table 21. and Table 24. give the description of each AC symbols.

Table 19., Table 22. and Table 25. give for each range the AC parameter.

Table 20., Table 23. and Table 26. give the frequency derating formula of the AC parameter. To calculate each AC symbols, take the x value corresponding to the speed grade you need (-M, -V or -L) and replace this value in the formula. Values of the frequency must be limited to the corresponding speed grade:

Table 17. Max frequency for derating formula regarding the speed grade

|            | -M X1 mode | -M X2 mode | -V X1 mode | -V X2 mode | -L X1 mode | -L X2 mode |
|------------|------------|------------|------------|------------|------------|------------|
| Freq (MHz) | 40         | 20         | 40         | 30         | 30         | 20         |
| T (ns)     | 25         | 50         | 25         | 33.3       | 33.3       | 50         |

Example:

 $T_{LLIV}$  in X2 mode for a -V part at 20 MHz (T =  $1/20^{E6}$  = 50 ns):

x= 25 (Table 20.)

T = 50 ns

 $T_{LLIV} = 2T - x = 2 \times 50 - 25 = 75$ ns



| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | x                 | х         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | x                 | х         | 10 | 10 | 10 | ns    |

## 7.5.3 External Program Memory Read Cycle



Figure 14. External Program Memory Read Cycle



| Speed             |     | M<br>MHz | X2 1<br>30 M | V<br>node<br>MHz<br>z equiv. | standa | V<br>rd mode<br>MHz | X2 1<br>20 N | L<br>node<br>MHz<br>z equiv. | standa | L<br>rd mode<br>MHz | Units |
|-------------------|-----|----------|--------------|------------------------------|--------|---------------------|--------------|------------------------------|--------|---------------------|-------|
| Symbol            | Min | Max      | Min          | Max                          | Min    | Max                 | Min          | Max                          | Min    | Max                 |       |
| T <sub>RLRH</sub> | 130 |          | 85           |                              | 135    |                     | 125          |                              | 175    |                     | ns    |
| T <sub>WLWH</sub> | 130 |          | 85           |                              | 135    |                     | 125          |                              | 175    |                     | ns    |
| T <sub>RLDV</sub> |     | 100      |              | 60                           |        | 102                 |              | 95                           |        | 137                 | ns    |
| T <sub>RHDX</sub> | 0   |          | 0            |                              | 0      |                     | 0            |                              | 0      |                     | ns    |
| T <sub>RHDZ</sub> |     | 30       |              | 18                           |        | 35                  |              | 25                           |        | 42                  | ns    |
| T <sub>LLDV</sub> |     | 160      |              | 98                           |        | 165                 |              | 155                          |        | 222                 | ns    |
| T <sub>AVDV</sub> |     | 165      |              | 100                          |        | 175                 |              | 160                          |        | 235                 | ns    |
| T <sub>LLWL</sub> | 50  | 100      | 30           | 70                           | 55     | 95                  | 45           | 105                          | 70     | 130                 | ns    |
| T <sub>AVWL</sub> | 75  |          | 47           |                              | 80     |                     | 70           |                              | 103    |                     | ns    |
| T <sub>QVWX</sub> | 10  |          | 7            |                              | 15     |                     | 5            |                              | 13     |                     | ns    |
| T <sub>QVWH</sub> | 160 |          | 107          |                              | 165    |                     | 155          |                              | 213    |                     | ns    |
| T <sub>WHQX</sub> | 15  |          | 9            |                              | 17     |                     | 10           |                              | 18     |                     | ns    |
| T <sub>RLAZ</sub> |     | 0        |              | 0                            |        | 0                   |              | 0                            |        | 0                   | ns    |
| T <sub>WHLH</sub> | 10  | 40       | 7            | 27                           | 15     | 35                  | 5            | 45                           | 13     | 53                  | ns    |

Table 22. AC Parameters for a Fix Clock



| Symbol            | Туре | Standard<br>Clock | X2 Clock | -М  | -V  | -L  | Units |
|-------------------|------|-------------------|----------|-----|-----|-----|-------|
| T <sub>XLXL</sub> | Min  | 12 T              | 6 T      |     |     |     | ns    |
| T <sub>QVHX</sub> | Min  | 10 T - x          | 5 T - x  | 50  | 50  | 50  | ns    |
| T <sub>XHQX</sub> | Min  | 2 T - x           | T - x    | 20  | 20  | 20  | ns    |
| T <sub>XHDX</sub> | Min  | х                 | х        | 0   | 0   | 0   | ns    |
| T <sub>XHDV</sub> | Max  | 10 T - x          | 5 T- x   | 133 | 133 | 133 | ns    |

 Table 26. AC Parameters for a Variable Clock: derating formula

## 7.5.8 Shift Register Timing Waveforms



Figure 17. Shift Register Timing Waveforms

# TS80C31X2



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

#### 7.5.13 Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A=25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.



# 8. Ordering Information



Table 28. Maximum Clock Frequency

| Code                                   | -M | -V        | -L        | Unit |
|----------------------------------------|----|-----------|-----------|------|
| Standard Mode, oscillator frequency    | 40 | 40        | 30        | MHz  |
| Standard Mode, internal frequency      | 40 | 40        | 30        |      |
| X2 Mode, oscillator frequency          | 20 | 30        | 20        | MHz  |
| X2 Mode, internal equivalent frequency | 40 | <b>60</b> | <b>40</b> |      |





#### Table 29. Possible Ordering Entries

|      | TS80C31X2 ROMless |
|------|-------------------|
| -MCA | Х                 |
| -MCB | Х                 |
| -MCC | Х                 |
| -MCE | Х                 |
| -VCA | Х                 |
| -VCB | Х                 |
| -VCC | Х                 |
| -VCE | Х                 |
| -LCA | Х                 |
| -LCB | Х                 |
| -LCC | Х                 |
| -LCE | Х                 |
| -MIA | Х                 |
| -MIB | Х                 |
| -MIC | Х                 |
| -MIE | Х                 |
| -VIA | Х                 |
| -VIB | Х                 |
| -VIC | Х                 |
| -VIE | Х                 |
| -LIA | Х                 |
| -LIB | Х                 |
| -LIC | Х                 |
| -LIE | Х                 |
| -EA  | Х                 |
| -EB  | Х                 |
| -EC  | Х                 |
| -EE  | Х                 |

- -Ex for samples
- Tape and Reel available for B, C and E packages
- Dry pack mandatory for E packages