Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | F <sup>2</sup> MC-8L | | Core Size | 8-Bit | | Speed | 10MHz | | Connectivity | EBI/EMI, Serial I/O, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | Mask ROM | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 6V | | Data Converters | A/D 8x10b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-BQFP | | Supplier Device Package | 64-QFP (14x20) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/mb89635rpf-g-1487e1 | | | | # **■ PRODUCT LINEUP** | Part number | | | | | | | | | | |-------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--| | Item | MB89635R | MB89636R | MB89637R | MB89P637 | MB89PV630 | | | | | | Classification | | ass-produced product | One-time<br>PROM<br>product | Piggyback/<br>evaluation product<br>(for evaluation and<br>development) | | | | | | | ROM size | | | 32 K × 8 bits<br>(internal mask<br>ROM) | 32 K × 8 bits<br>(Internal PROM,<br>to be programmed<br>with general-<br>purpose<br>EPROM<br>programmer) | 32 K × 8 bits<br>(external ROM) | | | | | | RAM size | 512×8 bits | 768 × 8 bits | 1024 × 8 bits | 1024 × 8 bits | 1024 × 8 bits | | | | | | CPU functions | Instruction bit le<br>Instruction lengt<br>Data bit length:<br>Minimum execu | The number of instruction ns: 136 Instruction bit length: 8 bits Instruction length: 1 to 3 bytes | | | | | | | | | Ports | Input ports: Output ports (N I/O ports (N-ch Output ports (C I/O ports (CMO: Total: | open-drain):<br>MOS): | as peripherals.) as peripherals.) as peripherals.) as bus control.) serve as bus pins | and peripherals.) | | | | | | | Watch timer | | 21 bits × 1 (in m | ain clock)/15 bits × | 1 (at 32.768 kHz) | | | | | | | 8-bit PWM<br>timer | | channels | | rating clock cycle: 0.<br>: 51.2 μs to 839 ms) | | | | | | | 8-bit pulse<br>width count<br>timer | 8-bit reload tim<br>8-bit pulse w | er operation (toggle | d output capable, o operation (capable) | rating clock cycle: 0. perating clock cycle of continuous measwidth/ from 1 to 1/from | : 0.4 to 12.8 µs)<br>urement, and | | | | | | 16-bit timer/<br>counter | 16-bit ev | | ration (operating cloon (rising edge/fallin | ock cycle: 0.4 μs)<br>g edge/both edge s | electable) | | | | | | 8-bit serial I/O | (one ex | One clock se | 8 bits<br>first/MSB first selected<br>electable from four to<br>ree internal shift clo | | 12.8 μs) | | | | | | UART | | Transfer | itching two I/O syste<br>data length (6, 7, a<br>0 to 62500 bps. at 1 | nd 8 bits) | | | | | | | 10-bit A/D<br>converter | Capable | Transfer rate (300 to 62500 bps. at 10 MHz oscillation) 10-bit resolution × 8 channels A/D conversion mode (conversion time: 13.2 μs) Sense mode (conversion time: 7.2 μs) Capable of continuous activation by an external activation or an internal timer | | | | | | | | - Other specifications Both MB89630 series and MB89635R/636R/637R is the same. - Electrical specifications/electrical characteristics Electrical specifications of the MB89635R/636R/637R series are the same as that of the MB89630 series. Electrical characteristics of both the series are much the same. ## ■ CORRESPONDENCE BETWEEN THE MB89630 AND MB89630R SERIES - The MB89630R series is the reduction version of the MB89630 series. - The the MB89630 and MB89630R series consist of the following products: | MB89630 series | MB89635 | MB89636 | MB89637 | MB89P637 | MB89PV630 | |-----------------|----------|----------|----------|------------|--------------| | MB89630R series | MB89635R | MB89636R | MB89637R | WID091 037 | INIDOSE VOSU | ## **■ PIN DESCRIPTION** | | Pin no. | | | Cincuit | | |--------------------|----------|------------------|------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SH-DIP*1<br>MDIP*2 | QFP2*3 | QFP1*4<br>MQFP*5 | Pin name | Circuit<br>type | Function | | 30 | 22 | 23 | X0 | Α | Main clock crystal oscillator pins | | 31 | 23 | 24 | X1 | | | | 28 | 20 | 21 | MOD0 | D | Operating mode selection pins | | 29 | 21 | 22 | MOD1 | | Connect directly to Vcc or Vss. | | 27 | 19 | 20 | RST | С | Reset I/O pin This pin is an N-ch open-drain output type with a pull-up resistor, and a hysteresis input type. "L" is output from this pin by an internal reset source. The internal circuit is initialized by the input of "L". | | 56 to 49 | 48 to 41 | 49 to 42 | P00/AD0 to<br>P07/AD7 | F | General-purpose I/O ports When an external bus is used, these ports function as the multiplex pins of the lower address output and the data I/O. | | 48 to 41 | 40 to 33 | 41 to 34 | P10/A08 to<br>P17/A157 | F | General-purpose I/O ports When an external bus is used, these ports function as an upper address output. | | 40 | 32 | 33 | P20/BUFC | Н | General-purpose output port When an external bus is used, this port can also be used as a buffer control output by setting the BCTR. | | 39 | 31 | 32 | P21/HAK | Н | General-purpose output port When an external bus is used, this port can also be used as a hold acknowledge by setting the BCTR. | | 38 | 30 | 31 | P22/HRQ | F | General-purpose output port When an external bus is used, this port can also be used as a hold request input by setting the BCTR. | | 37 | 29 | 30 | P23/RDY | F | General-purpose output port When an external bus is used, this port functions as a ready input. | | 36 | 28 | 29 | P24/CLK | Н | General-purpose output port When an external bus is used, this port functions as a clock output. | | 35 | 27 | 28 | P25/WR | Н | General-purpose output port When an external bus is used, this port functions as a write signal output. | | 34 | 26 | 27 | P26/RD | Н | General-purpose output port When an external bus is used, this port functions as a read signal output. | \*1: DIP-64P-M01 \*4: FPT-64P-M06 \*5: MQP-M64C-P01 (Continued) \*2: MDP-64C-P02 \*3: FPT-64P-M23 ### **■ HANDLING DEVICES** ### 1. Preventing Latchup Latchup may occur on CMOS ICs if voltage higher than Vcc or lower than Vss is applied to input and output pins other than medium- and high-voltage pins or if higher than the voltage which shows on "1. Absolute Maximum Ratings" in section "■ Electrical Characteristics" is applied between Vcc and Vss. When latchup occurs, power supply current increases rapidly and might thermally damage elements. When using, take great care not to exceed the absolute maximum ratings. Also, take care to prevent the analog power supply (AVcc and AVR) and analog input from exceeding the digital power supply (Vcc) when the analog system power supply is turned on and off. ### 2. Treatment of Unused Input Pins Leaving unused input pins open could cause malfunctions. They should be connected to a pull-up or pull-down resistor. ### 3. Treatment of Power Supply Pins on Microcontrollers with A/D and D/A Converters Connect to be AVcc = DAVC = Vcc and AVss = AVR = Vss even if the A/D and D/A converters are not in use. ### 4. Treatment of N.C. Pins Be sure to leave (internally connected) N.C. pins open. ### 5. Power Supply Voltage Fluctuations Although Vcc power supply voltage is assured to operate within the rated range, a rapid fluctuation of the voltage could cause malfunctions, even if it occurs within the rated range. Stabilizing voltage supplied to the IC is therefore important. As stabilization guidelines, it is recommended to control power so that Vcc ripple fluctuations (P-P value) will be less than 10% of the standard Vcc value at the commercial frequency (50 Hz to 60 Hz) and the transient fluctuation rate will be less than 0.1 V/ms at the time of a momentary fluctuation such as when power is switched. ### 6. Precautions when Using an External Clock When an external clock is used, oscillation stabilization time is required even for power-on reset (option selection) and wake-up from stop mode. # ■ I/O MAP | Address | Read/write | Register name | Register description | |-----------------|------------|---------------|------------------------------------| | 00н | (R/W) | PDR0 | Port 0 data register | | 01н | (W) | DDR0 | Port 0 data direction register | | 02н | (R/W) | PDR1 | Port 1 data register | | 03н | (W) | DDR1 | Port 1 data direction register | | 04н | (R/W) | PDR2 | Port 2 data register | | 05н | (W) | BCTR | External bus pin control register | | 06н | | Vac | cancy | | 07н | (R/W) | SYCC | System clock control register | | 08н | (R/W) | STBC | System clock control register | | 09н | (R/W) | WDTE | Watchdog timer control register | | ОАн | (R/W) | TBCR | Timebase timer control register | | 0Вн | (R/W) | WPCR | Watch prescaler control register | | 0Сн | (R/W) | CHG3 | Port 3 switching register | | 0Дн | (R/W) | PDR3 | Port 3 data register | | 0Ен | (W) | DDR3 | Port 3 data direction register | | 0Fн | (R/W) | PDR4 | Port 4 data register | | 10н | (W) | DDR4 | Port 4 data direction register | | 11н | (R/W) | BUZR | Buzzer register | | 12н | (R/W) | PDR5 | Port 5 data register | | 13н | (R/W) | PDR6 | Port 6 data register | | 14н | (R) | PDR7 | Port 7 data register | | 15н | (R/W) | PCR1 | PWC pulse width control register 1 | | 16н | (R/W) | PCR2 | PWC pulse width control register 2 | | 17н | (R/W) | RLBR | PWC reload buffer register | | 18н | (R/W) | TMCR | 16-bit timer control register | | 19н | (R/W) | TCHR | 16-bit timer count register (H) | | 1Ан | (R/W) | TCLR | 16-bit timer count register (L) | | 1Вн | | Vac | cancy | | 1Сн | (R/W) | SMR1 | Serial mode register | | 1Dн | (R/W) | SDR1 | Serial data register | | 1Ен | | Vac | cancy | | 1F <sub>H</sub> | | Vac | cancy | ## 3. DC Characteristics $(AVcc = Vcc = 5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Donomoton | 0 | Din nama | • | - 100 - 0.0 | Value | - 100 - 0.0 | | = -40°C to +85°C) | |--------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------|------------------|-------------|-------|-------------|------|----------------------------------------| | Parameter | Symbol | Pin name | Condition | Min. | Тур. | Max. | Unit | Remarks | | | V <sub>IH1</sub> | P00 to P07, P10 to P17,<br>P22, P23, P31, P34,<br>P37, P41, P43,<br>P51 to P53 | | 0.7 Vcc | _ | Vcc + 0.3 | V | P51 to P53<br>with pull-up<br>resistor | | "H" level input | V <sub>IH2</sub> | P51 to P53 | | 0.7 Vcc | _ | Vss + 6.0 | V | Without pull-up resistor | | voltage | Vihs | RST, MOD0, MOD1,<br>P30, P32, P33, P35,<br>P36, P40, P42,P50,<br>P72 to P74 | | 0.8 Vcc | | Vcc + 0.3 | ٧ | P50 with pull-up resistor | | | VIHS2 | P50, P70, P71 | | 0.8 Vcc | _ | Vss + 6.0 | ٧ | Without pull-up resistor | | "L" level input<br>voltage | VIL | P00 to P07, P10 to P17,<br>P22, P23, P31, P34,<br>P37, P41, P43 | | Vss - 0.3 | | 0.3 Vcc | V | | | | Vils | P30, P32, P33, P35,<br>P36, P40, P42,<br>P50 to P53,<br>P70 to P74,<br>RST,<br>MOD0, MOD1 | | Vss - 0.3 | _ | 0.2 Vcc | V | | | Open-drain output pin application voltage | VD | P50 to P53 | | Vss-0.3 | _ | Vss + 6.0 | V | | | "H" level output voltage | Vон | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P43 | Iон = −2.0 mA | 4.0 | | _ | V | | | "L" level output<br>voltage | Vol | P00 to P07, P10 to P17,<br>P20 to P27, P30 to P37,<br>P40 to P43, P50 to P53,<br>P60 to P67, RST | loL = 4.0 mA | _ | _ | 0.4 | V | | | Input leakage<br>current<br>(Hi-z output<br>leakage current) | lu | P00 to P07, P10 to P17,<br>P20 to P23, P30 to P37,<br>P40 to P43, P50 to P53,<br>P70 to P74,<br>MOD0, MOD1 | 0.0 V < Vı < Vcc | _ | _ | ±5 | μΑ | Without pull-up resistor | $(AVcc = Vcc = 5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Danamatan | | Din nama | | | | Value | | | Dama anlas | |-----------------------|-------------------|------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------|------|-------|------|------|----------------------------------| | Parameter | Symbol | Pin name | | Condition | Min. | Тур. | Max. | Unit | Remarks | | Pull-up<br>resistance | Rpull | P00 to P07, P10 to P17,<br>P30 to P37, P40 to P43,<br>P50 to P53, P72 to P74 | Vı = | = 0.0 V | 25 | 50 | 100 | kΩ | With pull-up resistor | | | Icc1 | | Vcc | = 10 MHz<br>= 5.0 V<br><sup>2</sup> = 0.4 μs | _ | 12 | 20 | mA | | | | Icc2 | | FcH = 10 MHz<br>Vcc = 3.0 V | | _ | 1.0 | 2 | mA | MB89635R/<br>636R/637R/<br>PV630 | | | | | <b>L</b> inst | $^2 = 6.4 \mu s$ | _ | 1.5 | 2.5 | mA | MB89P637 | | | Iccs <sub>1</sub> | | node | FcH = 10 MHz<br>Vcc = 5.0 V<br>$t_{inst}^{*2}$ = 0.4 $\mu$ s | _ | 3 | 7 | mA | | | | Iccs2 | | Sleep mode | FcH = 10 MHz<br>Vcc = 3.0 V<br>t <sub>inst*2</sub> = 6.4 μs | _ | 0.5 | 1.5 | mA | | | Power supply | Iccl | - | | = 32.768 kHz,<br>= 3.0 V<br>oclock mode | _ | 50 | 100 | μΑ | MB89635R/<br>636R/637R/<br>PV630 | | current*1 | | Vcc | Subclock Hode | | _ | 500 | 700 | μΑ | MB89P637 | | | Iccls | | FcL = 32.768 kHz,<br>Vcc = 3.0 V<br>Subclock sleep<br>mode | | _ | 25 | 50 | μΑ | | | | Ісст | | | = 32.768 kHz,<br>= 3.0 V<br>fatch mode<br>ain clock stop<br>ode at dual-<br>ock system | _ | 3 | 15 | μА | | | | Іссн | | | = +25°C<br>ubclock stop<br>ode<br>ain clock stop<br>ode at single-<br>ock system | _ | _ | 1 | μА | | ### (Continued) $(AVcc = Vcc = 5.0 \text{ V}, AVss = Vss = 0.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C})$ | Parameter | Symbol Pin name | | Condition | | Value | | Unit | Remarks | |------------------------|-----------------|----------------------------------------|----------------------------------------------------------------------|------|-------|------|-------|---------| | Parameter | Syllibol | Fili liallie | Condition | Min. | Тур. | Max. | Oilit | Remarks | | Power supply current*1 | IA | | FcH = 10 MHz,<br>when A/D<br>conversion<br>operates. | _ | 6 | _ | mA | | | | Іан | AVcc | FcH = 10 MHz,<br>TA = +25°C,<br>when A/D<br>conversion in<br>a stop. | _ | _ | 1 | μА | | | Input capacitance | CIN | Other than AVcc,<br>AVss, Vcc, and Vss | f = 1 MHz | _ | 10 | _ | pF | | <sup>\*1:</sup> The power supply current is measured at the external clock. In the case of the MB89PV630, the current consumed by the connected EPROM and ICE is not counted. ### 4. AC Characteristics ## (1) Reset Timing $(Vcc = 5.0 V \pm 10\%, AVss = Vss = 0.0 V, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ | Parameter | Symbol | Condition | Valu | ue | Unit | Remarks | |---------------------|---------------|-----------|----------|------|------|---------| | | Syllibol | | Min. | Max. | | | | RST "L" pulse width | <b>t</b> zlzh | _ | 48 theyl | _ | ns | | <sup>\*2:</sup> For information on tinst, see "(4) Instruction Cycle" in "4. AC Characteristics". ## (7) Bus Write Timing $(Vcc = 5.0 V \pm 10\%, Fch = 10 MHz, AVss = Vss = 0.0 V, Ta = -40°C to +85°C)$ | Doromotor | Symbol | Symbol Pin name | | Value | 9 | Unit | Remarks | |--------------------------------------------------------------------|---------------|-------------------|-----------|------------------------------------|------|------|---------| | Parameter | Symbol | Pili liallie | Condition | Min. | Max. | Onit | Remarks | | Valid address $\rightarrow$ ALE $↓$ time | tavll | AD7 to AD0, | | 1/4 t <sub>inst</sub> *1 – 64 ns*2 | _ | μs | | | ALE $\downarrow$ time $\rightarrow$ address loss time | tLLAX | ALE<br>A15 to A08 | | 5 | _ | ns | | | Valid address $\rightarrow$ WR ↓ time | tavwl | WR, ALE | | 1/4 t <sub>inst</sub> *1 – 60 ns*2 | _ | μs | | | WR pulse width | twlwh | WR | | 1/2 t <sub>inst</sub> *1 – 20 ns*2 | _ | μs | | | Write data $\rightarrow \overline{\text{WR}} \uparrow \text{time}$ | tovwh | AD7 to AD0, WR | | 1/2 t <sub>inst</sub> *1 – 60 ns*2 | _ | μs | | | $\overline{ m WR} \uparrow ightarrow$ address loss time | twhax | WR, A15 to A08 | _ | 1/4 t <sub>inst</sub> *1 – 40 ns*2 | _ | μs | | | $\overline{ m WR} \uparrow ightarrow$ data hold time | twhox | AD7 to AD0, WR | | 1/4 t <sub>inst</sub> *1 – 40 ns*2 | _ | μs | | | $\overline{WR} \uparrow \to ALE \uparrow time$ | twhlh | WR, ALE | | 1/4 t <sub>inst</sub> *1 – 40 ns*2 | _ | μs | | | $\overline{WR} \downarrow \to CLK \uparrow time$ | <b>t</b> wlch | WR, CLK | | 1/4 t <sub>inst</sub> *1 – 40 ns*2 | _ | μs | | | $CLK \downarrow \rightarrow \overline{WR} \uparrow time$ | tclwh | WIX, OLIX | | 0 | _ | ns | | | ALE pulse width | tuhll | ALE | | 1/4 tinst*1 – 35 ns*2 | _ | μs | | | ALE $\downarrow \rightarrow$ CLK $\uparrow$ time | <b>t</b> llch | ALE,CLK | | 1/4 t <sub>inst</sub> *1 – 30 ns*2 | _ | μs | | <sup>\*1:</sup> For information on t<sub>inst</sub>, see "(4) Instruction Cycle". <sup>\*2:</sup> This characteristics are also applicable to the bus read timing. ## (8) Ready Input Timing (Vcc = 5.0 V $\pm$ 10%, FcH = 10 MHz, AVss = Vss= 0.0 V, TA = $-40^{\circ}$ C to $+85^{\circ}$ C) | Parameter | Symbol | Symbol Pin name | | Va | lue | Unit | Remarks | | |---------------------------------------------|--------|-----------------|-----------|------|------|------|-------------|--| | rarameter | Symbol | Fili liaille | Condition | Min. | Max. | Oill | I/Cilial KS | | | RDY valid $\rightarrow$ CLK $\uparrow$ time | tyvcн | RDY, CLK | | 60 | _ | ns | * | | | $CLK \uparrow \to RDY$ loss time | tchyx | NDI, CLK | | 0 | _ | ns | * | | \*: This characteristics are also applicable to the read cycle. # (9) Serial I/O Timing (Vcc = 5.0 V±10%, FcH = 10 MHz, AVss = Vss= 0.0 V, TA = $-40^{\circ}$ C to +85°C) | Doromotor | Symbol | Pin name | Condition | Va | lue | Unit | Remarks | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------------|---------------------------------|-------------------------|------|-------|---------| | Parameter | Symbol | Fill flame | Condition | Min. | Max. | Offic | Remarks | | Serial clock cycle time | tscyc | SCK1, UCK1,<br>UCK2 | | 2 tinst* | _ | μs | | | $\begin{array}{c} SCK1 \downarrow \to SO1 \; time \\ UCK1 \downarrow \to UO1 \; time \\ UCK2 \downarrow \to UO2 \; time \end{array}$ | tslov | SCK1, SO1<br>UCK1, UO1<br>UCK2, UO2 | Internal<br>shift clock<br>mode | -200 | 200 | ns | | | Valid SI1 → SCK1 ↑<br>Valid UI1 → UCK1 ↑<br>Valid UI2 → UCK2 ↑ | <b>t</b> ivsH | SI1, SCK1<br>UI1, UCK1<br>UI2, UCK2 | | 1/2 <b>t</b> inst* | _ | μs | | | $\begin{array}{c} SCK1 \uparrow \to valid \; SI1 \; hold \; time \\ UCK1 \uparrow \to valid \; UI1 \; hold \; time \\ UCK2 \uparrow \to valid \; UI2 \; hold \; time \\ \end{array}$ | <b>t</b> shix | SCK1, SI1<br>UCK1, UI1<br>UCK2, UI2 | | 1/2 <b>t</b> inst* | _ | μs | | | Serial clock "H" pulse width | <b>t</b> shsl | SCK1, UCK1,<br>UCK2 | | 1 tinst* | _ | μs | | | Serial clock "L" pulse width | <b>t</b> slsh | SCK1, UCK1,<br>UCK2 | | 1 tinst* | _ | μs | | | $\begin{array}{c} SCK1 \downarrow \to SO1 \; time \\ UCK1 \downarrow \to UO1 \; time \\ UCK2 \downarrow \to UO2 \; time \end{array}$ | tslov | SCK1, SO1<br>UCK1, UO1<br>UCK2, UO2 | External shift clock | 0 | 200 | ns | | | Valid SI1 → SCK1 ↑<br>Valid UI1 → UCK1 ↑<br>Valid UI2 → UCK2 ↑ | <b>t</b> ivsH | SI1, SCK1<br>UI1, UCK1<br>UI2, UCK2 | mode | 1/2 <b>t</b> inst* | _ | μs | | | $\begin{array}{c} SCK1 \downarrow \to valid \; SI1 \; hold \; time \\ UCK1 \downarrow \to valid \; UI1 \; hold \; time \\ UCK2 \downarrow \to valid \; UI2 \; hold \; time \\ \end{array}$ | <b>t</b> shix | SCK1, SI1<br>UCK1, UI1<br>UCK2, UI2 | | 1/2 t <sub>inst</sub> * | _ | μs | | <sup>\*:</sup> For information on t<sub>inst</sub>, see "(4) Instruction Cycle". ### 6. A/D Converter Glossary - Resolution - Analog changes that are identifiable with the A/D converter - Linearity error - The deviation of the straight line connecting the zero transition point ("00 0000 0000" $\leftrightarrow$ "00 0000 0001") with the full-scale transition point ("11 1111 1110" $\leftrightarrow$ "11 1111 1111") from actual conversion characteristics - · Differential linearity error - The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value - Total error (unit: LSB) - The difference between theoretical and actual conversion values caused by the zero transition error, full-scale transition error, linearity error, quantization error, and noise ### 7. Notes on Using A/D Converter ### • Input impedance of the analog input pins The output impedance of the external circuit for the analog input must satisfy the following conditions. If the output impedance of the external circuit is too high, an analog voltage sampling time might be insufficient (sampling time = 6 $\mu$ s at 10 MHz oscillation.) Therefore, it is recommended to keep the output impedance of the external circuit below 10 k $\Omega$ . #### Error The smaller the | AVR-AVss |, the greater the error would become relatively. ## **■ CHARACTERISTICS EXAMPLE** ### (1) "L" Level Output Voltage ### (2) "H" Level Output Voltage ### (3) "H" Level Input Voltage/"L" Level Input **Voltage (CMOS Input)** ### (4) "H" Level Input Voltage/"L" Level Input Voltage (Hysteresis Input) characteristics is set to "H" level VILs: Threshold as the input voltage in hysteresis characteristics is set to "L" level ### (Continued) ## (6) Pull-up Resistance # **■ MASK OPTIONS** | No. | Part number | MB89635R<br>MB89636R<br>MB89637R | MB89P637 | MB89PV630 | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------|--------------------------------------------------------------------| | | Specifying procedure | Specify when<br>ordering<br>masking | Set with EPROM programmer | Setting not possible | | 1 | Pull-up resistors P00 to P07, P10 to P17, P30 to P37, P40 to P43, P50 to P53, P72 to P74 | Selectable by pin | Can be set per pin* | Fixed to "without pull-up resistor" | | 2 | Power-on reset Selection With power-on reset Without power-on reset | Selectable | Setting possible | Fixed to "with power-on reset" | | 3 | Selection of the main clock oscillation stabilization time (at 10 MHz) 218/FcH (Approx. 26.2 ms) 217/FcH (Approx. 13.1 ms) 214/FcH (Approx. 1.6 ms) 24/FcH (Approx. 1.6 μs) FcH: Main clock frequency | Selectable | Setting possible | Fixed to 2 <sup>18</sup> /F <sub>CH</sub><br>(Approx. 26.2 ms) | | 4 | Reset pin output Reset output provided No reset output | Selectable | Setting possible | Fixed to "with reset output" | | 5 | Single/dual-clock system option Single clock Dual clock | Selectable | Setting possible | MB89PV630-101 Single-clock system MB89PV630-102 Dual-clock systems | <sup>\*:</sup> For P50 to P53, fixed to "Without pull-up resistor." ## **■ PACKAGE DIMENSIONS** Please confirm the latest Package dimension by following URL. http://edevice.fujitsu.com/package/en-search/ (Continued) 51 # **FUJITSU MICROELECTRONICS LIMITED** Shinjuku Dai-Ichi Seimei Bldg., 7-1, Nishishinjuku 2-chome, Shinjuku-ku, Tokyo 163-0722, Japan Tel: +81-3-5322-3329 http://jp.fujitsu.com/fml/en/ For further information please contact: ### **North and South America** FUJITSU MICROELECTRONICS AMERICA, INC. 1250 E. Arques Avenue, M/S 333 Sunnyvale, CA 94085-5401, U.S.A. Tel: +1-408-737-5600 Fax: +1-408-737-5999 http://www.fma.fujitsu.com/ #### **Europe** FUJITSU MICROELECTRONICS EUROPE GmbH Pittlerstrasse 47, 63225 Langen, Germany Tel: +49-6103-690-0 Fax: +49-6103-690-122 http://emea.fujitsu.com/microelectronics/ #### Korea FUJITSU MICROELECTRONICS KOREA LTD. 206 Kosmo Tower Building, 1002 Daechi-Dong, Gangnam-Gu, Seoul 135-280, Republic of Korea Tel: +82-2-3484-7100 Fax: +82-2-3484-7111 http://kr.fujitsu.com/fmk/ ### **Asia Pacific** FUJITSU MICROELECTRONICS ASIA PTE. LTD. 151 Lorong Chuan, #05-08 New Tech Park 556741 Singapore Tel: +65-6281-0770 Fax: +65-6281-0220 http://www.fmal.fujitsu.com/ FUJITSU MICROELECTRONICS SHANGHAI CO., LTD. Rm. 3102, Bund Center, No.222 Yan An Road (E), Shanghai 200002, China Tel: +86-21-6146-3688 Fax: +86-21-6335-1605 http://cn.fujitsu.com/fmc/ FUJITSU MICROELECTRONICS PACIFIC ASIA LTD. 10/F., World Commerce Centre, 11 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: +852-2377-0226 Fax: +852-2376-3269 http://cn.fujitsu.com/fmc/en/ Specifications are subject to change without notice. For further information please contact each office. ### All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with sales representatives before ordering. The information, such as descriptions of function and application circuit examples, in this document are presented solely for the purpose of reference to show examples of operations and uses of FUJITSU MICROELECTRONICS device; FUJITSU MICROELECTRONICS does not warrant proper operation of the device with respect to use based on such information. When you develop equipment incorporating the device based on such information, you must assume any responsibility arising out of such use of the information. FUJITSU MICROELECTRONICS assumes no liability for any damages whatsoever arising out of the use of the information. Any information in this document, including descriptions of function and schematic diagrams, shall not be construed as license of the use or exercise of any intellectual property right, such as patent right or copyright, or any other right of FUJITSU MICROELECTRONICS or any third party or does FUJITSU MICROELECTRONICS warrant non-infringement of any third-party's intellectual property right or other right by using such information. FUJITSU MICROELECTRONICS assumes no liability for any infringement of the intellectual property rights or other rights of third parties which would result from the use of information contained herein. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that FUJITSU MICROELECTRONICS will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. Exportation/release of any products described in this document may require necessary procedures in accordance with the regulations of the Foreign Exchange and Foreign Trade Control Law of Japan and/or US export control laws. The company names and brand names herein are the trademarks or registered trademarks of their respective owners. Edited: Sales Promotion Department