Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 13 | | Program Memory Size | 1.75KB (1K x 14) | | Program Memory Type | FLASH | | EEPROM Size | 64 x 8 | | RAM Size | 68 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Through Hole | | Package / Case | 18-DIP (0.300", 7.62mm) | | Supplier Device Package | 18-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16f84a-20e-p | ### 1.0 DEVICE OVERVIEW This document contains device specific information for the operation of the PIC16F84A device. Additional information may be found in the PIC® Mid-Range Reference Manual, (DS33023), which may be downloaded from the Microchip website. The Reference Manual should be considered a complementary document to this data sheet, and is highly recommended reading for a better understanding of the device architecture and operation of the peripheral modules. The PIC16F84A belongs to the mid-range family of the PIC® microcontroller devices. A block diagram of the device is shown in Figure 1-1. The program memory contains 1K words, which translates to 1024 instructions, since each 14-bit program memory word is the same width as each device instruction. The data memory (RAM) contains 68 bytes. Data EEPROM is 64 bytes. There are also 13 I/O pins that are user-configured on a pin-to-pin basis. Some pins are multiplexed with other device functions. These functions include: - · External interrupt - · Change on PORTB interrupt - · Timer0 clock input Table 1-1 details the pinout of the device with descriptions and details for each pin. FIGURE 1-1: PIC16F84A BLOCK DIAGRAM ### 2.2 Data Memory Organization The data memory is partitioned into two areas. The first is the Special Function Registers (SFR) area, while the second is the General Purpose Registers (GPR) area. The SFRs control the operation of the device. Portions of data memory are banked. This is for both the SFR area and the GPR area. The GPR area is banked to allow greater than 116 bytes of general purpose RAM. The banked areas of the SFR are for the registers that control the peripheral functions. Banking requires the use of control bits for bank selection. These control bits are located in the STATUS Register. Figure 2-2 shows the data memory map organization. Instructions MOVWF and MOVF can move values from the W register to any location in the register file ("F"), and vice-versa. The entire data memory can be accessed either directly using the absolute address of each register file or indirectly through the File Select Register (FSR) (Section 2.5). Indirect addressing uses the present value of the RP0 bit for access into the banked areas of data memory. Data memory is partitioned into two banks which contain the general purpose registers and the special function registers. Bank 0 is selected by clearing the RP0 bit (STATUS<5>). Setting the RP0 bit selects Bank 1. Each Bank extends up to 7Fh (128 bytes). The first twelve locations of each Bank are reserved for the Special Function Registers. The remainder are General Purpose Registers, implemented as static RAM. ## 2.2.1 GENERAL PURPOSE REGISTER FILE Each General Purpose Register (GPR) is 8-bits wide and is accessed either directly or indirectly through the FSR (Section 2.5). The GPR addresses in Bank 1 are mapped to addresses in Bank 0. As an example, addressing location 0Ch or 8Ch will access the same GPR. FIGURE 2-2: REGISTER FILE MAP - PIC16F84A | File Addre | ss | F | ile Address | | | | |------------|-------------------------------------------------|-----------------------------------|-------------|--|--|--| | 00h | Indirect addr.(1) | Indirect addr.(1) | 80h | | | | | 01h | TMR0 | OPTION_REG | 81h | | | | | 02h | PCL | PCL | 82h | | | | | 03h | STATUS | STATUS | 83h | | | | | 04h | FSR | FSR | 84h | | | | | 05h | PORTA | TRISA | 85h | | | | | 06h | PORTB | TRISB | 86h | | | | | 07h | _ | _ | 87h | | | | | 08h | EEDATA | EECON1 | 88h | | | | | 09h | EEADR | EECON2 <sup>(1)</sup> | 89h | | | | | 0Ah | PCLATH | PCLATH | 8Ah | | | | | 0Bh | INTCON | INTCON | 8Bh | | | | | 0Ch | 68<br>General<br>Purpose<br>Registers<br>(SRAM) | Mapped<br>(accesses)<br>in Bank 0 | 8Ch | | | | | 4Fh<br>50h | | | CFh<br>D0h | | | | | 7Fh | | | FFh | | | | | 7111 | Bank 0 | Bank 1 | | | | | | Unimp | olemented data me | emory location, rea | nd as '0'. | | | | | Note 1 | Note 1: Not a physical register | | | | | | Note 1: Not a physical register. ### 2.3 Special Function Registers The Special Function Registers (Figure 2-2 and Table 2-1) are used by the CPU and Peripheral functions to control the device operation. These registers are static RAM. The special function registers can be classified into two sets, core and peripheral. Those associated with the core functions are described in this section. Those related to the operation of the peripheral features are described in the section for that specific feature. TABLE 2-1: SPECIAL FUNCTION REGISTER FILE SUMMARY | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>RESET | Details<br>on page | |------|-----------------------|-------------|----------------------------------------------------------------------|--------------|----------------|---------------|-------------|-------------------|---------|-------------------------------|--------------------| | Bank | Bank 0 | | | | | | | | | | | | 00h | INDF | Uses cor | ses contents of FSR to address Data Memory (not a physical register) | | | | | | | | 11 | | 01h | TMR0 | 8-bit Rea | I-Time Cloc | k/Counter | | | | | | xxxx xxxx | 20 | | 02h | PCL | Low Orde | er 8 bits of th | ne Prograi | m Counter (Po | C) | | | | 0000 0000 | 11 | | 03h | STATUS <sup>(2)</sup> | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 8 | | 04h | FSR | Indirect [ | Data Memor | y Address | Pointer 0 | I. | I. | | I. | xxxx xxxx | 11 | | 05h | PORTA <sup>(4)</sup> | _ | _ | _ | RA4/T0CKI | RA3 | RA2 | RA1 | RA0 | x xxxx | 16 | | 06h | PORTB <sup>(5)</sup> | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0/INT | xxxx xxxx | 18 | | 07h | _ | Unimpler | mented loca | tion, read | as '0' | | | | | _ | _ | | 08h | EEDATA | EEPRON | /I Data Regi | ster | | | | | | xxxx xxxx | 13,14 | | 09h | EEADR | EEPRON | EEPROM Address Register | | | | | | | xxxx xxxx | 13,14 | | 0Ah | PCLATH | _ | _ | _ | Write Buffer | for upper 5 | bits of the | PC <sup>(1)</sup> | | 0 0000 | 11 | | 0Bh | INTCON | GIE | EEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 10 | | Bank | 1 | | | | | • | • | | • | | | | 80h | INDF | Uses Co | ntents of FS | R to addre | ess Data Mem | nory (not a p | ohysical re | gister) | | | 11 | | 81h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 9 | | 82h | PCL | Low orde | er 8 bits of P | rogram Co | ounter (PC) | • | • | | • | 0000 0000 | 11 | | 83h | STATUS <sup>(2)</sup> | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 8 | | 84h | FSR | Indirect of | lata memory | address | pointer 0 | I. | Į. | l . | I. | xxxx xxxx | 11 | | 85h | TRISA | _ | _ | _ | PORTA Data | Direction F | Register | | | 1 1111 | 16 | | 86h | TRISB | PORTB I | Data Direction | n Registe | er | | | | | 1111 1111 | 18 | | 87h | _ | Unimpler | mented loca | tion, read | as '0' | | | | | _ | _ | | 88h | EECON1 | _ | _ | _ | EEIF | WRERR | WREN | WR | RD | 0 x000 | 13 | | 89h | EECON2 | EEPRON | /I Control Re | egister 2 (r | not a physical | register) | | | | | 14 | | 0Ah | PCLATH | _ | _ | _ | Write buffer t | for upper 5 | bits of the | PC <sup>(1)</sup> | | 0 0000 | 11 | | 0Bh | INTCON | GIE | EEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 10 | | _ | | - | | | | | | | | | | Legend: x = unknown, u = unchanged. - = unimplemented, read as '0', q = value depends on condition - Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a slave register for PC<12:8>. The contents of PCLATH can be transferred to the upper byte of the program counter, but the contents of PC<12:8> are never transferred to PCLATH. - 2: The TO and PD status bits in the STATUS register are not affected by a MCLR Reset. - 3: Other (non power-up) RESETS include: external RESET through MCLR and the Watchdog Timer Reset. - 4: On any device RESET, these pins are configured as inputs. - 5: This is the value that will be in the port output latch. ### 2.4 PCL and PCLATH The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. If the program counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. All updates to the PCH register go through the PCLATH register. ### 2.4.1 STACK The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution. Mid-range devices have an 8 level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed. After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on). ## 2.5 Indirect Addressing; INDF and FSR Registers The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing. ### **EXAMPLE 2-1: INDIRECT ADDRESSING** - · Register file 05 contains the value 10h - Register file 06 contains the value 0Ah - · Load the value 05 into the FSR register - A read of the INDF register will return the value of 10h - Increment the value of the FSR register by one (FSR = 06) - A read of the INDF register now will return the value of 0Ah. Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected). A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2. # EXAMPLE 2-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING | | movlw | 0x20 | ;initialize pointer | |--------|-------|-------|----------------------| | | movwf | FSR | ;to RAM | | NEXT | clrf | INDF | clear INDF register; | | | incf | FSR | ;inc pointer | | | btfss | FSR,4 | ;all done? | | | goto | NEXT | ;NO, clear next | | CONTIN | IUE | | | | | : | | ;YES, continue | | | | | | An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 2-3. However, IRP is not used in the PIC16F84A. FIGURE 2-3: DIRECT/INDIRECT ADDRESSING ### 5.0 TIMERO MODULE The Timer0 module timer/counter has the following features: - 8-bit timer/counter - Readable and writable - · Internal or external clock select - · Edge select for external clock - · 8-bit software programmable prescaler - Interrupt-on-overflow from FFh to 00h Figure 5-1 is a simplified block diagram of the Timer0 module. Additional information on timer modules is available in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023). ### 5.1 Timer0 Operation Timer0 can operate as a timer or as a counter. Timer mode is selected by clearing bit T0CS (OPTION\_REG<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In Counter mode, Timer0 will increment, either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit, T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed below. When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the $PIC^{@}$ Mid-Range Reference Manual, (DS33023). ### 5.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 5-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa. The prescaler is not readable or writable. The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio. Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. Note: Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. ### FIGURE 5-1: TIMERO BLOCK DIAGRAM ## 6.0 SPECIAL FEATURES OF THE CPU What sets a microcontroller apart from other processors are special circuits to deal with the needs of real time applications. The PIC16F84A has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are: - · OSC Selection - RESET - Power-on Reset (POR) - Power-up Timer (PWRT) - Oscillator Start-up Timer (OST) - Interrupts - Watchdog Timer (WDT) - SLEEP - · Code Protection - ID Locations - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) The PIC16F84A has a Watchdog Timer which can be shut-off only through configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only. This design keeps the device in RESET while the power supply stabilizes. With these two timers on-chip, most applications need no external RESET circuitry. SLEEP mode offers a very low current power-down mode. The user can wake-up from SLEEP through external RESET, Watchdog Timer Time-out or through an interrupt. Several oscillator options are provided to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select the various options. Additional information on special features is available in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023). ### 6.1 Configuration Bits The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped in program memory location 2007h. Address 2007h is beyond the user program memory space and it belongs to the special test/configuration memory space (2000h - 3FFFh). This space can only be accessed during programming. ### REGISTER 6-1: PIC16F84A CONFIGURATION WORD | | R/P-u |---|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Ī | СР | СР | CP | СР | CP | СР | CP | CP | CP | CP | PWRTE | WDTE | F0SC1 | F0SC0 | | - | bit13 | | | | | | | | | | | | | bit0 | bit 13-4 CP: Code Protection bit 1 = Code protection disabled 0 = All program memory is code protected bit 3 PWRTE: Power-up Timer Enable bit 1 = Power-up Timer is disabled 0 = Power-up Timer is enabled bit 2 WDTE: Watchdog Timer Enable bit 1 = WDT enabled 0 = WDT disabled bit 1-0 FOSC1:FOSC0: Oscillator Selection bits 11 = RC oscillator 10 = HS oscillator 01 = XT oscillator 00 = LP oscillator TABLE 6-4: RESET CONDITIONS FOR ALL REGISTERS | Register | Address | Power-on Reset | MCLR during: - normal operation - SLEEP WDT Reset during normal operation | Wake-up from SLEEP: - through interrupt - through WDT Time-out | |------------|---------|----------------|------------------------------------------------------------------------------|----------------------------------------------------------------| | W | _ | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF | 00h | | | | | TMR0 | 01h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 02h | 0000 0000 | 0000 0000 | PC + 1 <b>(2)</b> | | STATUS | 03h | 0001 1xxx | 000q quuu <sup>(3)</sup> | uuuq quuu(3) | | FSR | 04h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA (4) | 05h | x xxxx | u uuuu | u uuuu | | PORTB (5) | 06h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | EEDATA | 08h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | EEADR | 09h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCLATH | 0Ah | 0 0000 | 0 0000 | u uuuu | | INTCON | 0Bh | 0000 000x | 0000 000u | uuuu uuuu(1) | | INDF | 80h | | | | | OPTION_REG | 81h | 1111 1111 | 1111 1111 | uuuu uuuu | | PCL | 82h | 0000 0000 | 0000 0000 | PC + 1 <sup>(2)</sup> | | STATUS | 83h | 0001 1xxx | 000q quuu <sup>(3)</sup> | uuuq quuu(3) | | FSR | 84h | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TRISA | 85h | 1 1111 | 1 1111 | u uuuu | | TRISB | 86h | 1111 1111 | 1111 1111 | uuuu uuuu | | EECON1 | 88h | 0 x000 | 0 d000 | 0 uuuu | | EECON2 | 89h | | | | | PCLATH | 8Ah | 0 0000 | 0 0000 | u uuuu | | INTCON | 8Bh | 0000 000x | 0000 000u | uuuu uuuu(1) | Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition Note 1: One or more bits in INTCON will be affected (to cause wake-up). <sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). **<sup>3:</sup>** Table 6-3 lists the RESET value for each specific condition. <sup>4:</sup> On any device RESET, these pins are configured as inputs. <sup>5:</sup> This is the value that will be in the port output latch. FIGURE 6-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME ## 6.7 Time-out Sequence and \_\_\_\_\_\_\_ Power-down Status Bits (TO/PD) On power-up (Figures 6-6 through 6-9), the time-out sequence is as follows: - 1. PWRT time-out is invoked after a POR has expired. - 2. Then, the OST is activated. The total time-out will vary based on oscillator configuration and PWRTE configuration bit status. For example, in RC mode with the PWRT disabled, there will be no time-out at all. TABLE 6-5: TIME-OUT IN VARIOUS SITUATIONS | Oscillator | Powe | Wake-up | | |---------------|---------------------|----------|----------| | Configuration | PWRT<br>Enabled | | | | XT, HS, LP | 72 ms +<br>1024Tosc | 1024Tosc | 1024Tosc | | RC | 72 ms | _ | _ | Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high, execution will begin immediately (Figure 6-6). This is useful for testing purposes or to synchronize more than one PIC16F84A device when operating in parallel. Table 6-6 shows the significance of the $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits. Table 6-3 lists the RESET conditions for some special registers, while Table 6-4 lists the RESET conditions for all the registers. TABLE 6-6: STATUS BITS AND THEIR SIGNIFICANCE | TO | PD | Condition | |----|----|-------------------------------------| | 1 | 1 | Power-on Reset | | 0 | х | Illegal, TO is set on POR | | х | 0 | Illegal, PD is set on POR | | 0 | 1 | WDT Reset (during normal operation) | | 0 | 0 | WDT Wake-up | | 1 | 1 | MCLR during normal operation | | 1 | 0 | MCLR during SLEEP or interrupt | | | | wake-up from SLEEP | | P | IC1 | 6 | F۶ | 24 | Δ | |---|-----|---|----|----|---------------------| | | | v | | 7 | $\boldsymbol{\neg}$ | NOTES: ### 7.1 Instruction Descriptions | ADDLW | Add Literal and W | |------------------|-------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | $(W) + k \to (W)$ | | Status Affected: | C, DC, Z | | Description: | The contents of the W register are added to the eight-bit literal 'k' and the result is placed in the W register. | | BCF | Bit Clear f | |------------------|---------------------------------------------------------------------| | Syntax: | [label] BCF f,b | | Operands: | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ | | Operation: | $0 \rightarrow (f < b >)$ | | Status Affected: | None | | Description: | Bit 'b' in register 'f' is cleared. | | ADDWF | Add W and f | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) + (f) $\rightarrow$ (destination) | | Status Affected: | C, DC, Z | | Description: | Add the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | BSF | Bit Set f | | | | | |------------------|---------------------------------------------------------------------|--|--|--|--| | Syntax: | [ <i>label</i> ] BSF f,b | | | | | | Operands: | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ | | | | | | Operation: | $1 \rightarrow (f < b >)$ | | | | | | Status Affected: | None | | | | | | Description: | Bit 'b' in register 'f' is set. | | | | | | ANDLW | AND Literal with W | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ <i>label</i> ] ANDLW k | | | | | | | Operands: | $0 \le k \le 255$ | | | | | | | Operation: | (W) .AND. (k) $\rightarrow$ (W) | | | | | | | Status Affected: | Z | | | | | | | Description: | The contents of W register are AND'ed with the eight-bit literal 'k'. The result is placed in the W register. | | | | | | | BTFSS | Bit Test f, Skip if Set | | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [label] BTFSS f,b | | | | | | | Operands: | $0 \le f \le 127$<br>$0 \le b < 7$ | | | | | | | Operation: | skip if $(f < b >) = 1$ | | | | | | | Status Affected: | None | | | | | | | Description: | If bit 'b' in register 'f' is '0', the next instruction is executed. If bit 'b' is '1', then the next instruction is discarded and a NOP is executed instead, making this a 2Tcy instruction. | | | | | | | ANDWF | AND W with f | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ <i>label</i> ] ANDWF f,d | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | | | | | | Status Affected: | Z | | | | | | | Description: | AND the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | | | | | ## PIC16F84A | MOVF | Move f | | | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [ label ] MOVF f,d | | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | Operation: | $(f) \rightarrow (destination)$ | | | | | | | | Status Affected: | Z | | | | | | | | Description: | The contents of register f are moved to a destination dependant upon the status of d. If $d = 0$ , destination is W register. If $d = 1$ , the destination is file register f itself. $d = 1$ is useful to test a file register, since status flag Z is affected. | | | | | | | | RETFIE | Return from Interrupt | | | | | | | |------------------|-----------------------------------------------|--|--|--|--|--|--| | Syntax: | [ label ] RETFIE | | | | | | | | Operands: | None | | | | | | | | Operation: | $TOS \rightarrow PC$ ,<br>1 $\rightarrow$ GIE | | | | | | | | Status Affected: | None | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MOVLW | Move Literal to W | | | | | | |------------------|--------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ label ] MOVLW k | | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | | Operation: | $k \rightarrow (W)$ | | | | | | | Status Affected: | None | | | | | | | Description: | The eight-bit literal 'k' is loaded into W register. The don't cares will assemble as 0's. | | | | | | | RETLW | Return with Literal in W | | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [ label ] RETLW k | | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | | Operation: | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC | | | | | | | Status Affected: | None | | | | | | | Description: | The W register is loaded with the eight-bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. | | | | | | | MOVWF | Move W to f | | | | | | |------------------|--------------------------------------------|--|--|--|--|--| | Syntax: | [ label ] MOVWF f | | | | | | | Operands: | $0 \leq f \leq 127$ | | | | | | | Operation: | $(W) \rightarrow (f)$ | | | | | | | Status Affected: | None | | | | | | | Description: | Move data from W register to register 'f'. | | | | | | | RETURN | Return from Subroutine | | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Syntax: | [label] RETURN | | | | | | | Operands: | None | | | | | | | Operation: | $TOS \rightarrow PC$ | | | | | | | Status Affected: | None | | | | | | | Description: | Return from subroutine. The stack is POPed and the top of the stack (TOS) is loaded into the program counter. This is a two-cycle instruction. | | | | | | | NOP | No Operation | |------------------|---------------| | Syntax: | [ label ] NOP | | Operands: | None | | Operation: | No operation | | Status Affected: | None | | Description: | No operation. | ### 9.1 DC Characteristics | PIC16LF84A-04<br>(Commercial, Industrial) | | | | | | | | |-------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------------|------------|--------------------------------------------------------------------------------------------| | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $\begin{array}{c} 0^{\circ}C & \leq TA \leq +70^{\circ}C \text{ (commercial)} \\ -40^{\circ}C & \leq TA \leq +85^{\circ}C \text{ (industrial)} \\ -40^{\circ}C & \leq TA \leq +125^{\circ}C \text{ (extended)} \end{array}$ | | | | | | | Param No. Characteristic | | Min | Тур† | Max | Units | Conditions | | | | Vdd | Supply Voltage | | | | | | | D001 | | 16LF84A | 2.0 | _ | 5.5 | V | XT, RC, and LP osc configuration | | D001<br>D001A | | 16F84A | 4.0<br>4.5 | _ | 5.5<br>5.5 | V | XT, RC and LP osc configuration HS osc configuration | | D002 | VDR | RAM Data Retention<br>Voltage (Note 1) | 1.5 | _ | _ | V | Device in SLEEP mode | | D003 | VPOR | VDD Start Voltage to ensure internal Power-on Reset signal | _ | Vss | _ | V | See section on Power-on Reset for details | | D004 | SVDD | VDD Rise Rate to ensure internal Power-on Reset signal | 0.05 | _ | _ | V/ms | | | | IDD Supply Current (Note 2) | | | | | | | | D010 | | 16LF84A | _ | 1 | 4 | mA | RC and XT osc configuration (Note 4)<br>Fosc = 2.0 MHz, VDD = 5.5V | | D010 | | 16F84A | _ | 1.8 | 4.5 | mA | RC and XT osc configuration (Note 4)<br>FOSC = 4.0 MHz, VDD = 5.5V | | D010A | | | _ | 3 | 10 | mA | RC and XT osc configuration (Note 4) Fosc = 4.0 MHz, VDD = 5.5V (During FLASH programming) | | D013 | | | _ | 10 | 20 | mA | HS osc configuration (PIC16F84A-20) Fosc = 20 MHz, VDD = 5.5V | | D014 | | 16LF84A | _ | 15 | 45 | μА | LP osc configuration<br>Fosc = 32 kHz, VDD = 2.0V, WDT disabled | - Legend: Rows with standard voltage device data only are shaded for improved readability. - † Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - NR Not rated for operation. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD, TOCKI = VDD, MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss. - **4:** For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula IR = VDD/2REXT (mA) with REXT in kOhm. - 5: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD measurement. ### 9.1 DC Characteristics (Continued) | PIC16LF84A-04<br>(Commercial, Industrial) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $ \begin{array}{ccc} 0^{\circ}C & \leq TA \leq +70^{\circ}C \text{ (commercial)} \\ -40^{\circ}C & \leq TA \leq +85^{\circ}C \text{ (industrial)} \\ -40^{\circ}C & \leq TA \leq +125^{\circ}C \text{ (extended)} \end{array} $ | | | | | | |----------------------------------------------------------------------------------------------------------|----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|----------|---------------------------------------------------------------------------|--| | PIC16F84A-04<br>(Commercial, Industrial, Extended)<br>PIC16F84A-20<br>(Commercial, Industrial, Extended) | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $ \begin{array}{ccc} 0^{\circ}C & \leq TA \leq +70^{\circ}C \text{ (commercial)} \\ -40^{\circ}C & \leq TA \leq +85^{\circ}C \text{ (industrial)} \\ -40^{\circ}C & \leq TA \leq +125^{\circ}C \text{ (extended)} \end{array} $ | | | | | | | Param<br>No. | Symbol | Characteristic | Min | Тур† | Max | Units | Conditions | | | | IPD | Power-down Current (Note 3 | ) | | | | | | | D020 | | 16LF84A | | | | | | | | D020 | | 16F84A-20<br>16F84A-04 | | | | | | | | D021A | | 16LF84A | _ | 0.4 | 1.0 | μΑ | VDD = 2.0V, WDT disabled, industrial | | | D021A | | 16F84A-20<br>16F84A-04 | | 1.5<br>1.0 | 3.5<br>3.0 | μA<br>μA | VDD = 4.5V, WDT disabled, industrial VDD = 4.0V, WDT disabled, industrial | | | D021B | | 16F84A-20<br>16F84A-04 | | 1.5<br>1.0 | 5.5<br>5.0 | μA<br>μA | VDD = 4.5V, WDT disabled, extended<br>VDD = 4.0V, WDT disabled, extended | | | | | Module Differential Current (Note 5) | | | | | | | | D022 | $\Delta I$ WDT | Watchdog Timer | _ | .20 | 16 | μΑ | VDD = 2.0V, Industrial, Commercial | | | | | | | 3.5<br>3.5 | 20<br>28 | μA<br>μA | VDD = 4.0V, Commercial<br>VDD = 4.0V, Industrial, Extended | | | | | | | 4.8 | 25 | μA<br>μA | VDD = 4.5V, Commercial | | | | | | _ | 4.8 | 30 | μΑ | VDD = 4.5V, Industrial, Extended | | Legend: Rows with standard voltage device data only are shaded for improved readability. - † Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - NR Not rated for operation. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: $OSC1 = extern\underline{al\ squ} are\ wave,\ from\ rail-to-rail;\ all\ I/O\ pins\ tri-stated,\ pulled\ to\ VDD,$ TOCKI = VDD, MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and VSs. - **4:** For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula IR = VDD/2REXT (mA) with REXT in kOhm. - 5: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD measurement. ### 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |--------------------------|-------------|------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Contact Pad Spacing | С | | 7.20 | | | Contact Pad Width (X20) | X1 | | | 0.45 | | Contact Pad Length (X20) | Y1 | | | 1.75 | | Distance Between Pads | G | 0.20 | | | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2072A ### **INDEX** | A | DC Characteristics49, 51 | |----------------------------------------|-----------------------------------------------------------| | Absolute Maximum Ratings47 | Development Support | | AC (Timing) Characteristics | Device Overview3 | | Architecture, Block Diagram3 | E | | Assembler | <del>-</del> | | MPASM Assembler44 | EECON1 Register | | | EEIF Bit | | В | Electrical Characteristics | | Banking, Data Memory6 | Load Conditions54 | | Block Diagrams | Parameter Measurement Information 54 | | Crystal/Ceramic Resonator Operation | PIC16F84A-04 Voltage-Frequency Graph 48 | | External Clock Input Operation | PIC16F84A-20 Voltage-Frequency Graph 48 | | External Power-on Reset Circuit | PIC16LF84A-04 Voltage-Frequency Graph 48 | | Interrupt Logic | Temperature and Voltage Specifications - AC 54 | | On-chip Reset24 | Endurance 1 | | PIC16F84A | Errata2 | | PORTA | External Clock Input (RA4/T0CKI). See Timer0 | | RA3:RA0 Pins15 | External Interrupt Input (RB0/INT). See Interrupt Sources | | RA4 Pins | External Power-on Reset Circuit | | PORTB | - | | RB3:RB0 Pins17 | F | | RB7:RB4 Pins | Firmware Instructions | | RC Oscillator Mode | I | | Timer0 | I | | Timer0/WDT Prescaler | I/O Ports | | | ID Locations21, 33 | | Watchdog Timer (WDT)31 | In-Circuit Serial Programming (ICSP)21, 33 | | C | INDF Register7 | | | Indirect Addressing11 | | C (Carry) bit | FSR Register | | C Compilers MPLAB C1844 | INDF Register7, 11, 25 | | | Instruction Format | | CLKIN Pin4 | Instruction Set35 | | CLKOUT Pin4 | ADDLW37 | | Code Examples | ADDWF 37 | | Clearing RAM Using Indirect Addressing | ANDLW37 | | Data EEPOM Write Verify14 | ANDWF 37 | | Indirect Addressing | BCF | | Initializing PORTA15 | BSF37 | | Initializing PORTB17 | BTFSC38 | | Reading Data EEPROM14 | BTFSS | | Saving STATUS and W Registers in RAM30 | CALL | | Writing to Data EEPROM14 | CLRF | | Code Protection | CLRW | | Configuration Bits21 | CLRWDT | | Configuration Word21 | COMF | | Conversion Considerations | DECF | | Customer Change Notification Service85 | DECFSZ | | Customer Notification Service85 | GOTO | | Customer Support85 | INCF | | D | INCFSZ | | | IORLW | | Data EEPROM Memory 13 | IORWF | | Associated Registers14 | | | EEADR Register7, 13, 25 | MOVF | | EECON1 Register7, 13, 25 | MOVLW | | EECON2 Register7, 13, 25 | MOVWF | | EEDATA Register | NOP | | Write Complete Enable (EEIE Bit)29 | RETFIE | | Write Complete Flag (EEIF Bit)29 | RETLW | | Data EEPROM Write Complete29 | RETURN | | Data Memory6 | RLF | | Bank Select (RP0 Bit)6 | RRF | | Banking6 | SLEEP | | DC bit8 | SUBLW41 | ## PIC16F84A | Prescaler, Timer0 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Assignment (PSA Bit)9 | | | | Rate Select (PS2:PS0 Bits)9 | | Program Counter11 | | PCL Register7, 11, 25 | | PCLATH Register | | Reset Conditions | | | | Program Memory5 | | General Purpose Registers6 | | Interrupt Vector | | RESET Vector5 | | | | Special Function Registers 6, 7 | | Programming, Device Instructions35 | | _ | | R | | RAM. See Data Memory | | • | | Reader Response | | Register File6 | | Register File Map6 | | Registers | | Configuration Word21 | | | | EECON1 (EEPROM Control)13 | | INTCON 10 | | OPTION9 | | STATUS8 | | | | Reset | | Block Diagram24, 26 | | MCLR Reset. See MCLR | | Power-on Reset (POR). See Power-on Reset (POR) | | | | Reset Conditions for All Registers25 | | Reset Conditions for Program Counter24 | | Reset Conditions for STATUS Register24 | | | | | | WDT Reset. See Watchdog Timer (WDT) | | Revision History77 | | | | Revision History | | Revision History77 | | Revision History | | Revision History | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S 30 Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8, 24, 28, 30, 32, 33 Z Bit 8 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8, 24, 28, 30, 32, 33 Z Bit 8 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S Saving W Register and STATUS in RAM 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 | | Revision History | | Revision History | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 C Bit 8 PD Bit 8, 24, 28, 30, 32, 33 Z Bit 8 PO Bit 8 Time-out (TO) Bit. See Power-on Reset (POR) Timer0 19 Associated Registers 20 Block Diagram 19 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 DC Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 Time-out (TO) Bit. See Power-on Reset (POR) Timer0 19 Associated Registers 20 Block Diagram 19 Clock Source Edge Select (TOSE Bit) 9 | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 C Bit 8 PD Bit 8, 24, 28, 30, 32, 33 Z Bit 8 PO Bit 8 Time-out (TO) Bit. See Power-on Reset (POR) Timer0 19 Associated Registers 20 Block Diagram 19 | | Revision History | | Revision History | | Revision History 77 RP1:RP0 (Bank Select) bits 8 S 30 SLEEP 21, 24, 29, 32 Software Simulator (MPLAB SIM) 45 Special Features of the CPU 21 Special Function Registers 6, 7 Speed, Operating 1, 22, 23, 55 Stack 11 STATUS Register 7, 8, 25, 30 C Bit 8 PD Bit 8, 24, 28, 32, 33 Reset Conditions 24 RP0 Bit 6 TO Bit 8, 24, 28, 30, 32, 33 Z Bit 8 C Bit 8 PD Bit 8, 24, 28, 30, 32, 33 Z Bit 8 PO Bit 8 PO Bit 8 PO Bit 8 PO Bit 9 Clock Source Edge Select (TOSE Bit) 9 Clock Source Select (TOCS Bit) 9 Overflow Enable (TOIE Bit) 10, 29, 29 Overflow Flag (TOIF Bit) 10, 20, 29 | | Revision History | | Revision History | | Revision History | | Timing Conditions | 5 | 4 | |--------------------------------------------|-------|----| | Timing Diagrams | | | | CLKOUT and I/O | | | | Diagrams and Specifications | 5 | 5 | | CLKOUT and I/O Requirements | 5 | 6 | | External Clock Requirements | 5 | 5 | | RESET, Watchdog Timer, Oscillator | | | | Start-up Timer and Power-up | | | | Timer Requirements | 5 | 7 | | Timer0 Clock Requirements | | | | External Clock | 5 | 5 | | RESET, Watchdog Timer, Oscillator Start-up | | | | Timer and Power-up Timer | 5 | 7 | | Time-out Sequence on Power-up | | | | Timer0 Clock | 5 | 36 | | Wake-up From Sleep Through Interrupt | 3 | 32 | | Timing Parameter Symbology | 5 | 3 | | TO bit | | 8 | | w | | | | •• | | | | W Register | | | | Wake-up from SLEEP21, 26, 28, | | | | Interrupts | | | | MCLR Reset | | | | WDT Reset | | | | Watchdog Timer (WDT) | | | | Block Diagram | 3 | 1 | | Postscaler. See Prescaler | | | | Programming Considerations | | | | RC Oscillator | 3 | C | | Time-out Period | | | | WDT Reset, Normal Operation | 2 | 24 | | WDT Reset, SLEEP | 24, 3 | 2 | | WWW Address | 8 | 5 | | WWW, On-Line Support | | 2 | | Z | | | | Z (Zero) bit | | | ## PIC16F84A **NOTES:** ### Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 ### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 **Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 **China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 **China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 **China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 **China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431 **China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 **China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 **China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 **China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 **China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 **China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130 **China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 **Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 **Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 **Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068 **Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tal: 886-7-213-7828 Tel: 886-7-213-7828 Fax: 886-7-330-9305 **Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 ### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4450-2828 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 11/29/12