



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | -                                                                          |
| Peripherals                | POR, WDT                                                                   |
| Number of I/O              | 13                                                                         |
| Program Memory Size        | 1.75KB (1K x 14)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 64 x 8                                                                     |
| RAM Size                   | 68 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 20-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f84a-20i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.2 Data Memory Organization

The data memory is partitioned into two areas. The first is the Special Function Registers (SFR) area, while the second is the General Purpose Registers (GPR) area. The SFRs control the operation of the device.

Portions of data memory are banked. This is for both the SFR area and the GPR area. The GPR area is banked to allow greater than 116 bytes of general purpose RAM. The banked areas of the SFR are for the registers that control the peripheral functions. Banking requires the use of control bits for bank selection. These control bits are located in the STATUS Register. Figure 2-2 shows the data memory map organization.

Instructions MOVWF and MOVF can move values from the W register to any location in the register file ("F"), and vice-versa.

The entire data memory can be accessed either directly using the absolute address of each register file or indirectly through the File Select Register (FSR) (Section 2.5). Indirect addressing uses the present value of the RP0 bit for access into the banked areas of data memory.

Data memory is partitioned into two banks which contain the general purpose registers and the special function registers. Bank 0 is selected by clearing the RP0 bit (STATUS<5>). Setting the RP0 bit selects Bank 1. Each Bank extends up to 7Fh (128 bytes). The first twelve locations of each Bank are reserved for the Special Function Registers. The remainder are General Purpose Registers, implemented as static RAM.

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

Each General Purpose Register (GPR) is 8-bits wide and is accessed either directly or indirectly through the FSR (Section 2.5).

The GPR addresses in Bank 1 are mapped to addresses in Bank 0. As an example, addressing location 0Ch or 8Ch will access the same GPR.

#### FIGURE 2-2: REGISTER FILE MAP -PIC16F84A



#### 2.3.3 INTCON REGISTER

The INTCON register is a readable and writable register that contains the various enable bits for all interrupt sources.

**Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>).

#### REGISTER 2-3: INTCON REGISTER (ADDRESS 0Bh, 8Bh)

- n = Value at POR

|       | R/W-0                      | R/W-0                                                              | R/W-0                         | R/W-0                          | R/W-0            | R/W-0        | R/W-0          | R/W-x |  |  |  |  |  |  |
|-------|----------------------------|--------------------------------------------------------------------|-------------------------------|--------------------------------|------------------|--------------|----------------|-------|--|--|--|--|--|--|
|       | GIE                        | EEIE                                                               | TOIE                          | INTE                           | RBIE             | T0IF         | INTF           | RBIF  |  |  |  |  |  |  |
|       | bit 7                      |                                                                    |                               |                                |                  |              |                | bit 0 |  |  |  |  |  |  |
| h:+ 7 |                            | l latern at F                                                      | achla hit                     |                                |                  |              |                |       |  |  |  |  |  |  |
| DIT 7 |                            |                                                                    | nable bit                     | to                             |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = Disable<br>0 = Disable | 1 = Enables all unmasked interrupts<br>0 = Disables all interrupts |                               |                                |                  |              |                |       |  |  |  |  |  |  |
| bit 6 | EEIE: EE V                 | EEIE: EE Write Complete Interrupt Enable bit                       |                               |                                |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = Enable<br>0 = Disable  | s the EE Wi<br>s the EE W                                          | rite Comple<br>rite Comple    | te interrupts<br>te interrupt  |                  |              |                |       |  |  |  |  |  |  |
| bit 5 | TOIE: TMR                  | 0 Overflow                                                         | Interrupt En                  | able bit                       |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = Enable<br>0 = Disable  | s the TMR0<br>es the TMR0                                          | interrupt<br>) interrupt      |                                |                  |              |                |       |  |  |  |  |  |  |
| bit 4 | INTE: RB0,                 | /INT Externa                                                       | al Interrupt                  | Enable bit                     |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = Enable                 | s the RB0/II                                                       | NT external                   | interrupt                      |                  |              |                |       |  |  |  |  |  |  |
|       | 0 = Disable                | es the RB0/I                                                       | NT externa                    | l interrupt                    |                  |              |                |       |  |  |  |  |  |  |
| bit 3 | RBIE: RB F                 | Port Change                                                        | e Interrupt E                 | nable bit                      |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = Enable<br>0 = Disable  | s the RB po<br>s the RB po                                         | ort change ir<br>ort change i | nterrupt<br>nterrupt           |                  |              |                |       |  |  |  |  |  |  |
| bit 2 | TOIF: TMR                  | 0 Overflow                                                         | Interrupt Fla                 | ag bit                         |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = TMR0<br>0 = TMR0       | register has<br>register did                                       | overflowed<br>not overflov    | (must be cl<br>v               | eared in softwa  | ıre)         |                |       |  |  |  |  |  |  |
| bit 1 | INTF: RB0/                 | INT Externation                                                    | al Interrupt I                | Flag bit                       |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = The RE<br>0 = The RE   | 30/INT exter<br>30/INT exter                                       | nal interrup                  | t occurred (i<br>t did not occ | must be cleared  | d in softwar | e)             |       |  |  |  |  |  |  |
| bit 0 | RBIF: RB F                 | Port Change                                                        | e Interrupt F                 | lag bit                        |                  |              |                |       |  |  |  |  |  |  |
|       | 1 = At leas                | t one of the                                                       | RB7:RB4 p                     | ins changed                    | l state (must be | e cleared in | software)      |       |  |  |  |  |  |  |
|       | 0 = None o                 | f the RB7:R                                                        | B4 pins hav                   | ve changed                     | state            |              |                |       |  |  |  |  |  |  |
|       | Legend:                    |                                                                    |                               |                                |                  |              |                |       |  |  |  |  |  |  |
|       | R = Reada                  | ble bit                                                            | VV = V                        | Vritable bit                   | U = Unimpl       | emented b    | it, read as '0 | )'    |  |  |  |  |  |  |

'1' = Bit is set

'0' = Bit is cleared

x = Bit is unknown

#### 3.1 Reading the EEPROM Data Memory

To read a data memory location, the user must write the address to the EEADR register and then set control bit RD (EECON1<0>). The data is available, in the very next cycle, in the EEDATA register; therefore, it can be read in the next instruction. EEDATA will hold this value until another read or until it is written to by the user (during a write operation).

EXAMPLE 3-1: DATA EEPROM READ

| BCF   | STATUS, RPO | ; | Bank 0          |
|-------|-------------|---|-----------------|
| MOVLW | CONFIG_ADDR | ; |                 |
| MOVWF | EEADR       | ; | Address to read |
| BSF   | STATUS, RPO | ; | Bank 1          |
| BSF   | EECON1, RD  | ; | EE Read         |
| BCF   | STATUS, RPO | ; | Bank 0          |
| MOVF  | EEDATA, W   | ; | W = EEDATA      |
|       |             |   |                 |

#### 3.2 Writing to the EEPROM Data Memory

To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDATA register. Then the user must follow a specific sequence to initiate the write for each byte.

EXAMPLE 3-2: DATA EEPROM WRITE

|    |      | BSF   | STATUS, F | RP0  | ; | Bank 1        |
|----|------|-------|-----------|------|---|---------------|
|    |      | BCF   | INICON, C | 315  | ï | DISADIE INIS. |
|    |      | BSF   | EECON1, W | VREN | ; | Enable Write  |
|    |      | MOVLW | 55h       |      | ; |               |
|    |      | MOVWF | EECON2    |      | ; | Write 55h     |
|    | _ e  | MOVLW | AAh       |      | ; |               |
| Q. | 2 0  | MOVWF | EECON2    |      | ; | Write AAh     |
|    | n en | BSF   | EECON1,WF | 2    | ; | Set WR bit    |
| Q  | eq 1 |       |           |      | ; | begin write   |
|    | 2 00 | BSF   | INTCON, G | GIE  | ; | Enable INTs.  |

The write will not initiate if the above sequence is not exactly followed (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. We strongly recommend that interrupts be disabled during this code segment. Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware.

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set.

At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software.

#### 3.3 Write Verify

Depending on the application, good programming practice may dictate that the value written to the Data EEPROM should be verified (Example 3-3) to the desired value to be written. This should be used in applications where an EEPROM bit will be stressed near the specification limit.

Generally, the EEPROM write failure will be a bit which was written as a '0', but reads back as a '1' (due to leakage off the bit).

EXAMPLE 3-3: WRITE VERIFY

|      | BCF   | STATUS, RPO | ; | Bank 0               |
|------|-------|-------------|---|----------------------|
|      | :     |             | ; | Any code             |
|      | :     |             | ; | can go here          |
|      | MOVF  | EEDATA,W    | ; | Must be in Bank 0    |
|      | BSF   | STATUS, RPO | ; | Bank 1               |
| READ |       |             |   |                      |
|      | BSF   | EECON1, RD  | ; | YES, Read the        |
|      |       |             | ; | value written        |
|      | BCF   | STATUS, RPO | ; | Bank 0               |
|      |       |             | ; |                      |
|      |       |             | ; | Is the value written |
|      |       |             | ; | (in W reg) and       |
|      |       |             | ; | read (in EEDATA)     |
|      |       |             | ; | the same?            |
|      |       |             | ; |                      |
|      | SUBWF | EEDATA, W   | ; |                      |
|      | BTFSS | STATUS, Z   | ; | Is difference 0?     |
|      | GOTO  | WRITE_ERR   | ; | NO, Write error      |
|      |       |             |   |                      |

#### TABLE 3-1: REGISTERS/BITS ASSOCIATED WITH DATA EEPROM

| Address | Name   | Bit 7 | Bit 6    | Bit 5     | Bit 4     | Bit 3     | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-on<br>Reset | Value on<br>all other<br>RESETS |
|---------|--------|-------|----------|-----------|-----------|-----------|-------|-------|-------|-------------------------------|---------------------------------|
| 08h     | EEDATA | EEPRO | M Data R | XXXX XXXX | uuuu uuuu |           |       |       |       |                               |                                 |
| 09h     | EEADR  | EEPRO | M Addres |           | XXXX XXXX | uuuu uuuu |       |       |       |                               |                                 |
| 88h     | EECON1 |       | —        | —         | EEIF      | WRERR     | WREN  | WR    | RD    | 0 x000                        | 0 q000                          |
| 89h     | EECON2 | EEPRO | M Contro | l Registe | r 2       |           |       |       |       |                               |                                 |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0', q = value depends upon condition. Shaded cells are not used by data EEPROM.

### 4.0 I/O PORTS

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional information on I/O ports may be found in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023).

#### 4.1 PORTA and TRISA Registers

PORTA is a 5-bit wide, bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

| Note: | On a Power-on Reset, these pins are con- |
|-------|------------------------------------------|
|       | figured as inputs and read as '0'.       |

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read. This value is modified and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers.

| BCF   | STATUS, RPO | ; |                       |
|-------|-------------|---|-----------------------|
| CLRF  | PORTA       | ; | Initialize PORTA by   |
|       |             | ; | clearing output       |
|       |             | ; | data latches          |
| BSF   | STATUS, RPO | ; | Select Bank 1         |
| MOVLW | 0x0F        | ; | Value used to         |
|       |             | ; | initialize data       |
|       |             | ; | direction             |
| MOVWF | TRISA       | ; | Set RA<3:0> as inputs |
|       |             | ; | RA4 as output         |
|       |             | ; | TRISA<7:5> are always |
|       |             | ; | read as '0'.          |
|       |             |   |                       |

#### FIGURE 4-1:

#### BLOCK DIAGRAM OF PINS RA3:RA0



FIGURE 4-2:

BLOCK DIAGRAM OF PIN RA4



#### TABLE 4-1: PORTA FUNCTIONS

| Name      | Bit0 | Buffer Type | Function                                                                     |
|-----------|------|-------------|------------------------------------------------------------------------------|
| RA0       | bit0 | TTL         | Input/output                                                                 |
| RA1       | bit1 | TTL         | Input/output                                                                 |
| RA2       | bit2 | TTL         | Input/output                                                                 |
| RA3       | bit3 | TTL         | Input/output                                                                 |
| RA4/T0CKI | bit4 | ST          | Input/output or external clock input for TMR0.<br>Output is open drain type. |

Legend: TTL = TTL input, ST = Schmitt Trigger input

#### TABLE 4-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4     | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>Power-on<br>Reset | Value on all<br>other<br>RESETS |
|---------|-------|-------|-------|-------|-----------|--------|--------|--------|--------|-------------------------------|---------------------------------|
| 05h     | PORTA | —     | _     | _     | RA4/T0CKI | RA3    | RA2    | RA1    | RA0    | x xxxx                        | u uuuu                          |
| 85h     | TRISA | _     |       |       | TRISA4    | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111                        | 1 1111                          |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are unimplemented, read as '0'.

#### 5.2.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on the fly" during program execution).

Note: To avoid an unintended device RESET, a specific instruction sequence (shown in the PIC<sup>®</sup> Mid-Range Reference Manual, DS33023) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled.

#### 5.3 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit T0IF (INTCON<2>). The interrupt can be masked by clearing bit T0IE (INTCON<5>). Bit T0IF must be cleared in software by the Timer0 module Interrupt Service Routine before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP since the timer is shut-off during SLEEP.





#### TABLE 5-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name       | Bit 7  | Bit 6     | Bit 5  | Bit 4                         | Bit 3     | Bit 2     | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on all<br>other<br>RESETS |
|---------|------------|--------|-----------|--------|-------------------------------|-----------|-----------|-------|-------|-------------------------|---------------------------------|
| 01h     | TMR0       | Timer0 | Module Re | gister |                               | xxxx xxxx | uuuu uuuu |       |       |                         |                                 |
| 0Bh,8Bh | INTCON     | GIE    | EEIE      | T0IE   | INTE                          | RBIE      | T0IF      | INTF  | RBIF  | 0000 000x               | 0000 000u                       |
| 81h     | OPTION_REG | RBPU   | INTEDG    | TOCS   | T0SE                          | PSA       | PS2       | PS1   | PS0   | 1111 1111               | 1111 1111                       |
| 85h     | TRISA      | _      | -         |        | PORTA Data Direction Register |           |           |       |       | 1 1111                  | 1 1111                          |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0.

# 6.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits to deal with the needs of real time applications. The PIC16F84A has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- OSC Selection
- RESET
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
- Interrupts
- Watchdog Timer (WDT)
- SLEEP
- Code Protection
- ID Locations
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

The PIC16F84A has a Watchdog Timer which can be shut-off only through configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only. This design keeps the device in RESET while the power supply stabilizes. With these two timers on-chip, most applications need no external RESET circuitry.

SLEEP mode offers a very low current power-down mode. The user can wake-up from SLEEP through external RESET, Watchdog Timer Time-out or through an interrupt. Several oscillator options are provided to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select the various options.

Additional information on special features is available in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023).

#### 6.1 Configuration Bits

The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped in program memory location 2007h.

Address 2007h is beyond the user program memory space and it belongs to the special test/configuration memory space (2000h - 3FFFh). This space can only be accessed during programming.

#### REGISTER 6-1: PIC16F84A CONFIGURATION WORD

| R/P-u    | R/P-u | R/P-u                                                                                                                          | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u | R/P-u |
|----------|-------|--------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| CP       | CP    | CP                                                                                                                             | СР    | CP    | CP    | CP    | CP    | CP    | CP    | PWRTE | WDTE  | F0SC1 | F0SC0 |
| bit13    |       |                                                                                                                                |       |       |       |       |       |       |       |       |       |       | bit0  |
| bit 13-4 |       | <b>CP:</b> Code Protection bit<br>1 = Code protection disabled<br>0 = All program memory is code protected                     |       |       |       |       |       |       |       |       |       |       |       |
| bit 3    |       | <b>PWRTE</b> : Power-up Timer Enable bit<br>1 = Power-up Timer is disabled<br>0 = Power-up Timer is enabled                    |       |       |       |       |       |       |       |       |       |       |       |
| bit 2    |       | WDTE: Watchdog Timer Enable bit<br>1 = WDT enabled<br>0 = WDT disabled                                                         |       |       |       |       |       |       |       |       |       |       |       |
| bit 1-0  |       | FOSC1:FOSC0: Oscillator Selection bits<br>11 = RC oscillator<br>10 = HS oscillator<br>01 = XT oscillator<br>00 = LP oscillator |       |       |       |       | ts    |       |       |       |       |       |       |

#### FIGURE 6-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME



#### 6.7 Time-out Sequence and \_\_\_\_\_ Power-down Status Bits (TO/PD)

On power-up (Figures 6-6 through 6-9), the time-out sequence is as follows:

- 1. PWRT time-out is invoked after a POR has expired.
- 2. Then, the OST is activated.

The total time-out will vary based on oscillator configuration and PWRTE configuration bit status. For example, in RC mode with the PWRT disabled, there will be no time-out at all.

### TABLE 6-5:TIME-OUT IN VARIOUSSITUATIONS

| Ossillator    | Powe                | Wake-up          |               |
|---------------|---------------------|------------------|---------------|
| Configuration | PWRT<br>Enabled     | PWRT<br>Disabled | from<br>SLEEP |
| XT, HS, LP    | 72 ms +<br>1024Tosc | 1024Tosc         | 1024Tosc      |
| RC            | 72 ms               | _                | _             |

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then bringing  $\overline{\text{MCLR}}$  high, execution will begin immediately (Figure 6-6). This is useful for testing purposes or to synchronize more than one PIC16F84A device when operating in parallel.

Table 6-6 shows the significance of the  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits. Table 6-3 lists the RESET conditions for some special registers, while Table 6-4 lists the RESET conditions for all the registers.

TABLE 6-6: STATUS BITS AND THEIR SIGNIFICANCE

| то | PD | Condition                           |  |  |  |  |
|----|----|-------------------------------------|--|--|--|--|
| 1  | 1  | Power-on Reset                      |  |  |  |  |
| 0  | x  | Illegal, TO is set on POR           |  |  |  |  |
| x  | 0  | Illegal, PD is set on POR           |  |  |  |  |
| 0  | 1  | WDT Reset (during normal operation) |  |  |  |  |
| 0  | 0  | WDT Wake-up                         |  |  |  |  |
| 1  | 1  | MCLR during normal operation        |  |  |  |  |
| 1  | 0  | MCLR during SLEEP or interrupt      |  |  |  |  |
|    |    | wake-up from SLEEP                  |  |  |  |  |

#### 6.8 Interrupts

The PIC16F84A has 4 sources of interrupt:

- External interrupt RB0/INT pin
- TMR0 overflow interrupt
- PORTB change interrupts (pins RB7:RB4)
- Data EEPROM write complete interrupt

The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also contains the individual and global interrupt enable bits.

The global interrupt enable bit, GIE (INTCON<7>), enables (if set) all unmasked interrupts or disables (if cleared) all interrupts. Individual interrupts can be disabled through their corresponding enable bits in INTCON register. Bit GIE is cleared on RESET.

The "return from interrupt" instruction, RETFIE, exits interrupt routine as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. For external interrupt events, such as the RB0/INT pin or PORTB change interrupt, the interrupt latency will be three to four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for both one and two cycle instructions. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid infinite interrupt requests.

Note: Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit.

#### FIGURE 6-10: INTERRUPT LOGIC



#### 6.8.1 INT INTERRUPT

External interrupt on RB0/INT pin is edge triggered: either rising if INTEDG bit (OPTION\_REG<6>) is set, or falling if INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, the INTF bit (INTCON<1>) is set. This interrupt can be disabled by clearing control bit INTE (INTCON<4>). Flag bit INTF must be cleared in software via the Interrupt Service Routine before re-enabling this interrupt. The INT interrupt can wake the processor from SLEEP (Section 6.11) only if the INTE bit was set prior to going into SLEEP. The status of the GIE bit decides whether the processor branches to the interrupt vector following wake-up.

#### 6.8.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in TMR0 will set flag bit T0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit T0IE (INTCON<5>) (Section 5.0).

#### 6.8.3 PORTB INTERRUPT

An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<3>) (Section 4.2).

Note: For a change on the I/O pin to be recognized, the pulse width must be at least TCY wide.

#### 6.8.4 DATA EEPROM INTERRUPT

At the completion of a data EEPROM write cycle, flag bit EEIF (EECON1<4>) will be set. The interrupt can be enabled/disabled by setting/clearing enable bit EEIE (INTCON<6>) (Section 3.0).

#### 6.9 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users wish to save key register values during an interrupt (e.g., W register and STATUS register). This is implemented in software.

The code in Example 6-1 stores and restores the STATUS and W register's values. The user defined registers, W\_TEMP and STATUS\_TEMP are the temporary storage locations for the W and STATUS registers values.

Example 6-1 does the following:

- a) Stores the W register.
- b) Stores the STATUS register in STATUS\_TEMP.
- c) Executes the Interrupt Service Routine code.
- d) Restores the STATUS (and bank select bit) register.
- e) Restores the W register.

| PUSH | MOVWF | W_TEMP        | ; Copy W to TEMP register,                          |
|------|-------|---------------|-----------------------------------------------------|
|      | SWAPF | STATUS, W     | ; Swap status to be saved into W                    |
|      | MOVWF | STATUS_TEMP   | ; Save status to STATUS_TEMP register               |
| ISR  | :     |               | :                                                   |
|      | :     |               | ; Interrupt Service Routine                         |
|      | :     |               | ; should configure Bank as required                 |
|      | :     |               | ;                                                   |
| POP  | SWAPF | STATUS_TEMP,W | ; Swap nibbles in STATUS_TEMP register              |
|      |       |               | ; and place result into W                           |
|      | MOVWF | STATUS        | ; Move W into STATUS register                       |
|      |       |               | ; (sets bank to original state)                     |
|      | SWAPF | W_TEMP, F     | ; Swap nibbles in W_TEMP and place result in W_TEMP |
|      | SWAPF | W_TEMP, W     | ; Swap nibbles in W_TEMP and place result into W    |
|      |       |               |                                                     |

#### 6.10 Watchdog Timer (WDT)

The Watchdog Timer is a free running On-Chip RC Oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device has been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET. If the device is in SLEEP mode, a WDT wake-up causes the device to wake-up and continue with normal operation. The WDT can be permanently disabled by programming configuration bit WDTE as a '0' (Section 6.1).

#### 6.10.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION\_REG register. Thus, time-out periods up to 2.3 seconds can be realized.

The CLRWDT and SLEEP instructions clear the WDT and the postscaler (if assigned to the WDT) and prevent it from timing out and generating a device RESET condition.

The  $\overline{\text{TO}}$  bit in the STATUS register will be cleared upon a WDT time-out.

#### 6.11 Power-down Mode (SLEEP)

A device may be powered down (SLEEP) and later powered up (wake-up from SLEEP).

#### 6.11.1 SLEEP

The Power-down mode is entered by executing the SLEEP instruction.

If enabled, the Watchdog Timer is cleared (but keeps running), the PD bit (STATUS<3>) is cleared, the TO bit (STATUS<4>) is set, and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For the lowest current consumption in SLEEP mode, place all I/O pins at either VDD or VSS, with no external circuitry drawing current from the I/O pins, and disable external clocks. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS. The contribution from on-chip pull-ups on PORTB should be considered.

The  $\overline{\text{MCLR}}$  pin must be at a logic high level (VIHMC).

It should be noted that a RESET generated by a WDT time-out does not drive the MCLR pin low.

#### 6.11.2 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External RESET input on MCLR pin.
- 2. WDT wake-up (if WDT was enabled).
- 3. Interrupt from RB0/INT pin, RB port change, or data EEPROM write complete.

Peripherals cannot generate interrupts during SLEEP, since no on-chip Q clocks are present.

The first event ( $\overline{\text{MCLR}}$  Reset) will cause a device RESET. The two latter events are considered a continuation of program execution. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits can be used to determine the cause of a device RESET. The  $\overline{\text{PD}}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The  $\overline{\text{TO}}$  bit is cleared if a WDT time-out occurred (and caused wake-up).

While the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up occurs regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.



#### FIGURE 6-12: WAKE-UP FROM SLEEP THROUGH INTERRUPT

**Note** 1: XT, HS, or LP oscillator mode assumed.

- 2: TOST = 1024TOSC (drawing not to scale). This delay will not be there for RC osc mode.
- 3: GIE = '1' assumed. In this case after wake-up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.

4: CLKOUT is not available in these osc modes, but shown here for timing reference.

#### 9.2 DC Characteristics: PIC16F84A-04 (Commercial, Industrial) PIC16F84A-20 (Commercial, Industrial) PIC16LF84A-04 (Commercial, Industrial)

| DC Characteristics<br>All Pins Except Power Supply Pins |        |                                         | Standard Operating Conditions (unless otherwise stated)Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ (commercial) $-40^{\circ}C \leq TA \leq +85^{\circ}C$ (industrial)Operating voltage VDD range as described in DC specifications(Section 9.1) |      |         |       |                                                                                                                     |  |
|---------------------------------------------------------|--------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-------|---------------------------------------------------------------------------------------------------------------------|--|
| Param<br>No.                                            | Symbol | Characteristic                          | Min                                                                                                                                                                                                                                                              | Тур† | Max     | Units | Conditions                                                                                                          |  |
|                                                         | VIL    | Input Low Voltage                       |                                                                                                                                                                                                                                                                  |      |         |       |                                                                                                                     |  |
|                                                         |        | I/O ports:                              |                                                                                                                                                                                                                                                                  |      |         |       |                                                                                                                     |  |
| D030                                                    |        | with TTL buffer                         | Vss                                                                                                                                                                                                                                                              | _    | 0.8     | V     | $4.5V \leq V\text{DD} \leq 5.5V \text{ (Note 4)}$                                                                   |  |
| D030A                                                   |        |                                         | Vss                                                                                                                                                                                                                                                              | —    | 0.16Vdd | V     | Entire range (Note 4)                                                                                               |  |
| D031                                                    |        | with Schmitt Trigger buffer             | Vss                                                                                                                                                                                                                                                              | —    | 0.2Vdd  | V     | Entire range                                                                                                        |  |
| D032                                                    |        | MCLR, RA4/T0CKI                         | Vss                                                                                                                                                                                                                                                              | —    | 0.2Vdd  | V     |                                                                                                                     |  |
| D033                                                    |        | OSC1 (XT, HS and LP modes)              | Vss                                                                                                                                                                                                                                                              | —    | 0.3Vdd  | V     | (Note 1)                                                                                                            |  |
| D034                                                    |        | OSC1 (RC mode)                          | Vss                                                                                                                                                                                                                                                              |      | 0.1Vdd  | V     |                                                                                                                     |  |
|                                                         | VIH    | Input High Voltage                      |                                                                                                                                                                                                                                                                  |      |         |       |                                                                                                                     |  |
|                                                         |        | I/O ports:                              |                                                                                                                                                                                                                                                                  | —    |         |       |                                                                                                                     |  |
| D040                                                    |        | with TTL buffer                         | 2.0                                                                                                                                                                                                                                                              | —    | Vdd     | V     | $4.5V \le VDD \le 5.5V$ (Note 4)                                                                                    |  |
| D040A                                                   |        |                                         | 0.25VDD+0.8                                                                                                                                                                                                                                                      | _    | VDD     | V     | Entire range (Note 4)                                                                                               |  |
| D041                                                    |        | with Schmitt Trigger buffer             | 0.8 VDD                                                                                                                                                                                                                                                          | _    | Vdd     |       | Entire range                                                                                                        |  |
| D042                                                    |        | MCLR,                                   | 0.8 VDD                                                                                                                                                                                                                                                          | _    | Vdd     | V     |                                                                                                                     |  |
| D042A                                                   |        | RA4/T0CKI                               | 0.8 Vdd                                                                                                                                                                                                                                                          | _    | 8.5     | V     |                                                                                                                     |  |
| D043                                                    |        | OSC1 (XT, HS and LP modes)              | 0.8 Vdd                                                                                                                                                                                                                                                          | _    | Vdd     | V     | (Note 1)                                                                                                            |  |
| D043A                                                   |        | OSC1 (RC mode)                          | 0.9 Vdd                                                                                                                                                                                                                                                          |      | Vdd     | V     |                                                                                                                     |  |
| D050                                                    | VHYS   | Hysteresis of Schmitt Trigger<br>Inputs | —                                                                                                                                                                                                                                                                | 0.1  |         | V     |                                                                                                                     |  |
| D070                                                    | IPURB  | PORTB Weak Pull-up Current              | 50                                                                                                                                                                                                                                                               | 250  | 400     | μA    | VDD = 5.0V, VPIN = VSS                                                                                              |  |
|                                                         | lı∟    | Input Leakage Current<br>(Notes 2, 3)   |                                                                                                                                                                                                                                                                  |      |         |       |                                                                                                                     |  |
| D060                                                    |        | I/O ports                               | _                                                                                                                                                                                                                                                                | —    | ±1      | μΑ    | $\label{eq:VSS} \begin{split} &Vss \leq V \text{PIN} \leq V \text{DD}, \\ &Pin \text{ at hi-impedance} \end{split}$ |  |
| D061                                                    |        | MCLR, RA4/T0CKI                         | —                                                                                                                                                                                                                                                                | —    | ±5      | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                                                                            |  |
| D063                                                    |        | OSC1                                    | _                                                                                                                                                                                                                                                                | —    | ±5      | μΑ    | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration                                                         |  |

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. Do not drive the PIC16F84A with an external clock while the device is in RC mode, or chip damage may result.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as coming out of the pin.

4: The user may choose the better of the two specs.



#### **CLKOUT AND I/O TIMING** FIGURE 9-7:

| Param<br>No. | Sym        | Characteristic                                                                                                                                                                                                                                                                                                              |               | Min                                      | Тур† | Мах        | Units    | Conditions |
|--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------|------|------------|----------|------------|
| 10           | TosH2ckL   | OSC1↑ to CLKOUT↓                                                                                                                                                                                                                                                                                                            | Standard      | _                                        | 15   | 30         | ns       | (Note 1)   |
| 10A          |            |                                                                                                                                                                                                                                                                                                                             | Extended (LF) | _                                        | 15   | 120        | ns       | (Note 1)   |
| 11           | TosH2ckH   | OSC1↑ to CLKOUT↑                                                                                                                                                                                                                                                                                                            | Standard      |                                          | 15   | 30         | ns       | (Note 1)   |
| 11A          |            |                                                                                                                                                                                                                                                                                                                             | Extended (LF) |                                          | 15   | 120        | ns       | (Note 1)   |
| 12           | TckR       | CLKOUT rise time                                                                                                                                                                                                                                                                                                            | Standard      |                                          | 15   | 30         | ns       | (Note 1)   |
| 12A          |            |                                                                                                                                                                                                                                                                                                                             | Extended (LF) |                                          | 15   | 100        | ns       | (Note 1)   |
| 13           | TckF       | CLKOUT fall time                                                                                                                                                                                                                                                                                                            | Standard      |                                          | 15   | 30         | ns       | (Note 1)   |
| 13A          |            |                                                                                                                                                                                                                                                                                                                             | Extended (LF) |                                          | 15   | 100        | ns       | (Note 1)   |
| 14           | TckL2ioV   | CLKOUT $\downarrow$ to Port out valid                                                                                                                                                                                                                                                                                       |               |                                          | _    | 0.5Tcy +20 | ns       | (Note 1)   |
| 15           | TioV2ckH   | Port in valid before                                                                                                                                                                                                                                                                                                        | Standard      | 0.30Tcy + 30                             | —    | _          | ns       | (Note 1)   |
|              |            | CLKOUT Extended (LF) 0.30TCY + 80 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — … … … … … … … … … … … … … … … … … … … … <th…< th=""> … … <th td="" …<=""><td> </td><td>ns</td><td>(Note 1)</td></th></th…<> |               | <td> </td> <td>ns</td> <td>(Note 1)</td> |      | ns         | (Note 1) |            |
| 16           | TckH2iol   | Port in hold after CLKOUT 1                                                                                                                                                                                                                                                                                                 |               | 0                                        | —    |            | ns       | (Note 1)   |
| 17           | 7 TosH2ioV | OSC1↑ (Q1 cycle) to                                                                                                                                                                                                                                                                                                         | Standard      | _                                        | —    | 125        | ns       |            |
|              |            | Port out valid                                                                                                                                                                                                                                                                                                              | Extended (LF) | _                                        | —    | 250        | ns       |            |
| 18           | TosH2iol   | OSC1↑ (Q2 cycle) to Port                                                                                                                                                                                                                                                                                                    | Standard      | 10                                       | —    | _          | ns       |            |
|              |            | input invalid (I/O in hold time)                                                                                                                                                                                                                                                                                            | Extended (LF) | 10                                       | —    | _          | ns       |            |
| 19           | TioV2osH   | Port input valid to OSC1 <sup>↑</sup>                                                                                                                                                                                                                                                                                       | Standard      | -75                                      | —    | _          | ns       |            |
|              |            | (I/O in setup time)                                                                                                                                                                                                                                                                                                         | Extended (LF) | -175                                     | _    |            | ns       |            |
| 20           | TioR       | Port output rise time                                                                                                                                                                                                                                                                                                       | Standard      | _                                        | 10   | 35         | ns       |            |
| 20A          |            |                                                                                                                                                                                                                                                                                                                             | Extended (LF) | _                                        | 10   | 70         | ns       |            |
| 21           | TioF       | Port output fall time                                                                                                                                                                                                                                                                                                       | Standard      |                                          | 10   | 35         | ns       |            |
| 21A          |            |                                                                                                                                                                                                                                                                                                                             | Extended (LF) | _                                        | 10   | 70         | ns       |            |
| 22           | TINP       | INT pin high                                                                                                                                                                                                                                                                                                                | Standard      | 20                                       | —    | _          | ns       |            |
| 22A          |            | or low time                                                                                                                                                                                                                                                                                                                 | Extended (LF) | 55                                       | —    | _          | ns       |            |
| 23           | Trbp       | RB7:RB4 change INT                                                                                                                                                                                                                                                                                                          | Standard      | Tosc§                                    | —    | —          | ns       |            |
| 23A          |            | high or low time                                                                                                                                                                                                                                                                                                            | Extended (LF) | Tosc§                                    | —    | _          | ns       |            |

Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. † §

By design.

Note 1: Measurements are taken in RC mode where CLKOUT output is 4 x Tosc.



## FIGURE 9-8: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING

## TABLE 9-4:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND<br/>POWER-UP TIMER REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                                   | Min | Тур†     | Max | Units | Conditions         |
|------------------|-------|--------------------------------------------------|-----|----------|-----|-------|--------------------|
| 30               | TmcL  | MCLR Pulse Width (low)                           | 2   | _        |     | μS    | VDD = 5.0V         |
| 31               | Twdt  | Watchdog Timer Time-out<br>Period (No Prescaler) | 7   | 18       | 33  | ms    | VDD = 5.0V         |
| 32               | Tost  | Oscillation Start-up Timer<br>Period             |     | 1024Tosc |     | ms    | Tosc = OSC1 period |
| 33               | TPWRT | Power-up Timer Period                            | 28  | 72       | 132 | ms    | VDD = 5.0V         |
| 34               | Tıoz  | I/O hi-impedance from MCLR<br>Low or RESET       |     | _        | 100 | ns    |                    |

† Data in "Typ" column is at 5V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 9-9: TIMER0 CLOCK TIMINGS



#### TABLE 9-5: TIMER0 CLOCK REQUIREMENTS

| Parameter<br>No. | Sym  | Character        | Min            | Тур†                 | Мах | Units | Conditions |                                                                                                |
|------------------|------|------------------|----------------|----------------------|-----|-------|------------|------------------------------------------------------------------------------------------------|
| 40               | Tt0H | T0CKI High Pulse | No Prescaler   | 0.5Tcy + 20          | —   |       | ns         |                                                                                                |
|                  |      | Width            | With Prescaler | 50<br>30             |     |       | ns<br>ns   | $2.0V \le VDD \le 3.0V$<br>$3.0V \le VDD \le 6.0V$                                             |
| 41               | Tt0L | T0CKI Low Pulse  | No Prescaler   | 0.5Tcy + 20          | —   | _     | ns         |                                                                                                |
|                  |      | Width            | With Prescaler | 50<br>20             | _   |       | ns<br>ns   | $\begin{array}{l} 2.0V \leq V\text{DD} \leq 3.0V\\ 3.0V \leq V\text{DD} \leq 6.0V \end{array}$ |
| 42               | Tt0P | T0CKI Period     |                | <u>Tcy + 40</u><br>N | —   | _     | ns         | N = prescale value<br>(2, 4,, 256)                                                             |

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

# PIC16F84A

NOTES:

### APPENDIX A: REVISION HISTORY

| Version | Date    | Revision Description                                                                                                                                           |
|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A       | 9/1998  | This is a new data sheet. However, the devices described in this data sheet are the upgrades to the devices found in the <i>PIC16F8X Data Sheet</i> , DS30430. |
| В       | 05/2001 | Added DC and AC Characteristics Graphs and Tables to Section 10.                                                                                               |
| С       | 11/2011 | Updated the "Packaging Information" section.                                                                                                                   |

#### APPENDIX C: MIGRATION FROM BASELINE TO MID-RANGE DEVICES

This section discusses how to migrate from a baseline device (i.e., PIC16C5X) to a mid-range device (i.e., PIC16CXXX).

The following is the list of feature improvements over the PIC16C5X microcontroller family:

- Instruction word length is increased to 14-bits. This allows larger page sizes, both in program memory (2K now as opposed to 512K before) and the register file (128 bytes now versus 32 bytes before).
- 2. A PC latch register (PCLATH) is added to handle program memory paging. PA2, PA1 and PA0 bits are removed from the STATUS register and placed in the OPTION register.
- 3. Data memory paging is redefined slightly. The STATUS register is modified.
- 4. Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions, TRIS and OPTION, are being phased out, although they are kept for compatibility with PIC16C5X.
- 5. OPTION and TRIS registers are made addressable.
- 6. Interrupt capability is added. Interrupt vector is at 0004h.
- 7. Stack size is increased to eight-deep.
- 8. RESET vector is changed to 0000h.
- RESET of all registers is revisited. Five different RESET (and wake-up) types are recognized. Registers are reset differently.
- 10. Wake-up from SLEEP through interrupt is added.
- 11. Two separate timers, the Oscillator Start-up Timer (OST) and Power-up Timer (PWRT), are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up.
- 12. PORTB has weak pull-ups and interrupt-onchange features.
- 13. T0CKI pin is also a port pin (RA4/T0CKI).
- 14. FSR is a full 8-bit register.
- 15. "In system programming" is made possible. The user can program PIC16CXX devices using only five pins: VDD, VSS, VPP, RB6 (clock) and RB7 (data in/out).

To convert code written for PIC16C5X to PIC16F84A, the user should take the following steps:

- 1. Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO.
- 2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
- 3. Eliminate any data memory page switching. Redefine data variables for reallocation.
- 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
- 5. Change RESET vector to 0000h.

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

#### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### CUSTOMER SUPPORT

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2001-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769409

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.