



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 14                                                                              |
| Program Memory Size        | 2KB (2K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 256 x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 20-LSSOP (0.173", 4.40mm Width)                                                 |
| Supplier Device Package    | 20-LSSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10266gsp-v5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Code flash | Data flash | RAM    | 20 pins         | 24 pins                    | 30 pins  |
|------------|------------|--------|-----------------|----------------------------|----------|
| 16 KB      | 2 KB       | 2 KB   | _               | —                          | R5F102AA |
|            | _          |        | _               | —                          | R5F103AA |
|            | 2 KB       | 1.5 KB | R5F1026A Note 1 | R5F1027A <sup>Note 1</sup> |          |
|            | _          |        | R5F1036A Note 1 | R5F1037A Note 1            |          |
| 12 KB      | 2KB        | 1 KB   | R5F10269 Note 1 | R5F10279 Note 1            | R5F102A9 |
|            | _          |        | R5F10369 Note 1 | R5F10379 Note 1            | R5F103A9 |
| 8 KB       | 2 KB       | 768 B  | R5F10268 Note 1 | R5F10278 Note 1            | R5F102A8 |
|            | —          |        | R5F10368 Note 1 | R5F10378 Note 1            | R5F103A8 |
| 4 KB       | 2KB        | 512 B  | R5F10267        | R5F10277                   | R5F102A7 |
|            | _          |        | R5F10367        | R5F10377                   | R5F103A7 |
| 2 KB       | 2 KB       | 256 B  | R5F10266 Note 2 |                            |          |
|            | —          |        | R5F10366 Note 2 | —                          |          |

O ROM, RAM capacities

Notes 1. This is 640 bytes when the self-programming function or data flash function is used. (For details, see CHAPTER 3 CPU ARCHITECTURE.)

2. The self-programming function cannot be used for R5F10266 and R5F10366.

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.



| Table 1-1. | List of | Ordering | Part | Numbers |
|------------|---------|----------|------|---------|
|------------|---------|----------|------|---------|

|         | Pin<br>count | Package                                                                         | Data flash       | Fields of<br>Application | Part Number                                                                                                                                                            |   |                                                                                                                                     |
|---------|--------------|---------------------------------------------------------------------------------|------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------|
| <r></r> | 20<br>pins   | 20-pin plastic<br>LSSOP<br>$(4.4 \times 6.5 \text{ mm}, 0.65 \text{ mm pitch})$ | Mounted          | A                        | R5F1026AASP#V5, R5F10269ASP#V5, R5F10268ASP#V5, R5F10267ASP#V5,<br>R5F10266ASP#V5<br>R5F1026AASP#X5, R5F10269ASP#X5, R5F10268ASP#X5, R5F10267ASP#X5,<br>R5F10266ASP#X5 |   |                                                                                                                                     |
|         |              |                                                                                 |                  | D                        | R5F1026ADSP#V5, R5F10269DSP#V5, R5F10268DSP#V5, R5F10267DSP#V5,<br>R5F10266DSP#V5<br>R5F1026ADSP#X5, R5F10269DSP#X5, R5F10268DSP#X5, R5F10267DSP#X5,<br>R5F10266DSP#X5 |   |                                                                                                                                     |
|         |              |                                                                                 |                  | G                        | R5F1026AGSP#V5, R5F10269GSP#V5, R5F10268GSP#V5, R5F10267GSP#V5,<br>R5F10266GSP#V5<br>R5F1026AGSP#X5, R5F10269GSP#X5, R5F10268GSP#X5, R5F10267GSP#X5,<br>R5F10266GSP#X5 |   |                                                                                                                                     |
|         |              |                                                                                 | Not mounted      | A                        | R5F1036AASP#V5, R5F10369ASP#V5, R5F10368ASP#V5, R5F10367ASP#V5,<br>R5F10366ASP#V5<br>R5F1036AASP#X5, R5F10369ASP#X5, R5F10368ASP#X5, R5F10367ASP#X5,<br>R5F10366ASP#X5 |   |                                                                                                                                     |
|         |              |                                                                                 |                  | D                        | R5F1036ADSP#V5, R5F10369DSP#V5, R5F10368DSP#V5, R5F10367DSP#V5,<br>R5F10366DSP#V5<br>R5F1036ADSP#X5, R5F10369DSP#X5, R5F10368DSP#X5, R5F10367DSP#X5,<br>R5F10366DSP#X5 |   |                                                                                                                                     |
| <r></r> | 24<br>pins   | 24-pin plastic<br>HWQFN<br>(4 × 4 mm, 0.5<br>mm pitch)                          | QFN<br>4 mm, 0.5 | A                        | R5F1027AANA#U5, R5F10279ANA#U5, R5F10278ANA#U5, R5F10277ANA#U5<br>R5F1027AANA#W5, R5F10279ANA#W5, R5F10278ANA#W5,<br>R5F10277ANA#W5                                    |   |                                                                                                                                     |
|         |              |                                                                                 |                  |                          |                                                                                                                                                                        | D | R5F1027ADNA#U5, R5F10279DNA#U5, R5F10278DNA#U5, R5F10277DNA#U5<br>R5F1027ADNA#W5, R5F10279DNA#W5, R5F10278DNA#W5,<br>R5F10277DNA#W5 |
|         |              |                                                                                 |                  | G                        | R5F1027AGNA#U5, R5F10279GNA#U5, R5F10278GNA#U5,<br>R5F10277GNA#U5<br>R5F1027AGNA#W5, R5F10279GNA#W5, R5F10278GNA#W5,<br>R5F10277GNA#W5                                 |   |                                                                                                                                     |
|         |              |                                                                                 | Not mounted      | А                        | R5F1037AANA#V5, R5F10379ANA#V5, R5F10378ANA#V5, R5F10377ANA#V5                                                                                                         |   |                                                                                                                                     |
|         |              |                                                                                 |                  |                          | R5F1037AANA#X5, R5F10379ANA#X5, R5F10378ANA#X5, R5F10377ANA#X5                                                                                                         |   |                                                                                                                                     |
|         |              |                                                                                 |                  | D                        | R5F1037ADNA#V5, R5F10379DNA#V5, R5F10378DNA#V5, R5F10377DNA#V5<br>R5F1037ADNA#X5, R5F10379DNA#X5, R5F10378DNA#X5, R5F10377DNA#X5                                       |   |                                                                                                                                     |
|         | 30<br>pins   | 30-pin plastic<br>LSSOP                                                         | Mounted          | A                        | R5F102AAASP#V0, R5F102A9ASP#V0, R5F102A8ASP#V0, R5F102A7ASP#V0<br>R5F102AAASP#X0, R5F102A9ASP#X0, R5F102A8ASP#X0, R5F102A7ASP#X0                                       |   |                                                                                                                                     |
|         |              | (7.62 mm<br>(300), 0.65 mm                                                      |                  | D                        | R5F102AADSP#V0, R5F102A9DSP#V0, R5F102A8DSP#V0, R5F102A7DSP#V0<br>R5F102AADSP#X0, R5F102A9DSP#X0, R5F102A8DSP#X0, R5F102A7DSP#X0                                       |   |                                                                                                                                     |
|         |              | pitch )                                                                         |                  | G                        | R5F102AAGSP#V0, R5F102A9GSP#V0, R5F102A8GSP#V0,<br>R5F102AAGSP#V0<br>R5F102AAGSP#X0, R5F102A9GSP#X0, R5F102A8GSP#X0,<br>R5F102A7GSP#X0                                 |   |                                                                                                                                     |
|         |              |                                                                                 | Not mounted      | А                        | R5F103AAASP#V0, R5F103A9ASP#V0, R5F103A8ASP#V0, R5F103A7ASP#V0<br>R5F103AAASP#X0, R5F103A9ASP#X0, R5F103A8ASP#X0, R5F103A7ASP#X0                                       |   |                                                                                                                                     |
|         |              |                                                                                 |                  | D                        | R5F103AADSP#V0, R5F103A9DSP#V0, R5F103A8DSP#V0, R5F103A7DSP#V0<br>R5F103AADSP#X0, R5F103A9DSP#X0, R5F103A8DSP#X0, R5F103A7DSP#X0                                       |   |                                                                                                                                     |

Note For fields of application, see Figure 1-1 Part Number, Memory Size, and Package of RL78/G12.

**Caution** The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



# 1.3 Differences between the R5F102 Products and the R5F103 Products

The following are differences between the R5F102 products and the R5F103 products.

- O Whether the data flash memory is mounted or not
- O High-speed on-chip oscillator oscillation frequency accuracy
- O Number of channels in serial interface
- O Whether the DMA function is mounted or not
- O Whether a part of the safety functions are mounted or not

#### 1.3.1 Data Flash

The data flash memory of 2 KB is mounted on the R5F102 products, but not on the R5F103 products.

| Product                       | Data Flash  |
|-------------------------------|-------------|
| R5F102 products               | 2KB         |
| R5F1026A, R5F1027A, R5F102AA, |             |
| R5F10269, R5F10279, R5F102A9, |             |
| R5F10268, R5F10278, R5F102A8, |             |
| R5F10267, R5F10277, R5F102A7, |             |
| R5F10266 Note                 |             |
| R5F103 products               | Not mounted |
| R5F1036A, R5F1037A, R5F103AA, |             |
| R5F10369, R5F10379, R5F103A9, |             |
| R5F10368, R5F10378 R5F103A8,  |             |
| R5F10367, R5F10377, R5F103A7, |             |
| R5F10366                      |             |

- **Note** The RAM in the R5F10266 has capacity as small as 256 bytes. Depending on the customer's program specification, the stack area to execute the data flash library may not be kept and data may not be written to or erased from the data flash memory.
- **Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.



## 1.4.2 24-pin products

<R> • 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



Note Provided only in the R5F102 products.

Remarks 1. For pin identification, see 1.5 Pin Identification.

- 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR).
- 3. It is recommended to connect an exposed die pad to Vss.



| Item                     |                      | 20-                                                                                                                             | pin                               | 24-              | pin               | 30-p         | oin      |  |  |
|--------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------|-------------------|--------------|----------|--|--|
|                          |                      | R5F1026x                                                                                                                        | R5F1036x                          | R5F1027x         | R5F1037x          | R5F102Ax     | R5F103Ax |  |  |
| Clock output/buzzer ou   | utput                |                                                                                                                                 |                                   | 1                |                   | 2            |          |  |  |
|                          |                      | 2.44 kHz to 10                                                                                                                  | MHz: (Peripher                    | al hardware cloc | :k: fмаіn = 20 MH | z operation) |          |  |  |
| 8/10-bit resolution A/D  | converter            |                                                                                                                                 | 11 ch                             | annels           |                   | 8 char       | nnels    |  |  |
| Serial interface         |                      | [R5F1026x (20                                                                                                                   | -pin), R5F1027                    | k (24-pin)]      |                   |              |          |  |  |
|                          |                      | • CSI: 2 chann                                                                                                                  | els/Simplified I <sup>2</sup>     | C: 2 channels/U  | ART: 1 channel    |              |          |  |  |
|                          |                      | [R5F102Ax (30                                                                                                                   | )-pin)]                           |                  |                   |              |          |  |  |
|                          |                      | ・CSI: 1 chann                                                                                                                   | el/Simplified I <sup>2</sup> C    | : 1 channel/UAF  | RT: 1 channel     |              |          |  |  |
|                          |                      | ・CSI: 1 chann                                                                                                                   | el/Simplified I <sup>2</sup> C    | : 1 channel/UAF  | RT: 1 channel     |              |          |  |  |
|                          |                      | ・CSI: 1 chann                                                                                                                   | el/Simplified I <sup>2</sup> C    | : 1 channel/UAF  | RT: 1 channel     |              |          |  |  |
|                          |                      | [R5F1036x (20                                                                                                                   | -pin), R5F1037:                   | k (24-pin)]      |                   |              |          |  |  |
|                          |                      | CSI: 1 chann                                                                                                                    | el/Simplified I <sup>2</sup> C    | : 0 channel/UAF  | RT: 1 channel     |              |          |  |  |
|                          |                      | [R5F103Ax (30-pin)]                                                                                                             |                                   |                  |                   |              |          |  |  |
|                          |                      | CSI: 1 channel/Simplified I <sup>2</sup> C: 0 channel/UART: 1 channel                                                           |                                   |                  |                   |              |          |  |  |
|                          | I <sup>2</sup> C bus | 1 channel                                                                                                                       |                                   |                  |                   |              |          |  |  |
| Multiplier and divider/m | nultiply-            | • 16 bits × 16 bits = 32 bits (unsigned or signed)                                                                              |                                   |                  |                   |              |          |  |  |
| accumulator              |                      | • 32 bits × 32 bits = 32 bits (unsigned)                                                                                        |                                   |                  |                   |              |          |  |  |
|                          |                      | • 16 bits × 16 b                                                                                                                | oits + 32 bits = 3                | 2 bits (unsigned | or signed)        | T            |          |  |  |
| DMA controller           | 1                    | 2 channels                                                                                                                      |                                   | 2 channels       |                   | 2 channels   |          |  |  |
| Vectored interrupt       | Internal             | 18                                                                                                                              | 16                                | 18               | 16                | 26           | 19       |  |  |
| sources                  | External             |                                                                                                                                 |                                   | 5                |                   | 6            |          |  |  |
| Key interrupt            |                      | 6                                                                                                                               |                                   | 1                | 0                 | _            | -        |  |  |
| Reset                    |                      | Reset by RES                                                                                                                    |                                   |                  |                   |              |          |  |  |
|                          |                      |                                                                                                                                 | by watchdog til<br>by power-on-re |                  |                   |              |          |  |  |
|                          |                      |                                                                                                                                 |                                   |                  |                   |              |          |  |  |
|                          |                      | <ul> <li>Internal reset by voltage detector</li> <li>Internal reset by illegal instruction execution <sup>Note</sup></li> </ul> |                                   |                  |                   |              |          |  |  |
|                          |                      | Internal reset by RAM parity error                                                                                              |                                   |                  |                   |              |          |  |  |
|                          |                      | Internal reset by illegal-memory access                                                                                         |                                   |                  |                   |              |          |  |  |
| Power-on-reset circuit   |                      | Power-on-reset: 1.51 V (TYP)     Power-down-reset: 1.50 V (TYP)                                                                 |                                   |                  |                   |              |          |  |  |
| Voltage detector         |                      | Rising edge :                                                                                                                   | 1.88 to 4.06 V                    | (12 stages)      |                   |              |          |  |  |
|                          |                      | • Falling edge : 1.84 to 3.98 V (12 stages)                                                                                     |                                   |                  |                   |              |          |  |  |
| On-chip debug function   | n                    | Provided                                                                                                                        |                                   |                  |                   |              |          |  |  |
| Power supply voltage     |                      | V <sub>DD</sub> = 1.8 to 5.5                                                                                                    | 5 V                               |                  |                   |              |          |  |  |
| Operating ambient terr   | perature             | $T_A = -40$ to +85°C (A: Consumer applications, D: Industrial applications), $T_A = -40$ to +105°C (G: Industrial applications) |                                   |                  |                   |              |          |  |  |

 $\label{eq:Note} \textbf{Note} \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ 

Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip debug emulator.



#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

(3/4)

| Parameter            | Symbol                                                  | Condition                                                                   | S                                                                                                                                        | MIN.                 | TYP.                              | MAX.   | Unit |
|----------------------|---------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------|--------|------|
| Input voltage, high  | VIH1                                                    | Normal input buffer                                                         |                                                                                                                                          | 0.8Vpp               |                                   | VDD    | V    |
|                      |                                                         | 20-, 24-pin products: P00 to P0<br>P40 to P42                               | )3 <sup>№te 2</sup> , P10 to P14,                                                                                                        |                      |                                   |        |      |
|                      |                                                         | 30-pin products: P00, P01, P1<br>P40, P50, P51, P120, P147                  | 0 to P17, P30, P31,                                                                                                                      |                      |                                   |        |      |
|                      | VIH2                                                    | TTL input buffer                                                            | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                                    | 2.2                  |                                   | Vdd    | V    |
|                      |                                                         | 20-, 24-pin products: P10, P11                                              | $3.3~V \leq V_{\text{DD}} < 4.0~V$                                                                                                       | 2.0                  |                                   | VDD    | V    |
|                      |                                                         | 30-pin products: P01, P10,<br>P11, P13 to P17                               | $1.8~V \leq V_{\text{DD}} < 3.3~V$                                                                                                       | 1.5                  |                                   | VDD    | V    |
|                      | VIH3                                                    | P20 to P23                                                                  |                                                                                                                                          | 0.7Vdd               |                                   | VDD    | V    |
|                      | VIH4                                                    | P60, P61                                                                    |                                                                                                                                          | 0.7Vdd               |                                   | 6.0    | V    |
|                      | VIH5                                                    | P121, P122, P125 <sup>Note 1</sup> , P137, I                                | EXCLK, RESET                                                                                                                             | 0.8VDD               |                                   | VDD    | V    |
| Input voltage, low   | VIL1                                                    | Normal input buffer                                                         | 0                                                                                                                                        |                      | 0.2VDD                            | V      |      |
|                      |                                                         | 20-, 24-pin products: P00 to P03 <sup>Note 2</sup> , P10 to P14, P40 to P42 |                                                                                                                                          |                      |                                   |        |      |
|                      |                                                         | 30-pin products: P00, P01, P10<br>P40, P50, P51, P120, P147                 | ) to P17, P30, P31,                                                                                                                      |                      |                                   |        |      |
|                      | VIL2                                                    | TTL input buffer                                                            | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                                                                                                    | 0                    |                                   | 0.8    | V    |
|                      |                                                         | 20-, 24-pin products: P10, P11                                              | $3.3~V \leq V_{\text{DD}} < 4.0~V$                                                                                                       | 0                    |                                   | 0.5    | V    |
|                      |                                                         | 30-pin products: P01, P10,<br>P11, P13 to P17                               | $1.8~V \leq V_{\text{DD}} < 3.3~V$                                                                                                       | 0                    |                                   | 0.32   | V    |
|                      | VIL3                                                    | P20 to P23                                                                  |                                                                                                                                          | 0                    |                                   | 0.3VDD | V    |
|                      | VIL4                                                    | P60, P61                                                                    |                                                                                                                                          | 0                    |                                   | 0.3VDD | V    |
|                      | VIL5                                                    | P121, P122, P125 <sup>Note 1</sup> , P137, I                                | EXCLK, RESET                                                                                                                             | 0                    | 0.5<br>0.32<br>0.3V <sub>DD</sub> | V      |      |
| Output voltage, high | V <sub>OH1</sub>                                        | 20-, 24-pin products:<br>P00 to P03 <sup>№ete 2</sup> , P10 to P14,         | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -10.0 \ \text{mA} \end{array}$                            | VDD-1.5              |                                   |        | V    |
|                      |                                                         | P40 to P42<br>30-pin products:                                              | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V},$<br>IOH1 = -3.0 mA                                                            | VDD-0.7              |                                   |        | V    |
|                      | P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, | P31, P40, P50, P51, P120,                                                   | $\begin{array}{l} 2.7 \ \text{V} \leq \text{V}_{\text{DD}} \leq 5.5 \ \text{V}, \\ \text{I}_{\text{OH1}} = -2.0 \ \text{mA} \end{array}$ | Vdd-0.6              |                                   |        | V    |
|                      |                                                         | P147                                                                        | $\begin{array}{l} 1.8 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OH1}} = -1.5 \ mA \end{array}$                                    | V <sub>DD</sub> -0.5 |                                   |        | V    |
|                      | V <sub>OH2</sub>                                        | P20 to P23                                                                  | Іон2 = -100 <i>µ</i> А                                                                                                                   | VDD-0.5              |                                   |        | V    |

**Notes 1.** 20, 24-pin products only.

2. 24-pin products only.

- Caution The maximum value of V<sub>H</sub> of pins P10 to P12 and P41 for 20-pin products, P01, P10 to P12, and P41 for 24pin products, and P00, P10 to P15, P17, and P50 for 30-pin products is V<sub>DD</sub> even in N-ch open-drain mode. High level is not output in the N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Parameter                     | Symbol |                                                                                                                            | Conditio                       | ons                                                                                                                                   | MIN. | TYP. | MAX. | Unit |
|-------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Output voltage, low           | Vol1   | 20-, 24-pin products:<br>P00 to P03 <sup>№te</sup> , P10 to P14,                                                           |                                | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 20.0 \ mA \end{array} \label{eq:DD}$                   |      |      | 1.3  | V    |
|                               |        | P40 to P42<br>30-pin products: P0                                                                                          |                                | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 8.5 \ mA \end{array} \label{eq:DD}$                    |      |      | 0.7  | V    |
|                               |        | P10 to P17, P30, F<br>P50, P51, P120, P                                                                                    |                                | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ mA \end{array} \label{eq:DD}$                    |      |      | 0.6  | V    |
|                               |        |                                                                                                                            |                                | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 1.5 \ mA \end{array} \label{eq:DD}$                    |      |      | 0.4  | V    |
|                               |        |                                                                                                                            |                                | $\label{eq:VDD} \begin{array}{l} 1.8 \mbox{ V} \leq V_{\mbox{DD}} \leq 5.5 \mbox{ V}, \\ I_{\mbox{DL1}} = 0.6 \mbox{ mA} \end{array}$ |      |      | 0.4  | V    |
|                               | Vol2   | P20 to P23                                                                                                                 |                                | lol2 = 400 μA                                                                                                                         |      |      | 0.4  | v    |
|                               | Vol3   |                                                                                                                            |                                | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 15.0 \ mA \end{array} \end{array} \label{eq:VDD}$      |      |      | 2.0  | V    |
|                               |        |                                                                                                                            | _                              |                                                                                                                                       |      |      | 0.4  | V    |
|                               |        |                                                                                                                            |                                |                                                                                                                                       |      |      | 0.4  | V    |
|                               |        |                                                                                                                            |                                | $\label{eq:VDD} \begin{array}{l} 1.8 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 2.0 \ mA \end{array}$                   |      |      | 0.4  | V    |
| nput leakage current,<br>nigh | Ішні   | Other than P121, $V_I = V_{DD}$<br>P122                                                                                    |                                |                                                                                                                                       |      |      | 1    | μA   |
|                               | Ішна   | P121, P122<br>(X1, X2/EXCLK)                                                                                               | $V_{\text{I}} = V_{\text{DD}}$ | Input port or external<br>clock input                                                                                                 |      |      | 1    | μA   |
|                               |        |                                                                                                                            |                                | When resonator connected                                                                                                              |      |      | 10   | μA   |
| nput leakage current,<br>ow   | ILIL1  | Other than P121,<br>P122                                                                                                   | VI = Vss                       |                                                                                                                                       |      |      | -1   | μA   |
|                               | ILIL2  | P121, P122<br>(X1, X2/EXCLK)                                                                                               | $V_I = V_{SS}$                 | Input port or external<br>clock input                                                                                                 |      |      | -1   | μA   |
|                               |        |                                                                                                                            |                                | When resonator connected                                                                                                              |      |      | -10  | μA   |
| Dn-chip pull-up<br>resistance | Ru     | 20-, 24-pin product:<br>P00 to P03 <sup>Note</sup> , P10<br>P40 to P42, P125,<br>30-pin products: P0<br>P10 to P17, P30, F | 0 to P14,<br>RESET<br>00, P01, | VI = Vss, input port                                                                                                                  | 10   | 20   | 100  | kΩ   |
|                               |        | P10 to P17, P30, F<br>P50, P51, P120, P                                                                                    |                                |                                                                                                                                       |      |      |      |      |

#### $40 \text{ to } 185^{\circ}$ 18V < Vpp < 55 V Vcc -0 1/1

Note 24-pin products only.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



| Parameter                                       | Symbol        | Conditions                            |                                       | HS (high<br>main)          |                | LS (low-sp<br>Mo | eed main)<br>de | Unit |
|-------------------------------------------------|---------------|---------------------------------------|---------------------------------------|----------------------------|----------------|------------------|-----------------|------|
|                                                 |               |                                       |                                       | MIN.                       | MAX.           | MIN.             | MAX.            |      |
| SCKp cycle time Note4                           | <b>t</b> ксү2 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | 20 MHz < fмск                         | <b>8/f</b> мск             |                | -                |                 | ns   |
|                                                 |               |                                       | fмск ≤ 20 MHz                         | 6/fмск                     |                | 6/fмск           |                 | ns   |
|                                                 |               | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 16 MHz < fмск                         | 8/fмск                     |                | -                |                 | ns   |
|                                                 |               |                                       | fмск ≤ 16 MHz                         | 6/fмск                     |                | 6/fмск           |                 | ns   |
|                                                 |               | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | 6/fмск                     |                | 6/fмск           |                 | ns   |
|                                                 |               |                                       |                                       | and 500                    |                | and 500          |                 |      |
|                                                 |               | $1.8~V \le V_{\text{DD}} \le 5.5~V$   |                                       | -                          |                | 6/fмск           |                 | ns   |
|                                                 |               |                                       |                                       |                            |                | and 750          |                 |      |
| SCKp high-/low-level                            | tкн2,         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү2/2-7                  |                | tксү2/2-7        |                 | ns   |
| width                                           | tĸ∟2          | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү2/2-8                  |                | tксү2/2-8        |                 | ns   |
|                                                 |               | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү2/2–18                 |                | tксү2/2-18       |                 | ns   |
|                                                 |               | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | -                          |                | tксү2/2-18       |                 | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>  | tsik2         | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | 1/fмск +<br>20             |                | 1/fмск +<br>30   |                 | ns   |
|                                                 |               | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | 1/fмск +<br>30             |                | 1/fмск +<br>30   |                 | ns   |
|                                                 |               | $1.8~V \le V_{\text{DD}} \le 5.5~V$   |                                       | -                          |                | 1/fмск +<br>30   |                 | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 2</sup> | tksi2         |                                       |                                       | 1/f <sub>мск</sub> +<br>31 |                | 1/fмск +<br>31   |                 | ns   |
| Delay time from<br>SCKp↓ to                     | tkso2         | C = 30 pF <sup>Note4</sup>            | $2.7~V \le V_{\text{DD}} \le 5.5~V$   |                            | 2/fмск +<br>44 |                  | 2/fмск +<br>110 | ns   |
| SOp output Note 3                               |               |                                       | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                            | 2/fмск +<br>75 |                  | 2/fмск +<br>110 | ns   |
|                                                 |               |                                       | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ |                            | -              |                  | 2/fмск +<br>110 | ns   |

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (T<sub>A</sub> = -40 to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

- Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- **Caution** Select the normal input buffer for the SIp and SCKp pins and the normal output mode for the SOp pin by using port input mode register 1 (PIM1) and port output mode registers 0, 1, 4 (POM0, POM1, POM4).



- **Remarks 1.** p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.))

| (5)         | During communication at same potential (simplified I <sup>2</sup> C mode) |
|-------------|---------------------------------------------------------------------------|
| <b>(T</b> ₄ | x = -40 to +85°C. 1.8 V < Vpp < 5.5 V. Vss = 0 V)                         |

| Parameter                     | Symbol  | Conditions                                                                 | HS (high-speed      | main) Mode | Unit |
|-------------------------------|---------|----------------------------------------------------------------------------|---------------------|------------|------|
|                               |         |                                                                            | LS (low-speed       | main) Mode |      |
|                               |         |                                                                            | MIN.                | MAX.       |      |
| SCLr clock frequency          | fsc∟    | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                                     |                     | 400 Note 1 | kHz  |
|                               |         | $C_{\text{b}} = 100 \text{ pF},  \text{R}_{\text{b}} = 3  \text{k} \Omega$ |                     |            |      |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                                        |                     | 300 Note 1 | kHz  |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                                       |                     |            |      |
| Hold time when SCLr = "L"     | t∟ow    | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                                     | 1150                |            | ns   |
|                               |         | $C_{b}=100 \text{ pF},  \text{R}_{b}=3  \text{k}\Omega$                    |                     |            |      |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                                        | 1550                |            | ns   |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                                       |                     |            |      |
| Hold time when SCLr = "H"     | tнıgн   | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                                     | 1150                |            | ns   |
|                               |         | $C_{b}=100 \text{ pF},  \text{R}_{b}=3  \text{k}\Omega$                    |                     |            |      |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                                        | 1550                |            | ns   |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                                       |                     |            |      |
| Data setup time (reception)   | tsu:dat | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                                     | 1/fмск + 145 Note 2 |            | ns   |
|                               |         | $C_{b}=100 \text{ pF},  \text{R}_{b}=3  \text{k}\Omega$                    |                     |            |      |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                                        | 1/fмск + 230 Note 2 |            | ns   |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                                       |                     |            |      |
| Data hold time (transmission) | thd:dat | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                                     | 0                   | 355        | ns   |
|                               |         | $C_{b}=100 \text{ pF},  \text{R}_{b}=3  \text{k}\Omega$                    |                     |            |      |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                                        | 0                   | 405        | ns   |
|                               |         | $C_b = 100 \text{ pF}, \text{R}_b = 5 \text{ k}\Omega$                     |                     |            |      |

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

2. Set tsu:DAT so that it will not exceed the hold time when SCLr = "L" or SCLr = "H".

Caution Select the N-ch open drain output (VDD tolerance) mode for SDAr by using port output mode register h (POMh).

(Remarks are listed on the next page.)



(8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

| Parameter                                       | Symbol | Conditions                                                                                                                                                                                    | 、 <b>、</b> | HS (high-speed main) Mode |      | LS (low-speed main) Mode |    |
|-------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------|------|--------------------------|----|
|                                                 |        |                                                                                                                                                                                               | MIN.       | MAX.                      | MIN. | MAX.                     |    |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>  | tsıkı  | $\begin{array}{l} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$                                                     | 81         |                           | 479  |                          | ns |
|                                                 |        | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                         | 177        |                           | 479  |                          | ns |
|                                                 |        |                                                                                                                                                                                               | 479        |                           | 479  |                          | ns |
| SIp hold time<br>(from SCKp↑) <sup>Note 1</sup> | tksii  |                                                                                                                                                                                               | 19         |                           | 19   |                          | ns |
|                                                 |        | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                 | 19         |                           | 19   |                          | ns |
|                                                 |        | $\label{eq:VD} \begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \\ C_{b} = 30 \ \text{pF}, \ R_{b} = 5.5 \ \text{k}\Omega \end{split}$  | 19         |                           | 19   |                          | ns |
| Delay time from<br>SCKp↓ to                     | tkso1  | $\begin{array}{l} 4.0 \; V \leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$                                             |            | 100                       |      | 100                      | ns |
| SOp output Note 1                               |        | $\label{eq:VDD} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                         |            | 195                       |      | 195                      | ns |
|                                                 |        | $\label{eq:VDD} \begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \\ C_{b} = 30 \ \text{pF}, \ R_{b} = 5.5 \ \text{k}\Omega \end{split}$ |            | 483                       |      | 483                      | ns |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

**2.** Use it with  $V_{DD} \ge V_b$ .

(Cautions and Remarks are listed on the next page.)



#### CSI mode connection diagram (during communication at different potential)



**Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage

**2.** p: CSI number (
$$p = 00, 20$$
), m: Unit number ( $m = 0, 1$ ), n: Channel number ( $n = 0$ )

 fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 10))

CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





#### **Notes 1.** Excludes quantization error ( $\pm 1/2$ LSB).

- **2.** This value is indicated as a ratio (%FSR) to the full-scale value.
- 3. When AV<sub>REFP</sub> < V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±1.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.05%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±0.5 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. Values when the conversion time is set to 57  $\mu s$  (min.) and 95  $\mu s$  (max.).
- 5. Refer to 28.6.2 Temperature sensor/internal reference voltage characteristics.
- (2) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI22

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{AV}_{REFP} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V}, \text{ Reference voltage (+)} = \text{AV}_{REFP}, \text{ Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

| Parameter                       | Symbol        | Conditio                                                                    | ns                                  | MIN.   | TYP. | MAX.                       | Unit |
|---------------------------------|---------------|-----------------------------------------------------------------------------|-------------------------------------|--------|------|----------------------------|------|
| Resolution                      | Res           |                                                                             |                                     | 8      |      | 10                         | bit  |
| Overall error Note 1            | AINL          | 10-bit resolution                                                           |                                     |        | 1.2  | ±5.0                       | LSB  |
|                                 |               | $AV_{REFP} = V_{DD}^{Note 3}$                                               |                                     |        | 1.2  | $\pm 8.5^{\text{Note 4}}$  | LSB  |
| Conversion time                 | <b>t</b> CONV | 10-bit resolution                                                           | $3.6~V \leq V \text{DD} \leq 5.5~V$ | 2.125  |      | 39                         | μS   |
|                                 |               | Target ANI pin: ANI16 to ANI22                                              | $2.7~V \leq V \text{DD} \leq 5.5~V$ | 3.1875 |      | 39                         | μs   |
|                                 |               |                                                                             | $1.8~V \le V \text{DD} \le 5.5~V$   | 17     |      | 39                         | μS   |
|                                 |               |                                                                             |                                     | 57     |      | 95                         | μS   |
| Zero-scale error Notes 1, 2     | EZS           | 10-bit resolution                                                           |                                     |        |      | ±0.35                      | %FSR |
|                                 |               | $AV_{REFP} = V_{DD}^{Note 3}$                                               | $AV_{REFP} = V_{DD}^{Note 3}$       |        |      | $\pm 0.60^{\text{Note}4}$  | %FSR |
| Full-scale error Notes 1, 2     | EFS           | 10-bit resolution                                                           |                                     |        |      | ±0.35                      | %FSR |
|                                 |               | $AV_{REFP} = V_{DD}^{Note 3}$                                               |                                     |        |      | $\pm 0.60^{\text{Note 4}}$ | %FSR |
| Integral linearity error Note 1 | ILE           | 10-bit resolution                                                           |                                     |        |      | ±3.5                       | LSB  |
|                                 |               | $AV_{REFP} = V_{DD}^{Note 3}$                                               |                                     |        |      | $\pm 6.0^{\text{Note 4}}$  | LSB  |
| Differential linearity          | DLE           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> |                                     |        |      | ±2.0                       | LSB  |
| error <sup>Note 1</sup>         |               |                                                                             |                                     |        |      | ±2.5 <sup>Note 4</sup>     | LSB  |
| Analog input voltage            | VAIN          | ANI16 to ANI22                                                              |                                     | 0      |      | AVREFP<br>and VDD          | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- **3.** When AV<sub>REFP</sub>  $\leq$  V<sub>DD</sub>, the MAX. values are as follows. Overall error: Add ±4.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Zero-scale error/Full-scale error: Add ±0.20%FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>. Integral linearity error/ Differential linearity error: Add ±2.0 LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.
- 4. When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).



#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

(4/4)

| Parameter                      | Symbol                                   |                                                                                                                                                                                  | Conditio                                                                                                                   | ins                                                                                                                            | MIN. | TYP. | MAX. | Unit |
|--------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Output voltage, low            | P00 to P03 <sup>Note</sup> , P10 to P14, |                                                                                                                                                                                  | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 8.5 \ mA \end{array} \label{eq:DD}$         |                                                                                                                                |      | 0.7  | V    |      |
|                                |                                          | P40 to P42<br>30-pin products: P00, P01,<br>P10 to P17, P30, P31, P40,<br>P50, P51, P120, P147                                                                                   |                                                                                                                            | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ mA \end{array}$            |      |      | 0.6  | V    |
|                                |                                          |                                                                                                                                                                                  |                                                                                                                            | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 1.5 \ mA \end{array} \label{eq:DD}$             |      |      | 0.4  | V    |
|                                |                                          |                                                                                                                                                                                  |                                                                                                                            | $\begin{array}{l} 2.4 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 0.6 \ mA \end{array} \end{array} \label{eq:DD}$ |      |      | 0.4  | V    |
|                                | V <sub>OL2</sub>                         | P20 to P23                                                                                                                                                                       |                                                                                                                            | lol2 = 400 μA                                                                                                                  |      |      | 0.4  | V    |
|                                | Vol3                                     |                                                                                                                                                                                  |                                                                                                                            | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 15.0 \ mA \end{array} \label{eq:DD}$            |      |      | 2.0  | V    |
|                                |                                          |                                                                                                                                                                                  |                                                                                                                            | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 5.0 \ mA \end{array} \label{eq:DD}$             |      |      | 0.4  | V    |
|                                |                                          |                                                                                                                                                                                  | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ \text{mA} \end{array}$ |                                                                                                                                |      |      | 0.4  | V    |
|                                |                                          |                                                                                                                                                                                  |                                                                                                                            | $\begin{array}{l} 2.4 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 2.0 \ mA \end{array} \label{eq:DD}$             |      |      | 0.4  | V    |
| Input leakage current,<br>high | Іцні                                     | Other than P121, $V_I = V_{DD}$<br>P122                                                                                                                                          |                                                                                                                            |                                                                                                                                |      |      | 1    | μA   |
|                                | Ilih2                                    | P121, P122<br>(X1, X2/EXCLK)                                                                                                                                                     | VI = VDD                                                                                                                   | Input port or external<br>clock input                                                                                          |      |      | 1    | μA   |
|                                |                                          |                                                                                                                                                                                  |                                                                                                                            | When resonator connected                                                                                                       |      |      | 10   | μA   |
| Input leakage current,<br>low  | ILIL1                                    | Other than P121,<br>P122                                                                                                                                                         | VI = Vss                                                                                                                   |                                                                                                                                |      |      | -1   | μA   |
|                                | Ilile                                    | P121, P122<br>(X1, X2/EXCLK)                                                                                                                                                     | VI = Vss                                                                                                                   | Input port or external<br>clock input                                                                                          |      |      | -1   | μA   |
|                                |                                          |                                                                                                                                                                                  |                                                                                                                            | When resonator connected                                                                                                       |      |      | -10  | μA   |
| On-chip pull-up<br>resistance  | Rυ                                       | 20-, 24-pin products:<br>P00 to P03 <sup>Note</sup> , P10 to P14,<br>P40 to P42, P125, RESET<br>30-pin products: P00, P01,<br>P10 to P17, P30, P31, P40,<br>P50, P51, P120, P147 |                                                                                                                            | VI = Vss, input port                                                                                                           | 10   | 20   | 100  | kΩ   |
|                                |                                          |                                                                                                                                                                                  |                                                                                                                            |                                                                                                                                |      |      |      |      |

Note 24-pin products only.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



#### (2) 30-pin products

| (T <sub>A</sub> = -40 to  | +105°C, | $2.4 V \leq V_D$ | □ ≤ <b>5.5 V, V</b> ss =   | = 0 V)                                      |           |                         |      |      |      | (1/2) |
|---------------------------|---------|------------------|----------------------------|---------------------------------------------|-----------|-------------------------|------|------|------|-------|
| Parameter                 | Symbol  |                  |                            | Conditions                                  |           |                         | MIN. | TYP. | MAX. | Unit  |
| Supply                    |         | Operating        | HS (High-speed             | $f_{\text{IH}} = 24 \; MHz^{\text{Note 3}}$ | Basic     | VDD = 5.0 V             |      | 1.5  |      | mA    |
| current <sup>Note 1</sup> |         | mode             | main) mode <sup>№084</sup> |                                             | operation | VDD = 3.0 V             |      | 1.5  |      |       |
|                           |         |                  |                            |                                             | Normal    | V <sub>DD</sub> = 5.0 V |      | 3.7  | 5.8  | mA    |
|                           |         |                  |                            |                                             | operation | VDD = 3.0 V             |      | 3.7  | 5.8  |       |
|                           |         |                  |                            | f⊮ = 16 MHz <sup>Note 3</sup>               |           | V <sub>DD</sub> = 5.0 V |      | 2.7  | 4.2  | mA    |
|                           |         |                  |                            |                                             |           | VDD = 3.0 V             |      | 2.7  | 4.2  |       |
|                           |         |                  |                            | $f_{MX} = 20 \text{ MHz}^{Note 2},$         |           | Square wave input       |      | 3.0  | 4.9  | mA    |
|                           |         |                  |                            | $V_{\text{DD}} = 5.0 \text{ V}$             |           | Resonator connection    |      | 3.2  | 5.0  |       |
|                           |         |                  |                            | $f_{MX}=20\ MHz^{\text{Note 2}},$           |           | Square wave input       |      | 3.0  | 4.9  | mA    |
|                           |         |                  |                            | $V_{\text{DD}} = 3.0 \text{ V}$             |           | Resonator connection    |      | 3.2  | 5.0  |       |
|                           |         |                  |                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |           | Square wave input       |      | 1.9  | 2.9  | mA    |
|                           |         |                  |                            | $V_{\text{DD}} = 5.0 \text{ V}$             |           | Resonator connection    |      | 1.9  | 2.9  |       |
|                           |         |                  |                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |           | Square wave input       |      | 1.9  | 2.9  | mA    |
|                           |         |                  |                            | $V_{\text{DD}} = 3.0 \text{ V}$             |           | Resonator connection    |      | 1.9  | 2.9  |       |

Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. When high-speed on-chip oscillator clock is stopped.
- 3. When high-speed system clock is stopped
- 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode: VDD = 2.7 V to 5.5 V @1 MHz to 24 MHz VDD = 2.4 V to 5.5 V @1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ .



#### Minimum Instruction Execution Time during Main System Clock Operation



#### **AC Timing Test Point**



#### External Main System Clock Timing





#### TI/TO Timing



#### Interrupt Request Input Timing



#### Key Interrupt Input Timing



### **RESET** Input Timing





### 3.5 Peripheral Functions Characteristics

#### **AC Timing Test Point**



#### 3.5.1 Serial array unit

### (1) During communication at same potential (UART mode) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

| Parameter     | Symbol | Conditions                                                                 | HS (high-speed main) Mode |         | Unit |
|---------------|--------|----------------------------------------------------------------------------|---------------------------|---------|------|
|               |        |                                                                            | MIN.                      | MAX.    |      |
| Transfer rate |        |                                                                            |                           | fмск/12 | bps  |
| Note 1        |        | Theoretical value of the maximum transfer rate $f_{CLK} = f_{MCK}^{Note2}$ |                           | 2.0     | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are: HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) 16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)
- **Caution** Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 2), g: PIM, POM number (g = 0, 1)

- 2. fMCK: Serial array unit operation clock frequency
  - (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
  - m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))



(6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

| Parameter                                              | Symbol | Conditions                                                                                                                                                                              | HS (high-spee | HS (high-speed main) Mode |    |  |
|--------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------|----|--|
|                                                        |        |                                                                                                                                                                                         | MIN.          | MAX.                      |    |  |
| SIp setup time (to SCKp↑)<br><sub>Note</sub>           | tsik1  | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 1.4 \ k\Omega \end{array}$             | 162           |                           | ns |  |
|                                                        |        | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$ | 354           |                           | ns |  |
|                                                        |        | $\label{eq:VDD} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 5.5 \ k\Omega \end{array}$ | 958           |                           | ns |  |
| Slp hold time<br>(from SCKp↑) <sup>№te</sup>           | tksi1  | $\begin{array}{l} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$                                               | 38            |                           | ns |  |
|                                                        |        | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$ | 38            |                           | ns |  |
|                                                        |        | $\label{eq:VDD} \begin{array}{l} 2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                                   | 38            |                           | ns |  |
| Delay time from SCKp↓ to<br>SOp output <sup>Note</sup> | tkso1  | $\begin{array}{l} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$                                               |               | 200                       | ns |  |
|                                                        |        | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{array}$ |               | 390                       | ns |  |
|                                                        |        | $\label{eq:VDD} \begin{array}{l} 2.4 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{\text{b}} \leq 2.0 \ V, \\ C_{\text{b}} = 30 \ pF, \ R_{\text{b}} = 5.5 \ k\Omega \end{array}$ |               | 966                       | ns |  |

# $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = 0 \text{ V})$

Note When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

(Cautions and Remarks are listed on the next page.)



#### 4.2 24-pin products

R5F1027AANA, R5F10279ANA, R5F10278ANA, R5F10277ANA R5F1037AANA, R5F10379ANA, R5F10378ANA, R5F10377ANA R5F1027ADNA, R5F10279DNA, R5F10278DNA, R5F10277DNA R5F1037ADNA, R5F10379DNA, R5F10378DNA, R5F10377DNA R5F1027AGNA, R5F10279GNA, R5F10278GNA, R5F10277GNA

<R>

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN24-4x4-0.50 | PWQN0024KE-A | P24K8-50-CAB-1 | 0.04            |

S



(UNIT:mm) DIMENSIONS ITEM D  $4.00\pm\!0.05$ Е  $4.00 \pm 0.05$ А 0.75±0.05 0.25 + 0.05 - 0.07b 0.50 е Lp  $0.40\pm\!0.10$ х 0.05 у 0.05

| l r                     | ITEM |   | D2   |      |      | E2   |      |      |  |
|-------------------------|------|---|------|------|------|------|------|------|--|
|                         |      |   | MIN  | NOM  | MAX  | MIN  | NOM  | MAX  |  |
| EXPO<br>DIE PA<br>VARIA |      | А | 2.45 | 2.50 | 2.55 | 2.45 | 2.50 | 2.55 |  |

DETAIL OF (A) PART

©2012 Renesas Electronics Corporation. All rights reserved.



#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information

# RENESAS

#### SALES OFFICES

**Renesas Electronics Corporation** 

http://www.renesas.com

California Eastern Laboratories. Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malavsia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141