



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 14                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 20-LSSOP (0.173", 4.40mm Width)                                                 |
| Supplier Device Package    | 20-LSSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f1026aasp-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1.5 Pin Identification

| ANI0 to ANI3,       |                                   | REGC:                   | Regulator Capacitance                     |
|---------------------|-----------------------------------|-------------------------|-------------------------------------------|
| ANI16 to ANI22:     | Analog input                      | RESET:                  | Reset                                     |
| AVREFM:             | Analog Reference Voltage Minus    | RxD0 to RxD2:           | Receive Data                              |
| AVREFP:             | Analog reference voltage plus     | SCK00, SCK01, SCK11,    |                                           |
| EXCLK:              | External Clock Input              | SCK20:                  | Serial Clock Input/Output                 |
|                     | (Main System Clock)               | SCL00, SCL01,           |                                           |
| INTP0 to INTP5      | Interrupt Request From Peripheral | SCL11, SCL20, SCLA0:    | Serial Clock Input/Output                 |
| KR0 to KR9:         | Key Return                        | SDA00, SDA01, SDA11,    |                                           |
| P00 to P03:         | Port 0                            | SDA20, SDAA0:           | Serial Data Input/Output                  |
| P10 to P17:         | Port 1                            | SI00, SI01, SI11, SI20: | Serial Data Input                         |
| P20 to P23:         | Port 2                            | SO00, SO01, SO11,       |                                           |
| P30 to P31:         | Port 3                            | SO20:                   | Serial Data Output                        |
| P40 to P42:         | Port 4                            | TI00 to TI07:           | Timer Input                               |
| P50, P51:           | Port 5                            | TO00 to TO07:           | Timer Output                              |
| P60, P61:           | Port 6                            | TOOL0:                  | Data Input/Output for Tool                |
| P120 to P122, P125: | Port 12                           | TOOLRxD, TOOLTxD:       | Data Input/Output for External            |
| P137:               | Port 13                           |                         | Device                                    |
| P147:               | Port 14                           | TxD0 to TxD2:           | Transmit Data                             |
| PCLBUZ0, PCLBUZ1:   | Programmable Clock Output/        | VDD:                    | Power supply                              |
|                     | Buzzer Output                     | Vss:                    | Ground                                    |
|                     |                                   | X1, X2:                 | Crystal Oscillator (Main System<br>Clock) |
|                     |                                   |                         | Olocky                                    |



#### 2.2 Oscillator Characteristics

2.2.1 X1 oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                      | Resonator           | Conditions                            | MIN. | TYP. | MAX. | Unit |
|--------------------------------|---------------------|---------------------------------------|------|------|------|------|
| X1 clock oscillation           | Ceramic resonator / | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |      | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup> | crystal oscillator  | $1.8~V \leq V_{\text{DD}} < 2.7~V$    | 1.0  |      | 8.0  |      |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- **Remark** When using the X1 oscillator, refer to **5.4 System Clock Oscillator**.

#### 2.2.2 On-chip oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Oscillators                                               | Parameters | Conditions      |                                             |      | TYP. | MAX. | Unit |
|-----------------------------------------------------------|------------|-----------------|---------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2  | fін        |                 |                                             | 1    |      | 24   | MHz  |
| High-speed on-chip oscillator<br>clock frequency accuracy |            | R5F102 products | $T_A = -20 \text{ to } +85^{\circ}\text{C}$ | -1.0 |      | +1.0 | %    |
|                                                           |            |                 | $T_A = -40$ to $-20^{\circ}C$               | -1.5 |      | +1.5 | %    |
|                                                           |            | R5F103 products |                                             | -5.0 |      | +5.0 | %    |
| Low-speed on-chip oscillator<br>clock frequency           | fı∟        |                 |                                             |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy  |            |                 |                                             | -15  |      | +15  | %    |

Notes 1. High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H) and bits 0 to 2 of HOCODIV register.

2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.



| TA = -40 10 + 00 C,                   | 1.0 V \(\sigma\)    | /DD ≤ 5.5 V, Vss = 0 V)                                                                                                                                                                       |                                                           |      | 1    | 1              | (2/4 |
|---------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|----------------|------|
| Parameter                             | Symbol              | Conditions                                                                                                                                                                                    |                                                           | MIN. | TYP. | MAX.           | Unit |
| Dutput current, low <sup>Note 1</sup> | lol1                | 20-, 24-pin products:<br>Per pin for P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P40 to P42<br>30-pin products:<br>Per pin for P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, P147 |                                                           |      |      | 20.0<br>Note 2 | mA   |
|                                       |                     | Per pin for P60, P61                                                                                                                                                                          |                                                           |      |      | 15.0<br>Note 2 | mA   |
|                                       |                     | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | 60.0           | mA   |
|                                       | Total of P40 to P42 | Total of P40 to P42                                                                                                                                                                           | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | 9.0            | mA   |
|                                       |                     | 30-pin products:<br>Total of P00, P01, P40, P120<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                  | $1.8~V \leq V_{\text{DD}} < 2.7~V$                        |      |      | 1.8            | mA   |
|                                       |                     | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | 80.0           | mA   |
|                                       |                     | Total of P00 to P03 <sup>Note 4</sup> ,                                                                                                                                                       | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | 27.0           | mA   |
|                                       |                     | P10 to P14, P60, P61<br>30-pin products:<br>Total of P10 to P17, P30, P31, P50,<br>P51, P60, P61, P147<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                            | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |      |      | 5.4            | mA   |
|                                       |                     | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                           |                                                           |      |      | 140            | mA   |
|                                       | IOL2                | Per pin for P20 to P23                                                                                                                                                                        |                                                           |      |      | 0.4            | mA   |
|                                       |                     | Total of all pins                                                                                                                                                                             |                                                           |      |      | 1.6            | mA   |

## 

(0)

Notes 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin.

2. However, do not exceed the total current value.

**3.** The output current value under conditions where the duty factor  $\leq$  70%.

If duty factor > 70%: The output current value can be calculated with the following expression (where n represents the duty factor as a percentage).

• Total output current of pins =  $(I_{OL} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OL} = 10.0 \text{ mA}$ 

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \cong 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- 4. 24-pin products only.
- Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



(1/2)

#### (2) 30-pin products

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

| Parameter      | Symbol                                       |                                     |                              | Conditions                                  |                  |                         | MIN.             | TYP. | MAX.                 | Unit |     |     |  |
|----------------|----------------------------------------------|-------------------------------------|------------------------------|---------------------------------------------|------------------|-------------------------|------------------|------|----------------------|------|-----|-----|--|
| Supply         | IDD1                                         | Operating                           | , U I                        | $f_{\text{IH}} = 24 \; MHz^{\text{Note 3}}$ | Basic            | $V_{DD} = 5.0 V$        |                  | 1.5  |                      | mA   |     |     |  |
| current Note 1 |                                              | mode                                | main) mode <sup>Note 4</sup> |                                             | operation        | $V_{DD} = 3.0 V$        |                  | 1.5  |                      |      |     |     |  |
|                |                                              |                                     |                              |                                             | Normal           | $V_{DD} = 5.0 V$        |                  | 3.7  | 5.5                  | mA   |     |     |  |
|                |                                              |                                     |                              |                                             | operation        | V <sub>DD</sub> = 3.0 V |                  | 3.7  | 5.5                  |      |     |     |  |
|                |                                              |                                     |                              |                                             |                  | $V_{DD} = 5.0 V$        |                  | 2.7  | 4.0                  | mA   |     |     |  |
|                |                                              |                                     |                              |                                             |                  | V <sub>DD</sub> = 3.0 V |                  | 2.7  | 4.0                  |      |     |     |  |
|                |                                              |                                     | LS (Low-speed                |                                             |                  | $V_{DD} = 3.0 V$        |                  | 1.2  | 1.8                  | mA   |     |     |  |
|                |                                              |                                     | main) mode <sup>Note 4</sup> |                                             |                  | V <sub>DD</sub> = 2.0 V |                  | 1.2  | 1.8                  |      |     |     |  |
|                |                                              | $f_{MX} = 20 \text{ MHz}^{Note 2},$ |                              | Square wave input                           |                  | 3.0                     | 4.6              | mA   |                      |      |     |     |  |
|                |                                              |                                     | main) mode <sup>Note 4</sup> | $V_{DD} = 5.0 V$                            |                  | Resonator connection    |                  | 3.2  | 4.8                  |      |     |     |  |
|                | f <sub>MX</sub> = 20 MHz <sup>Note 2</sup> , |                                     | Square wave input            |                                             | 3.0              | 4.6                     | mA               |      |                      |      |     |     |  |
|                |                                              |                                     |                              | $V_{DD} = 3.0 \text{ V}$                    | $V_{DD} = 3.0 V$ | $V_{DD} = 3.0 V$        | $V_{DD} = 3.0 V$ |      | Resonator connection |      | 3.2 | 4.8 |  |
|                |                                              |                                     |                              | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |                  | Square wave input       |                  | 1.9  | 2.7                  | mA   |     |     |  |
|                |                                              |                                     |                              | $V_{DD} = 5.0 V$                            |                  | Resonator connection    |                  | 1.9  | 2.7                  |      |     |     |  |
|                |                                              |                                     |                              | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |                  | Square wave input       |                  | 1.9  | 2.7                  | mA   |     |     |  |
|                |                                              |                                     |                              | $V_{DD} = 3.0 V$                            |                  | Resonator connection    |                  | 1.9  | 2.7                  |      |     |     |  |
|                |                                              |                                     | LS (Low-speed                | $f_{MX} = 8 MHz^{Note 2}$ ,                 |                  | Square wave input       |                  | 1.1  | 1.7                  | mA   |     |     |  |
|                |                                              |                                     | main) mode <sup>Note4</sup>  | $V_{DD} = 3.0 V$                            |                  | Resonator connection    |                  | 1.1  | 1.7                  |      |     |     |  |
|                |                                              |                                     |                              | $f_{MX} = 8 MHz^{Note 2}$ ,                 |                  | Square wave input       |                  | 1.1  | 1.7                  | mA   |     |     |  |
|                |                                              |                                     |                              | $V_{DD} = 2.0 V$                            |                  | Resonator connection    |                  | 1.1  | 1.7                  |      |     |     |  |

**Notes 1.** Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. When high-speed on-chip oscillator clock is stopped.
- 3. When high-speed system clock is stopped
- 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode:  $V_{DD} = 2.7 \text{ V}$  to 5.5 V @1 MHz to 24 MHz  $V_{DD} = 2.4 \text{ V}$  to 5.5 V @1 MHz to 16 MHz

LS(Low speed main) mode:  $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V} @1 \text{ MHz to } 8 \text{ MHz}$ 

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ .



| Parameter                                       | Symbol        | Conc                                  | litions                               | HS (high<br>main)          |                | LS (low-sp<br>Mo | eed main)<br>de | Unit |
|-------------------------------------------------|---------------|---------------------------------------|---------------------------------------|----------------------------|----------------|------------------|-----------------|------|
|                                                 |               |                                       |                                       | MIN.                       | MAX.           | MIN.             | MAX.            |      |
| SCKp cycle time Note4                           | <b>t</b> ксү2 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ | 20 MHz < fмск                         | <b>8/f</b> мск             |                | -                |                 | ns   |
|                                                 |               |                                       | fмск ≤ 20 MHz                         | 6/fмск                     |                | 6/fмск           |                 | ns   |
|                                                 |               | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 16 MHz < fмск                         | 8/fмск                     |                | -                |                 | ns   |
|                                                 |               |                                       | fмск ≤ 16 MHz                         | 6/fмск                     |                | 6/fмск           |                 | ns   |
|                                                 |               | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | 6/fмск                     |                | 6/fмск           |                 | ns   |
|                                                 |               |                                       |                                       | and 500                    |                | and 500          |                 |      |
|                                                 |               | $1.8~V \le V_{\text{DD}} \le 5.5~V$   |                                       | -                          |                | 6/fмск           |                 | ns   |
|                                                 |               |                                       |                                       |                            |                | and 750          |                 |      |
| SCKp high-/low-level                            | tкн2,         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү2/2-7                  |                | tксү2/2-7        |                 | ns   |
| width                                           | tĸ∟2          | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү2/2-8                  |                | tксү2/2-8        |                 | ns   |
|                                                 |               | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү2/2–18                 |                | tксү2/2-18       |                 | ns   |
|                                                 |               | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | -                          |                | tксү2/2-18       |                 | ns   |
| SIp setup time<br>(to SCKp↑) <sup>Note 1</sup>  | tsık2         | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | 1/fмск +<br>20             |                | 1/fмск +<br>30   |                 | ns   |
|                                                 |               | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | 1/fмск +<br>30             |                | 1/fмск +<br>30   |                 | ns   |
|                                                 |               | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | -                          |                | 1/fмск +<br>30   |                 | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 2</sup> | tksi2         |                                       |                                       | 1/f <sub>мск</sub> +<br>31 |                | 1/fмск +<br>31   |                 | ns   |
| Delay time from<br>SCKp↓ to                     | tkso2         | C = 30 pF <sup>Note4</sup>            | $2.7~V \le V_{\text{DD}} \le 5.5~V$   |                            | 2/fмск +<br>44 |                  | 2/fмск +<br>110 | ns   |
| SOp output Note 3                               |               |                                       | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                            | 2/fмск +<br>75 |                  | 2/fмск +<br>110 | ns   |
|                                                 |               |                                       | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ |                            | -              |                  | 2/fмск +<br>110 | ns   |

# (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (T<sub>A</sub> = -40 to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

- Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- **Caution** Select the normal input buffer for the SIp and SCKp pins and the normal output mode for the SOp pin by using port input mode register 1 (PIM1) and port output mode registers 0, 1, 4 (POM0, POM1, POM4).



#### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- 2. r: IIC number (r = 00, 01, 11, 20), h: = POM number (h = 0, 1, 4, 5)
- fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (0, 1, 3))
- **4.** Simplified I<sup>2</sup>C mode is supported only by the R5F102 products.



- 5. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 4 above to calculate the maximum transfer rate under conditions of the customer.
- 6. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  V\_DD < 4.0 V and 2.3 V  $\leq$  V\_b  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-Cb \times Rb \times ln (1 - \frac{2.0}{Vb})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =

 $\begin{array}{c} \displaystyle \frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \\ \hline \\ \displaystyle (\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits} \end{array} \times 100 \ [\%]$ \* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 7. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- 8. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  V\_DD < 3.3 V, 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =

$$\frac{1}{\text{ransfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\}$$

$$\frac{1}{(1 - \frac{1.5}{V_b})} \times 100 \,[\%]$$
Transfer rate

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 9. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 8 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDg pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.



# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCK00... internal clock output, corresponding CSI00 only)

| Parameter                                                  | Symbol            |                                                                                                                                                                                         | Conditions                                                                                                                                     | HS (hig<br>main) | •    | LS (low<br>main) |      | Unit |
|------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------------------|------|------|
|                                                            |                   |                                                                                                                                                                                         |                                                                                                                                                | MIN.             | MAX. | MIN.             | MAX. |      |
| SCK00 cycle time                                           | tксү1             | tĸcy1≥2/fCLK                                                                                                                                                                            |                                                                                                                                                | 200              |      | 1150             |      | ns   |
|                                                            |                   |                                                                                                                                                                                         | $\begin{array}{l} 2.7 \; V \leq V_{DD} < 4.0 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 20 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$ | 300              |      | 1150             |      | ns   |
| SCK00 high-level width                                     | tкнı              | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.8$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 10 \text{ pF}$                                                                 | 5 V, 2.7 V $\leq$ Vb $\leq$ 4.0 V, $\approx$ 1.4 k\Omega                                                                                       | tксү1/2 –<br>50  |      | tксү1/2–<br>50   |      | ns   |
|                                                            |                   | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 20 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                  |                                                                                                                                                | tксү1/2 –<br>120 |      | tксү1/2 –<br>120 |      | ns   |
| SCK00 low-level width                                      | tĸ∟ı              | $\begin{array}{l} 4.0 \ V \leq V_{DD} \leq 5.8 \\ C_b = 20 \ pF, \ R_b = \end{array}$                                                                                                   | 5 V, 2.7 V $\leq$ Vb $\leq$ 4.0 V, $\approx$ 1.4 k\Omega                                                                                       | tксү1/2 –<br>7   |      | tксү1/2 –<br>50  |      | ns   |
|                                                            |                   | $\label{eq:VD} \begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ \\ C_b = 20 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                 |                                                                                                                                                | tксү1/2 –<br>10  |      | tксү1/2 –<br>50  |      | ns   |
| SI00 setup time<br>(to SCK00↑) <sup>Note 1</sup>           | tsıĸı             | $\label{eq:VDD} \begin{split} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{\text{b}} \leq 4.0 \ V, \\ C_{\text{b}} = 20 \ pF, \ R_{\text{b}} = 1.4 \ k\Omega \end{split}$ |                                                                                                                                                | 58               |      | 479              |      | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$                                                                  | $0$ V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, $\approx$ 2.7 kΩ                                                                                        | 121              |      | 479              |      | ns   |
| SI00 hold time<br>(from SCK00↑) <sup>Note 1</sup>          | tksi1             | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.8$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$                                                                | 10                                                                                                                                             |                  | 10   |                  | ns   |      |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ pF}$                                                                 | 0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V, $.2.7$ kΩ                                                                                                 | 10               |      | 10               |      | ns   |
| Delay time from SCK00↓<br>to SO00 output <sup>Note 1</sup> | tkso1             |                                                                                                                                                                                         |                                                                                                                                                |                  | 60   |                  | 60   | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$                                                                  | 0 V, 2.3 V ≤ V <sub>b</sub> ≤ 2.7 V,<br>: 2.7 kΩ                                                                                               |                  | 130  |                  | 130  | ns   |
| SI00 setup time<br>(to SCK00↓) <sup>Note 2</sup>           | tsıĸı             | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.8$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ pF}$                                                               | 5 V, 2.7 V $\leq$ Vb $\leq$ 4.0 V, $\approx$ 1.4 k\Omega                                                                                       | 23               |      | 110              |      | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$                                                                  | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>: 2.7 kΩ                                                                                     | 33               |      | 110              |      | ns   |
| SI00 hold time<br>(from SCK00↓) <sup>Note 2</sup>          | tksi1             | $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.8$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$                                                                | 10                                                                                                                                             |                  | 10   |                  | ns   |      |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0$<br>$C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 100 \text{ F}$                                                                  | 0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>: 2.7 kΩ                                                                                     | 10               |      | 10               |      | ns   |
| Delay time from SCK00↑<br>to SO00 output <sup>Note 2</sup> | t <sub>KSO1</sub> | $4.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.8$ $C_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 10 \text{ pF}$                                                                 | 5 V, 2.7 V $\leq$ V_b $\leq$ 4.0 V, : 1.4 k\Omega                                                                                              |                  | 10   |                  | 10   | ns   |
|                                                            |                   | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ C}_{\text{b}} = 20 \text{ pF}, \text{ R}_{\text{b}} = 10 \text{ pF}$                                                               | $\label{eq:Vb} \begin{array}{l} V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ \mathfrak{c}. \ 2.7 \ k\Omega \end{array}$                            |                  | 10   |                  | 10   | ns   |

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

(Notes, Caution, and Remarks are listed on the next page.)



19

25

25

25

19

25

25

25

ns

ns

ns

ns

Delay time from

SOp output Note 1

SCKp↑ to

tkso1

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ Parameter Symbol Conditions HS (high-speed LS (low-speed Unit main) Mode main) Mode MIN. MAX. MIN. MAX. SIp setup time  $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ 44 tsik1 110 ns (to SCKp↓) Note 1  $C_{\text{b}}=30 \text{ pF}, \text{ R}_{\text{b}}=1.4 \text{ k}\Omega$  $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ 44 110 ns  $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 1.8 V  $\leq$  V\_{DD} < 3.3 V, 1.6 V  $\leq$  V\_b  $\leq$  2.0 V  $^{\text{Note 2}},$ 110 110 ns  $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ Slp hold time 4.0 V  $\leq$  V\_{DD}  $\leq$  5.5 V, 2.7 V  $\leq$  V\_b  $\leq$  4.0 V, 19 tksi1 19 ns (from SCKp $\downarrow$ ) <sup>Note 1</sup>  $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$  $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ 19 19 ns  $C_b = 30 \text{ pF}, \text{ } \text{R}_b = 2.7 \text{ } \text{k}\Omega$ 

 $1.8 \text{ V} \le V_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le V_{\text{b}} \le 2.0 \text{ V}^{\text{Note 2}},$ 

 $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ 

 $2.7~V \leq V_{\text{DD}} < 4.0~V,\, 2.3~V \leq V_{\text{b}} \leq 2.7~V,$ 

 $1.8 \text{ V} \le V_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le V_{b} \le 2.0 \text{ V}^{\text{Note 2}},$ 

 $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ 

 $C_b = 30 \text{ pF}, R_b = 1.4 \text{ } \text{k}\Omega$ 

 $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 

 $C_{\text{b}}=30 \text{ pF}, \text{ } \text{R}_{\text{b}}=5.5 \text{ } \text{k}\Omega$ 

(8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock

output) (3/3) (T\_1 = 40 to 180 (180 (180 (180 (180 ))

- **Notes 1.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. **2.** Use it with  $V_{DD} \ge V_b$ .
- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - **2.** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

#### CSI mode connection diagram (during communication at different potential)







#### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)

**Remark** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)



#### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub> [F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - **2.** r: IIC Number (r = 00, 20)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
     m: Unit number (m = 0,1), n: Channel number (n = 0))
  - 4. Simplified  $l^2$ C mode is supported only by the R5F102 products.



#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

(4/4)

| Parameter                      | Symbol                                                                          |                                                                              | Conditio                                                                                                           | ons                                                                                                                             | MIN. | TYP. | MAX. | Unit |
|--------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Output voltage, low            | V <sub>OL1</sub>                                                                | 20-, 24-pin product<br>P00 to P03 <sup>Note</sup> , P10                      |                                                                                                                    | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 8.5 \ mA \end{array} \end{array} \label{eq:VDD}$ |      |      | 0.7  | V    |
|                                |                                                                                 | P40 to P42<br>30-pin products: P00, P01,                                     |                                                                                                                    | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ mA \end{array} \end{array} \label{eq:DD}$  |      |      | 0.6  | V    |
|                                |                                                                                 | P10 to P17, P30, F<br>P50, P51, P120, P                                      |                                                                                                                    | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 1.5 \ mA \end{array} \label{eq:DD}$              |      |      | 0.4  | V    |
|                                |                                                                                 |                                                                              |                                                                                                                    |                                                                                                                                 |      |      | 0.4  | V    |
|                                | V <sub>OL2</sub>                                                                | P20 to P23                                                                   |                                                                                                                    | Ιοι2 = 400 μΑ                                                                                                                   |      |      | 0.4  | V    |
|                                |                                                                                 |                                                                              | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 15.0 \ \text{mA} \end{array}$       |                                                                                                                                 |      | 2.0  | V    |      |
|                                |                                                                                 |                                                                              |                                                                                                                    | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 5.0 \ mA \end{array} \label{eq:DD}$              |      |      | 0.4  | V    |
|                                |                                                                                 |                                                                              | $\begin{array}{l} 2.7 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 3.0 \ mA \end{array} \label{eq:DD}$ |                                                                                                                                 |      | 0.4  | V    |      |
|                                |                                                                                 |                                                                              |                                                                                                                    | $\begin{array}{l} 2.4 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \\ I_{\text{OL1}} = 2.0 \ mA \end{array} \label{eq:DD}$              |      |      | 0.4  | V    |
| Input leakage current,<br>high | Іцні                                                                            | Other than P121, $V_1 = V_{DD}$<br>P122                                      |                                                                                                                    |                                                                                                                                 |      |      | 1    | μA   |
|                                | ILIH2 P121, P122 VI<br>(X1, X2/EXCLK)                                           |                                                                              | VI = VDD                                                                                                           | Input port or external<br>clock input                                                                                           |      |      | 1    | μA   |
|                                |                                                                                 |                                                                              |                                                                                                                    | When resonator connected                                                                                                        |      |      | 10   | μA   |
| Input leakage current,<br>low  | ILIL1                                                                           | Other than P121,<br>P122                                                     | VI = Vss                                                                                                           |                                                                                                                                 |      |      | -1   | μA   |
|                                | Ilile                                                                           | P121, P122<br>(X1, X2/EXCLK)                                                 | VI = Vss                                                                                                           | Input port or external<br>clock input                                                                                           |      |      | -1   | μA   |
|                                |                                                                                 |                                                                              |                                                                                                                    | When resonator connected                                                                                                        |      |      | -10  | μA   |
| On-chip pull-up<br>resistance  | Rυ                                                                              | 20-, 24-pin product<br>P00 to P03 <sup>Note</sup> , P10<br>P40 to P42, P125, | ) to P14,                                                                                                          | VI = Vss, input port                                                                                                            | 10   | 20   | 100  | kΩ   |
|                                | 30-pin products: P00, P01,<br>P10 to P17, P30, P31, P40<br>P50, P51, P120, P147 |                                                                              | P31, P40,                                                                                                          |                                                                                                                                 |      |      |      |      |

Note 24-pin products only.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



#### 3.3.2 Supply current characteristics

#### (1) 20-, 24-pin products

| <u>(1A = 10 to</u>        | 1100 0,                                      |                                      | <u> </u>                     | •••)                                             |           |                      |      |      |      | ("-/ |
|---------------------------|----------------------------------------------|--------------------------------------|------------------------------|--------------------------------------------------|-----------|----------------------|------|------|------|------|
| Parameter                 | Symbol                                       |                                      |                              | Conditions                                       |           |                      | MIN. | TYP. | MAX. | Unit |
| Supply                    | DD1                                          | Operating                            | HS (High-speed               | $f_{\text{IH}} = 24 \text{ MHz}^{\text{Note 3}}$ | Basic     | $V_{DD} = 5.0 V$     |      | 1.5  |      | mA   |
| current <sup>Note 1</sup> |                                              | mode                                 | main) mode <sup>Note 4</sup> |                                                  | operation | VDD = 3.0 V          |      | 1.5  |      |      |
|                           |                                              |                                      |                              |                                                  | Normal    | $V_{DD} = 5.0 V$     |      | 3.3  | 5.3  | mA   |
|                           |                                              |                                      |                              |                                                  | operation | $V_{DD} = 3.0 V$     |      | 3.3  | 5.3  |      |
|                           |                                              |                                      |                              | $f_{\text{IH}} = 16 \text{ MHz}^{\text{Note 3}}$ |           | $V_{DD} = 5.0 V$     |      | 2.5  | 3.9  | mA   |
|                           | f <sub>мх</sub> = 20 MHz <sup>Nota 2</sup> , |                                      | $V_{DD} = 3.0 V$             |                                                  | 2.5       | 3.9                  |      |      |      |      |
|                           |                                              |                                      | Square wave input            |                                                  | 2.8       | 4.7                  | mA   |      |      |      |
|                           |                                              |                                      |                              | $V_{DD} = 5.0 V$                                 |           | Resonator connection |      | 3.0  | 4.8  |      |
|                           |                                              |                                      |                              | $f_{MX} = 20 \text{ MHz}^{Note 2},$              |           | Square wave input    |      | 2.8  | 4.7  | mA   |
|                           |                                              |                                      |                              | VDD = 3.0 V                                      |           | Resonator connection |      | 3.0  | 4.8  |      |
|                           |                                              |                                      |                              | $f_{MX} = 10 \text{ MHz}^{Note 2},$              |           | Square wave input    |      | 1.8  | 2.8  | mA   |
|                           |                                              | $V_{DD} = 5.0 \text{ V}$             |                              | Resonator connection                             |           | 1.8                  | 2.8  |      |      |      |
|                           | f <sub>MX</sub> = 10 M                       | $f_{MX} = 10 \text{ MHz}^{Note 2}$ , |                              | Square wave input                                |           | 1.8                  | 2.8  | mA   |      |      |
|                           |                                              |                                      |                              | $V_{DD} = 3.0 V$                                 |           | Resonator connection |      | 1.8  | 2.8  |      |

**Notes 1.** Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. When high-speed on-chip oscillator clock is stopped.
- **3.** When high-speed system clock is stopped
- 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode:  $V_{DD} = 2.7$  V to 5.5 V @1 MHz to 24 MHz V<sub>DD</sub> = 2.4 V to 5.5 V @1 MHz to 16 MHz

- **Remarks 1.** f<sub>MX</sub>: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ .



(1/2)

#### 3.5 Peripheral Functions Characteristics

#### **AC Timing Test Point**



#### 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

| Parameter     | Symbol | Conditions HS (high-speed main) Mode                                       |      | ed main) Mode | Unit |
|---------------|--------|----------------------------------------------------------------------------|------|---------------|------|
|               |        |                                                                            | MIN. | MAX.          |      |
| Transfer rate |        |                                                                            |      | fмск/12       | bps  |
| Note 1        |        | Theoretical value of the maximum transfer rate $f_{CLK} = f_{MCK}^{Note2}$ |      | 2.0           | Mbps |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are: HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) 16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)
- **Caution** Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### UART mode connection diagram (during communication at same potential)



#### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 2), g: PIM, POM number (g = 0, 1)

- 2. fMCK: Serial array unit operation clock frequency
  - (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).
  - m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))



| Parameter                                                | Symbol | Conditions                                                 |                                       | HS (high-speed | main) Mode   | Unit |
|----------------------------------------------------------|--------|------------------------------------------------------------|---------------------------------------|----------------|--------------|------|
|                                                          |        |                                                            |                                       | MIN.           | MAX.         |      |
| SCKp cycle time Note4                                    | tксү2  | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                      | 20 MHz < fмск                         | 16/fмск        |              | ns   |
|                                                          |        |                                                            | fмск ≤ 20 MHz                         | 12/fмск        |              | ns   |
|                                                          |        | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                      | 16 MHz < fмск                         | 16/fмск        |              | ns   |
|                                                          |        |                                                            | fмск ≤ 16 MHz                         | 12/fмск        |              | ns   |
|                                                          |        | $2.4 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ |                                       | 12/fмск        |              | ns   |
|                                                          |        |                                                            |                                       | and 1000       |              |      |
| SCKp high-/low-level width                               | tкн2,  | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                      |                                       | tксү2/2–14     |              | ns   |
|                                                          | tĸ∟2   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                      | tксү2/2–16                            |                | ns           |      |
|                                                          |        | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                      |                                       | tксү2/2–36     |              | ns   |
| SIp setup time (to SCKp↑)<br>Note 1                      | tsik2  | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                      |                                       | 1/fмск + 40    |              | ns   |
|                                                          |        | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$                      |                                       | 1/fмск + 60    |              | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 2</sup>          | tksi2  |                                                            |                                       | 1/fмск + 62    |              | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>Note 3</sup> | tĸso2  | C = 30 pF Note4                                            | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                | 2/fмск + 66  | ns   |
|                                                          |        |                                                            | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                | 2/fмск + 113 | ns   |

# (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (T<sub>A</sub> = -40 to +105°C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
  - 5. Transfer rate in the SNOOZE mode: MAX. 1 Mbps
- **Caution** Select the normal input buffer for the SIp and SCKp pins and the normal output mode for the SOp pin by using port input mode register 1 (PIM1) and port output mode registers 0, 1, 4 (POM0, POM1, POM4).

#### CSI mode connection diagram (during communication at same potential)





| Parameter                     | Symbol  | Conditions                                                                 | HS (high-speed main) Mode      |            | Unit |
|-------------------------------|---------|----------------------------------------------------------------------------|--------------------------------|------------|------|
|                               |         |                                                                            | MIN.                           | MAX.       |      |
| SCLr clock frequency          | fsc∟    | $C_{\text{b}} = 100 \text{ pF},  \text{R}_{\text{b}} = 3  \text{k} \Omega$ |                                | 100 Note 1 | kHz  |
| Hold time when SCLr = "L"     | tLOW    | $C_b$ = 100 pF, $R_b$ = 3 k $\Omega$                                       | 4600                           |            | ns   |
| Hold time when SCLr = "H"     | tнıgн   | $C_b$ = 100 pF, $R_b$ = 3 k $\Omega$                                       | 4600                           |            | ns   |
| Data setup time (reception)   | tsu:dat | $C_{\rm b}=100~pF,~R_{\rm b}=3~k\Omega$                                    | 1/fмск + 580 <sup>Note 2</sup> |            | ns   |
| Data hold time (transmission) | thd:dat | $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$                            | 0                              | 1420       | ns   |

#### (4) During communication at same potential (simplified I<sup>2</sup>C mode)

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

Notes 1. The value must also be equal to or less than fmck/4.

- Set tsu:DAT so that it will not exceed the hold time when SCLr = "L" or SCLr = "H". 2.
- Caution Select the N-ch open drain output (VDD tolerance) mode for SDAr by using port output mode register h (POMh).

Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential)



- **Remarks 1.**  $R_b$  [ $\Omega$ ]:Communication line (SDAr) pull-up resistance Cb [F]: Communication line (SCLr, SDAr) load capacitance
  - 2. r: IIC number (r = 00, 01, 11, 20), h: = POM number (h = 0, 1, 4, 5)

3. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number (m = 0, 1), n: Channel number (0, 1, 3)



| Parameter Symbol                  |              |                                                                                                                      | Conditions                                                                                                                           |               | speed main)<br>Iode | Unit |
|-----------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------|------|
|                                   |              |                                                                                                                      | MIN.                                                                                                                                 | MAX.          |                     |      |
| Transfer<br>rate <sup>Note4</sup> |              | Reception                                                                                                            |                                                                                                                                      |               | fмск/12<br>Note 1   | bps  |
|                                   |              |                                                                                                                      | Theoretical value of the maximum transfer rate<br>$f_{MCK} = f_{CLK}^{Note 2}$                                                       |               | 2.0                 | Mbps |
|                                   |              |                                                                                                                      | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                       |               | fмск/12<br>Note 1   | bps  |
|                                   |              |                                                                                                                      | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} {}^{Note \ 2}$                                                     |               | 2.0                 | Mbps |
|                                   |              |                                                                                                                      | $\begin{array}{l} 2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_{b} \leq 2.0 \ V \end{array}$                                     |               | fмск/12<br>Note 1   | bps  |
|                                   |              |                                                                                                                      | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$                                                          |               | 2.0                 | Mbps |
| Transmission                      | Transmission |                                                                                                                      |                                                                                                                                      | Note 3        | bps                 |      |
|                                   |              | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ |                                                                                                                                      | 2.0<br>Note 4 | Mbps                |      |
|                                   |              | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \\ \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                 |                                                                                                                                      | Note 5        | bps                 |      |
|                                   |              |                                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$                 |               | 1.2<br>Note 6       | Mbps |
|                                   |              |                                                                                                                      | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$               |               | Notes<br>2, 7       | bps  |
|                                   |              |                                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, \text{ R}_b = 5.5 \text{ k}\Omega, \text{ V}_b = 1.6 \text{ V}$ |               | 0.43<br>Note 8      | Mbps |

#### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

 $(T_A = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) 16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

**3.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  V\_{DD}  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate =

$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]



#### 3.6.2 Temperature sensor/internal reference voltage characteristics

|                                   |         | / <b>\                              </b>                          |      |      |      |       |
|-----------------------------------|---------|-------------------------------------------------------------------|------|------|------|-------|
| Parameter                         | Symbol  | Conditions                                                        | MIN. | TYP. | MAX. | Unit  |
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H,<br>TA = +25°C                         |      | 1.05 |      | V     |
| Internal reference voltage        | VBGR    | Setting ADS register = 81H                                        | 1.38 | 1.45 | 1.50 | V     |
| Temperature coefficient           | Fvtmps  | Temperature sensor output voltage that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tамр    |                                                                   | 5    |      |      | μs    |

#### (T<sub>A</sub> = -40 to $+105^{\circ}$ C, 2.4 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V, HS (high-speed main) mode

#### 3.6.3 POR circuit characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                | Symbol | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------------------|--------|------------------------|------|------|------|------|
| Detection voltage        | VPOR   | Power supply rise time | 1.45 | 1.51 | 1.57 | V    |
|                          | VPDR   | Power supply fall time | 1.44 | 1.50 | 1.56 | V    |
| Minimum pulse width Note | TPW    |                        | 300  |      |      | μs   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).





<R>

#### <R> 3.7 RAM Data Retention Characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, V_{SS} = 0 \text{ V})$

| Parameter                     | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |
|-------------------------------|--------|------------|----------------------|------|------|------|
| Data retention supply voltage | Vdddr  |            | 1.44 <sup>Note</sup> |      | 5.5  | V    |

<R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



#### 3.8 Flash Memory Programming Characteristics

| Parameter                                           | Symbol | Conditions                                                        | MIN.    | TYP.      | MAX. | Unit  |
|-----------------------------------------------------|--------|-------------------------------------------------------------------|---------|-----------|------|-------|
| System clock frequency                              | fclк   |                                                                   | 1       |           | 24   | MHz   |
| Code flash memory rewritable times Notes 1, 2, 3    | Cerwr  | Retained for 20 years<br>$T_A = 85^{\circ}C^{Notes 4}$            | 1,000   |           |      | Times |
| Data flash memory rewritable times<br>Notes 1, 2, 3 |        | Retained for 1 year<br>T <sub>A</sub> = $25^{\circ}C^{Notes 4}$   |         | 1,000,000 |      |       |
|                                                     |        | Retained for 5 years<br>$T_A = 85^{\circ}C^{Notes 4}$             | 100,000 |           |      |       |
|                                                     |        | Retained for 20 years<br>T <sub>A</sub> = $85^{\circ}C^{Notes 4}$ | 10,000  |           |      |       |

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.
- 4. This temperature is the average value at which data are retained.



<R>

#### 4.3 30-pin products

R5F102AAASP, R5F102A9ASP, R5F102A8ASP, R5F102A7ASP R5F103AAASP, R5F103A9ASP, R5F103A8ASP, R5F103A7ASP R5F102AADSP, R5F102A9DSP, R5F102A8DSP, R5F102A7DSP R5F103AADSP, R5F103A9DSP, R5F103A8DSP, R5F103A7DSP R5F102AAGSP, R5F102A9GSP, R5F102A8GSP, R5F102A7GSP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LSSOP30-0300-0.65 | PLSP0030JB-B | S30MC-65-5A4-3 | 0.18            |



### NOTE

DI⊕

MM

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS              |
|------|--------------------------|
| А    | 9.85±0.15                |
| В    | 0.45 MAX.                |
| С    | 0.65 (T.P.)              |
| D    | $0.24^{+0.08}_{-0.07}$   |
| E    | 0.1±0.05                 |
| F    | 1.3±0.1                  |
| G    | 1.2                      |
| Н    | 8.1±0.2                  |
| I    | 6.1±0.2                  |
| J    | 1.0±0.2                  |
| К    | 0.17±0.03                |
| L    | 0.5                      |
| М    | 0.13                     |
| Ν    | 0.10                     |
| Р    | 3° <sup>+5°</sup><br>-3° |
| Т    | 0.25                     |
| U    | 0.6±0.15                 |
|      |                          |

J

©2012 Renesas Electronics Corporation. All rights reserved.



Κ