

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 18                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 24-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 24-HWQFN (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f1027aana-u5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Code flash | Data flash | RAM    | 20 pins         | 24 pins                    | 30 pins  |
|------------|------------|--------|-----------------|----------------------------|----------|
| 16 KB      | 2 KB       | 2 KB   | _               | —                          | R5F102AA |
|            | _          |        | _               | —                          | R5F103AA |
|            | 2 KB       | 1.5 KB | R5F1026A Note 1 | R5F1027A <sup>Note 1</sup> |          |
|            | _          |        | R5F1036A Note 1 | R5F1037A Note 1            |          |
| 12 KB      | 2KB        | 1 KB   | R5F10269 Note 1 | R5F10279 Note 1            | R5F102A9 |
|            | _          |        | R5F10369 Note 1 | R5F10379 Note 1            | R5F103A9 |
| 8 KB       | 2 KB       | 768 B  | R5F10268 Note 1 | R5F10278 Note 1            | R5F102A8 |
|            | —          |        | R5F10368 Note 1 | R5F10378 Note 1            | R5F103A8 |
| 4 KB       | 2KB        | 512 B  | R5F10267        | R5F10277                   | R5F102A7 |
|            | _          |        | R5F10367        | R5F10377                   | R5F103A7 |
| 2 KB       | 2 KB       | 256 B  | R5F10266 Note 2 |                            |          |
|            | —          |        | R5F10366 Note 2 | —                          | —        |

O ROM, RAM capacities

Notes 1. This is 640 bytes when the self-programming function or data flash function is used. (For details, see CHAPTER 3 CPU ARCHITECTURE.)

2. The self-programming function cannot be used for R5F10266 and R5F10366.

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.



## 1.4.2 24-pin products

<R> • 24-pin plastic HWQFN (4 × 4 mm, 0.5 mm pitch)



Note Provided only in the R5F102 products.

Remarks 1. For pin identification, see 1.5 Pin Identification.

- 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR).
- 3. It is recommended to connect an exposed die pad to Vss.



# 1.7 Outline of Functions

This outline describes the function at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                         | Item                                   | 20-                                                                                                                                                                                                                                                                                          | -pin                                                                                                                                                                                                  | 24                            | -pin                                                                | 30-            | pin                             |  |
|-------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------|----------------|---------------------------------|--|
|                         |                                        | R5F1026x                                                                                                                                                                                                                                                                                     | R5F1036x                                                                                                                                                                                              | R5F1027x                      | R5F1037x                                                            | R5F102Ax       | R5F103Ax                        |  |
| Code flas               | h memory                               | 2 to 16                                                                                                                                                                                                                                                                                      | KB <sup>Note 1</sup>                                                                                                                                                                                  | 4 to                          |                                                                     | 16 KB          | •                               |  |
| Data flash              | n memory                               | 2 KB                                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                     | 2 KB                          | -                                                                   | 2 KB           | -                               |  |
| RAM                     |                                        | 256 B to                                                                                                                                                                                                                                                                                     | o 1.5 KB                                                                                                                                                                                              | 512 B to                      | o 1.5 KB                                                            | 512 B          | to 2KB                          |  |
| Address s               | space                                  |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                       | 11                            | MB                                                                  |                |                                 |  |
| Main<br>system<br>clock | High-speed system clock                | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)<br>HS (High-speed main) mode : 1 to 20 MHz ( $V_{DD} = 2.7$ to 5.5 V),<br>HS (High-speed main) mode : 1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V),<br>LS (Low-speed main) mode : 1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V) |                                                                                                                                                                                                       |                               |                                                                     |                |                                 |  |
|                         | High-speed on-chip<br>oscillator clock | HS (High-spee                                                                                                                                                                                                                                                                                | (High-speed main) mode : 1 to 24 MHz ( $V_{DD}$ = 2.7 to 5.5 V),<br>(High-speed main) mode : 1 to 16 MHz ( $V_{DD}$ = 2.4 to 5.5 V),<br>(Low-speed main) mode : 1 to 8 MHz ( $V_{DD}$ = 1.8 to 5.5 V) |                               |                                                                     |                |                                 |  |
| Low-spee                | d on-chip oscillator clock             | 15 kHz (TYP)                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                       |                               |                                                                     |                |                                 |  |
| General-p               | ourpose register                       | (8-bit register $\times$ 8) $\times$ 4 banks                                                                                                                                                                                                                                                 |                                                                                                                                                                                                       |                               |                                                                     |                |                                 |  |
| Minimum                 | instruction execution time             | 0.04167 <i>μ</i> s (H                                                                                                                                                                                                                                                                        | igh-speed on-ch                                                                                                                                                                                       | ip oscillator cloc            | k: fін = 24 MHz c                                                   | operation)     |                                 |  |
|                         |                                        | 0.05 <i>μ</i> s (High-                                                                                                                                                                                                                                                                       | speed system c                                                                                                                                                                                        | lock: f <sub>MX</sub> = 20 MH | Iz operation)                                                       |                |                                 |  |
| Instruction             | n set                                  | Data transfer (8/16 bits)                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                       |                               |                                                                     |                |                                 |  |
|                         |                                        | Adder and subtractor/logical operation (8/16 bits)                                                                                                                                                                                                                                           |                                                                                                                                                                                                       |                               |                                                                     |                |                                 |  |
|                         |                                        | Multiplication (8 bits × 8 bits)                                                                                                                                                                                                                                                             |                                                                                                                                                                                                       |                               |                                                                     |                |                                 |  |
|                         | 1                                      | Rotate, barre                                                                                                                                                                                                                                                                                | el shift, and bit n                                                                                                                                                                                   | nanipulation (set             | , reset, test, and                                                  | Boolean operat | ion), etc.                      |  |
| I/O port                | Total                                  | 1                                                                                                                                                                                                                                                                                            | 8                                                                                                                                                                                                     | 2                             | 2                                                                   | 2              | 6                               |  |
|                         | CMOS I/O                               | (N-ch C                                                                                                                                                                                                                                                                                      | 2<br>D.D. I/O<br>nd voltage]: 4)                                                                                                                                                                      | (N-ch C                       | 6<br>D.D. I/O<br>id voltage]: 5)                                    |                | 1<br>D.D. I/O<br>d voltage]: 9) |  |
|                         | CMOS input                             |                                                                                                                                                                                                                                                                                              | 4                                                                                                                                                                                                     |                               | 4                                                                   | ;              | 3                               |  |
|                         | N-ch open-drain I/O<br>(6 V tolerance) |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                       | :                             | 2                                                                   |                |                                 |  |
| Timer                   | 16-bit timer                           |                                                                                                                                                                                                                                                                                              | 4 cha                                                                                                                                                                                                 | annels                        |                                                                     | 8 cha          | nnels                           |  |
|                         | Watchdog timer                         |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                       | 1 cha                         | annel                                                               |                |                                 |  |
|                         | 12-bit Interval timer                  |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                       | 1 cha                         | annel                                                               |                |                                 |  |
|                         | Timer output                           | 4 channels<br>(PWM outputs: 3 <sup>№te 3</sup> )                                                                                                                                                                                                                                             |                                                                                                                                                                                                       |                               | 8 channels<br>(PWM outputs: 7 <sup>Note 3</sup> ) <sup>Note 2</sup> |                |                                 |  |

**Notes 1.** The self-programming function cannot be used in the R5F10266 and R5F10366.

2. The maximum number of channels when PIOR0 is set to 1.

**3.** The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves). (See **6.9.3 Operation as multiple PWM output function**.)

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.



## 2.2 Oscillator Characteristics

2.2.1 X1 oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                      | Resonator           | Conditions                            | MIN. | TYP. | MAX. | Unit |
|--------------------------------|---------------------|---------------------------------------|------|------|------|------|
| X1 clock oscillation           | Ceramic resonator / | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 1.0  |      | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup> | crystal oscillator  | $1.8~V \leq V_{\text{DD}} < 2.7~V$    | 1.0  |      | 8.0  |      |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

- Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.
- **Remark** When using the X1 oscillator, refer to **5.4 System Clock Oscillator**.

#### 2.2.2 On-chip oscillator characteristics

#### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Oscillators                                              | Parameters             | Conditions      |                                             |      | TYP. | MAX. | Unit |
|----------------------------------------------------------|------------------------|-----------------|---------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін                    |                 |                                             | 1    |      | 24   | MHz  |
| High-speed on-chip oscillator                            |                        | R5F102 products | $T_A = -20 \text{ to } +85^{\circ}\text{C}$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                 | ock frequency accuracy |                 | $T_A = -40$ to $-20^{\circ}C$               | -1.5 |      | +1.5 | %    |
|                                                          |                        | R5F103 products |                                             | -5.0 |      | +5.0 | %    |
| Low-speed on-chip oscillator<br>clock frequency          | fı∟                    |                 |                                             |      | 15   |      | kHz  |
| Low-speed on-chip oscillator<br>clock frequency accuracy |                        |                 |                                             | -15  |      | +15  | %    |

Notes 1. High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H) and bits 0 to 2 of HOCODIV register.

2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.



| Parameter                                               | Symbol | Conditions                            |                                       | HS (high-speed main) Mode |      | LS (low-speed main)<br>Mode |      | Unit |
|---------------------------------------------------------|--------|---------------------------------------|---------------------------------------|---------------------------|------|-----------------------------|------|------|
|                                                         |        |                                       |                                       | MIN.                      | MAX. | MIN.                        | MAX. |      |
| SCKp cycle time                                         | tKCY1  | tксү1 ≥ 4/fc∟к                        | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 167                       |      | 500                         |      | ns   |
|                                                         |        |                                       | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | 250                       |      | 500                         |      | ns   |
|                                                         |        |                                       | $1.8~V \leq V_{\text{DD}} \leq 5.5~V$ | -                         |      | 500                         |      | ns   |
| SCKp high-/low-level width                              | tкнı,  | $4.0~V \leq V_{\text{DD}} \leq$       | 5.5 V                                 | tксү1/2–12                |      | tксү1/2-50                  |      | ns   |
|                                                         | tĸ∟1   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү1/2–18                |      | tксү1/2-50                  |      | ns   |
|                                                         |        | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | tксү1/2–38                |      | tксү1/2–50                  |      | ns   |
|                                                         |        | $1.8~V \leq V_{\text{DD}} \leq$       | 5.5 V                                 | -                         |      | tксү1/2-50                  |      | ns   |
| SIp setup time (to SCKp↑)                               | tsik1  | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       | 44                        |      | 110                         |      | ns   |
| Note 1                                                  |        | $2.7~V \leq V_{\text{DD}} \leq$       | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                           |      | 110                         |      | ns   |
|                                                         |        | $2.4~V \leq V_{\text{DD}} \leq$       | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ |                           |      | 110                         |      | ns   |
|                                                         |        | $1.8~V \leq V_{\text{DD}} \leq$       | 5.5 V                                 | -                         |      | 110                         |      | ns   |
| SIp hold time<br>(from SCKp↑) <sup>№te 2</sup>          | tksi1  |                                       |                                       | 19                        |      | 19                          |      | ns   |
| Delay time from SCKp↓ to<br>SOp output <sup>№te 3</sup> | tkso1  | C = 30 pF <sup>Note4</sup>            |                                       |                           | 25   |                             | 25   | ns   |

# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (T<sub>A</sub> = -40 to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to  $SCKp\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.
- **Caution** Select the normal input buffer for the SIp pin and the normal output mode for the SOp and SCKp pins by using port input mode register 1 (PIM1) and port output mode registers 0, 1, 4 (POM0, POM1, POM4).
- **Remarks 1.** p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products)
  - 2. fMCK: Serial array unit operation clock frequency
    - (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.))





#### CSI mode connection diagram (during communication at same potential)





CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



(Remarks are listed on the next page.)



# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (1/3)

| Parameter             | Symbol |                                                       | Conditions                                               | HS (high-speed main)<br>Mode |      | LS (low-speed main)<br>Mode |      | Unit |
|-----------------------|--------|-------------------------------------------------------|----------------------------------------------------------|------------------------------|------|-----------------------------|------|------|
|                       |        |                                                       |                                                          | MIN.                         | MAX. | MIN.                        | MAX. |      |
| SCKp cycle time       | tkCY1  | $t_{KCY1} \geq 4/f_{CLK}$                             | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,$                   | 300                          |      | 1150                        |      | ns   |
|                       |        |                                                       | $2.7~V \leq V_b \leq 4.0~V,$                             |                              |      |                             |      |      |
|                       |        |                                                       | $C_{b}=30 \text{ pF},  \text{R}_{b}=1.4  \text{k}\Omega$ |                              |      |                             |      |      |
|                       |        |                                                       | $2.7~V \leq V_{\text{DD}} < 4.0~V,$                      | 500                          |      | 1150                        |      | ns   |
|                       |        |                                                       | $2.3~V \leq V_b \leq 2.7~V,$                             |                              |      |                             |      |      |
|                       |        |                                                       | $C_{b}=30 \text{ pF},  \text{R}_{b}=2.7  \text{k}\Omega$ |                              |      |                             |      |      |
|                       |        |                                                       | $1.8~V \leq V_{\text{DD}} < 3.3~V,$                      | 1150                         |      | 1150                        |      | ns   |
|                       |        |                                                       | 1.6 V $\leq$ V_b $\leq$ 2.0 V $^{\text{Note}}$ ,         |                              |      |                             |      |      |
|                       |        |                                                       | $C_b$ = 30 pF, $R_b$ = 5.5 k $\Omega$                    |                              |      |                             |      |      |
| SCKp high-level width | tкнı   | $4.0~V \leq V_{\text{DD}} \leq$                       | 5.5 V, 2.7 V $\leq$ V_b $\leq$ 4.0 V,                    | tксү1/2 –75                  |      | tксү1/2-75                  |      | ns   |
|                       |        | C <sub>b</sub> = 30 pF, R                             | b = 1.4 kΩ                                               |                              |      |                             |      |      |
|                       |        | $2.7 \text{ V} \leq V_{\text{DD}} <$                  | $4.0~V,~2.3~V \le V_{b} \le 2.7~V,$                      | tkcy1/2-170                  |      | tксү1/2–170                 |      | ns   |
|                       |        | $C_b=30 \text{ pF},  \text{R}_b=2.7  \text{k} \Omega$ |                                                          |                              |      |                             |      |      |
|                       |        | $1.8 \text{ V} \leq \text{V}_{\text{DD}}$ <           | 3.3 V, 1.6 V $\leq$ V_b $\leq$ 2.0 V $^{\text{Note}}$ ,  | tксү1/2 –458                 |      | tксү1/2-458                 |      | ns   |
|                       |        | $C_b = 30 \text{ pF}, \text{ R}$                      | $h_{b} = 5.5 \text{ k}\Omega$                            |                              |      |                             |      |      |
| SCKp low-level width  | tĸ∟1   | $4.0~V \leq V_{\text{DD}} \leq$                       | 5.5 V, 2.7 V $\leq$ V_b $\leq$ 4.0 V,                    | tксү1/2 −12                  |      | tксү1/2–50                  |      | ns   |
|                       |        | $C_b = 30 \text{ pF}, \text{ R}$                      | b = 1.4 kΩ                                               |                              |      |                             |      |      |
|                       |        | $2.7 \text{ V} \leq \text{V}_{\text{DD}} <$           | $4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V,$              | tксү1/2-18                   |      | tксү1/2–50                  |      | ns   |
|                       |        | $C_b = 30 \text{ pF}, \text{ R}$                      | $h_b = 2.7 \text{ k}\Omega$                              |                              |      |                             |      |      |
|                       |        | $1.8 \text{ V} \leq \text{V}_{\text{DD}} <$           | 3.3 V, 1.6 V $\leq$ V_b $\leq$ 2.0 V $^{\text{Note}},$   | tксү1/2 –50                  |      | tксү1/2–50                  |      | ns   |
|                       |        | $C_{b} = 30 \text{ pF}, \text{ R}$                    | $h_{\rm b} = 5.5 \ {\rm k}\Omega$                        |                              |      |                             |      |      |

 $(T_A = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le \text{V}_{DD} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

 $\label{eq:Note} \textbf{Note} \quad \textbf{Use it with } V_{\text{DD}} \geq V_{\text{b}}.$ 

- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - **2.** p: CSI number (p = 00, 20)



19

25

25

25

19

25

25

25

ns

ns

ns

ns

Delay time from

SOp output Note 1

SCKp↑ to

tkso1

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ Parameter Symbol Conditions HS (high-speed LS (low-speed Unit main) Mode main) Mode MIN. MAX. MIN. MAX. SIp setup time  $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ 44 tsik1 110 ns (to SCKp↓) Note 1  $C_{\text{b}}=30 \text{ pF}, \text{ R}_{\text{b}}=1.4 \text{ k}\Omega$  $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ 44 110 ns  $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 1.8 V  $\leq$  V\_{DD} < 3.3 V, 1.6 V  $\leq$  V\_b  $\leq$  2.0 V  $^{\text{Note 2}},$ 110 110 ns  $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ Slp hold time 4.0 V  $\leq$  V\_{DD}  $\leq$  5.5 V, 2.7 V  $\leq$  V\_b  $\leq$  4.0 V, 19 tksi1 19 ns (from SCKp $\downarrow$ ) <sup>Note 1</sup>  $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ k}\Omega$  $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ 19 19 ns  $C_b = 30 \text{ pF}, \text{ } \text{R}_b = 2.7 \text{ } \text{k}\Omega$ 

 $1.8 \text{ V} \le V_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le V_{\text{b}} \le 2.0 \text{ V}^{\text{Note 2}},$ 

 $4.0 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ 

 $2.7~V \leq V_{\text{DD}} < 4.0~V,\, 2.3~V \leq V_{\text{b}} \leq 2.7~V,$ 

 $1.8 \text{ V} \le V_{\text{DD}} < 3.3 \text{ V}, \ 1.6 \text{ V} \le V_{b} \le 2.0 \text{ V}^{\text{Note 2}},$ 

 $C_b = 30 \text{ pF}, R_b = 5.5 \text{ k}\Omega$ 

 $C_b = 30 \text{ pF}, R_b = 1.4 \text{ } \text{k}\Omega$ 

 $C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ 

 $C_{\text{b}}=30 \text{ pF}, \text{ } \text{R}_{\text{b}}=5.5 \text{ } \text{k}\Omega$ 

(8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock

output) (3/3) (T\_1 = 40 to 180 (180 (180 (180 (180 ))

- **Notes 1.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. **2.** Use it with  $V_{DD} \ge V_b$ .
- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - **2.** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

#### CSI mode connection diagram (during communication at different potential)





# (3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>ss</sub> (ADREFM = 0), target pin: ANI0 to ANI3, ANI16 to ANI22, internal reference voltage, and temperature sensor output voltage

| Parameter                                          | Symbol                                                                           | Condition                                                           | ns                                                                                         | MIN.        | TYP.                      | MAX.                       | Unit |
|----------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------|---------------------------|----------------------------|------|
| Resolution                                         | Res                                                                              |                                                                     |                                                                                            | 8           |                           | 10                         | bit  |
| Overall error <sup>Note 1</sup>                    | AINL                                                                             | 10-bit resolution                                                   |                                                                                            |             | 1.2                       | ±7.0                       | LSB  |
|                                                    |                                                                                  |                                                                     |                                                                                            |             | 1.2                       | $\pm 10.5^{\text{Note 3}}$ | LSB  |
| Conversion time                                    | <b>t</b> CONV                                                                    | 10-bit resolution                                                   | $3.6~V \leq V\text{DD} \leq 5.5~V$                                                         | 2.125       |                           | 39                         | μS   |
|                                                    |                                                                                  | Target pin: ANI0 to ANI3,<br>ANI16 to ANI22                         | $2.7~V \leq V \text{DD} \leq 5.5~V$                                                        | 3.1875      |                           | 39                         | μS   |
|                                                    |                                                                                  | ANIT6 to ANI22                                                      | $1.8~V \leq V \text{DD} \leq 5.5~V$                                                        | 17          |                           | 39                         | μS   |
|                                                    |                                                                                  |                                                                     |                                                                                            | 57          |                           | 95                         | μS   |
| Conversion time                                    | tconv                                                                            | 10-bit resolution                                                   | $3.6~V \leq V \text{DD} \leq 5.5~V$                                                        | 2.375       |                           | 39                         | μS   |
|                                                    |                                                                                  | Target pin: internal reference                                      | $2.7~V \leq V \text{DD} \leq 5.5~V$                                                        | 3.5625      |                           | 39                         | μS   |
| sensor output voltage (H<br>(high-speed main) mode | voltage, and temperature<br>sensor output voltage (HS<br>(high-speed main) mode) | $2.4~V \leq V \text{DD} \leq 5.5~V$                                 | 17                                                                                         |             | 39                        | μS                         |      |
| Zero-scale error <sup>Notes 1, 2</sup>             | EZS                                                                              | 10-bit resolution                                                   |                                                                                            |             |                           | ±0.60                      | %FSR |
|                                                    |                                                                                  |                                                                     |                                                                                            |             |                           | ±0.85<br>Note 3            | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>             | EFS                                                                              | 10-bit resolution                                                   |                                                                                            |             |                           | ±0.60                      | %FSR |
|                                                    |                                                                                  |                                                                     |                                                                                            |             |                           | ±0.85<br>Note 3            | %FSR |
| Integral linearity error <sup>Note 1</sup>         | ILE                                                                              | 10-bit resolution                                                   |                                                                                            |             |                           | ±4.0                       | LSB  |
|                                                    |                                                                                  |                                                                     |                                                                                            |             |                           | ±6.5 Note 3                | LSB  |
| Differential linearity error Note 1                | DLE                                                                              | 10-bit resolution                                                   |                                                                                            |             |                           | ±2.0                       | LSB  |
|                                                    |                                                                                  |                                                                     |                                                                                            |             |                           | ±2.5 Note 3                | LSB  |
| Analog input voltage                               | VAIN                                                                             | ANI0 to ANI3, ANI16 to ANI2                                         | 2                                                                                          | 0           |                           | VDD                        | V    |
|                                                    |                                                                                  | Internal reference voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high | n-speed main) mode)                                                                        | VBGR Note 4 |                           |                            | V    |
| Temper                                             |                                                                                  |                                                                     | emperature sensor output voltage 2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) mode) |             | VTMPS25 <sup>Note 4</sup> | 1                          | V    |

| $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | - 0.V. Beference voltage (1) - Vee   | Potoronoo voltago () - Voo) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------|
| $(1A = -40 \ 10 + 65 \ C, 1.6 \ V \le V D \le 5.5 \ V, V \le 1.6 \ V \le $ | a = 0 v, neierence vonage (+) = voo, | neierence voltage(-) = vss) |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- **3.** When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).
- 4. Refer to 28.6.2 Temperature sensor/internal reference voltage characteristics.



# (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AV<sub>REFM</sub> (ADREFM = 1), target pin: ANI0, ANI2, ANI3, and ANI16 to ANI22

(TA = -40 to +85°C, 2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V, Reference voltage (+) = V<sub>BGR</sub><sup>Note 3</sup>, Reference voltage (-) = AV<sub>REFM</sub> Note <sup>4</sup> = 0 V, HS (high-speed main) mode)

| Parameter                                  | Symbol        | Conditions       | MIN. | TYP. | MAX.                               | Unit |
|--------------------------------------------|---------------|------------------|------|------|------------------------------------|------|
| Resolution                                 | Res           |                  |      | 8    |                                    | bit  |
| Conversion time                            | <b>t</b> CONV | 8-bit resolution | 17   |      | 39                                 | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | EZS           | 8-bit resolution |      |      | ±0.60                              | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 8-bit resolution |      |      | ±2.0                               | LSB  |
| Differential linearity error Note 1        | DLE           | 8-bit resolution |      |      | ±1.0                               | LSB  |
| Analog input voltage                       | VAIN          |                  | 0    |      | $V_{\text{BGR}}{}^{\text{Note 3}}$ | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

2. This value is indicated as a ratio (%FSR) to the full-scale value.

#### 3. Refer to 28.6.2 Temperature sensor/internal reference voltage characteristics.

4. When reference voltage (-) = Vss, the MAX. values are as follows.

Zero-scale error: Add  $\pm 0.35\%$ FSR to the MAX. value when reference voltage (–) = AV<sub>REFM</sub>. Integral linearity error: Add  $\pm 0.5$  LSB to the MAX. value when reference voltage (–) = AV<sub>REFM</sub>. Differential linearity error: Add  $\pm 0.2$  LSB to the MAX. value when reference voltage (–) = AV<sub>REFM</sub>.



# 2.9 Dedicated Flash Memory Programmer Communication (UART)

| (1x = 40.0000, 1.0003) |        |                           |         |      |           |     |  |  |  |
|------------------------|--------|---------------------------|---------|------|-----------|-----|--|--|--|
| Parameter              | Symbol | Conditions MIN. TYP. MAX. |         | Unit |           |     |  |  |  |
| Transfer rate          |        | During serial programming | 115,200 |      | 1,000,000 | bps |  |  |  |

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

## 2.10 Timing of Entry to Flash Memory Programming Modes

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Parameter                                                                                                                                                             | Symbol  | Conditions                                                         | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released                                                                       | tsuinit | POR and LVD reset are<br>released before external<br>reset release |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                                                                                        | ts∪     | POR and LVD reset are<br>released before external<br>reset release | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at the low level after<br>the external reset is released<br>(excluding the processing time of the firmware to<br>control the flash memory) | tно     | POR and LVD reset are<br>released before external<br>reset release | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{SU}}$ : Time to release the external reset after the TOOL0 pin is set to the low level
  - the: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



| $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}) $ (2) |        |                                                                                                                                                                                                                         |                                                           |      |      |                |      |  |
|------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|----------------|------|--|
| Parameter                                                                                                                    | Symbol | Conditions                                                                                                                                                                                                              |                                                           | MIN. | TYP. | MAX.           | Unit |  |
| Output current, low <sup>Note 1</sup>                                                                                        | Iol1   | 20-, 24-pin products:<br>Per pin for P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P40 to P42<br>30-pin products:<br>Per pin for P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, P147                           |                                                           |      |      | 8.5<br>Note 2  | mA   |  |
|                                                                                                                              |        | Per pin for P60, P61                                                                                                                                                                                                    |                                                           |      |      | 15.0<br>Note 2 | mA   |  |
|                                                                                                                              |        | 20-, 24-pin products:<br>Total of P40 to P42<br>30-pin products:<br>Total of P00, P01, P40, P120<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                                                            | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | 25.5           | mA   |  |
|                                                                                                                              |        |                                                                                                                                                                                                                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | 9.0            | mA   |  |
|                                                                                                                              |        |                                                                                                                                                                                                                         | $2.4~V \leq V_{\text{DD}} < 2.7~V$                        |      |      | 1.8            | mA   |  |
|                                                                                                                              |        | 20-, 24-pin products:<br>Total of P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P60, P61<br>30-pin products:<br>Total of P10 to P17, P30, P31, P50,<br>P51, P60, P61, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> ) | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$                     |      |      | 40.0           | mA   |  |
|                                                                                                                              |        |                                                                                                                                                                                                                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$                        |      |      | 27.0           | mA   |  |
|                                                                                                                              |        |                                                                                                                                                                                                                         | $2.4 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$ |      |      | 5.4            | mA   |  |
|                                                                                                                              | I0L2   | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                                                     |                                                           |      |      | 65.5           | mA   |  |
|                                                                                                                              |        | Per pin for P20 to P23                                                                                                                                                                                                  |                                                           |      |      | 0.4            | mA   |  |
|                                                                                                                              |        | Total of all pins                                                                                                                                                                                                       |                                                           |      |      | 1.6            | mA   |  |

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

Notes 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin.

2. However, do not exceed the total current value.

3. The output current value under conditions where the duty factor  $\leq$  70%.

If duty factor > 70%: The output current value can be calculated with the following expression (where n represents the duty factor as a percentage).

• Total output current of pins =  $(I_{OL} \times 0.7)/(n \times 0.01)$ 

<Example> Where n = 80% and  $I_{OL}$  = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \cong 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- **4.** 24-pin products only.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



(0/4)

#### (2) 30-pin products

| $(T_{A} = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V}) $ (1) |        |           |                            |                                             |           |                         |      | (1/2) |      |      |
|---------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|----------------------------|---------------------------------------------|-----------|-------------------------|------|-------|------|------|
| Parameter                                                                                                                             | Symbol |           |                            | Conditions                                  |           |                         | MIN. | TYP.  | MAX. | Unit |
| Supply                                                                                                                                |        | Operating | HS (High-speed             | $f_{\text{IH}} = 24 \; MHz^{\text{Note 3}}$ | Basic     | VDD = 5.0 V             |      | 1.5   |      | mA   |
| current <sup>Note 1</sup>                                                                                                             |        | mode      | main) mode <sup>№084</sup> |                                             | operation | VDD = 3.0 V             |      | 1.5   |      |      |
|                                                                                                                                       |        |           |                            |                                             | Normal    | V <sub>DD</sub> = 5.0 V |      | 3.7   | 5.8  | mA   |
|                                                                                                                                       |        |           |                            |                                             | operation | VDD = 3.0 V             |      | 3.7   | 5.8  |      |
|                                                                                                                                       |        |           |                            | f⊮ = 16 MHz <sup>Note 3</sup>               |           | V <sub>DD</sub> = 5.0 V |      | 2.7   | 4.2  | mA   |
|                                                                                                                                       |        |           |                            |                                             |           | VDD = 3.0 V             |      | 2.7   | 4.2  |      |
|                                                                                                                                       |        |           |                            | $f_{MX} = 20 \text{ MHz}^{Note 2},$         |           | Square wave input       |      | 3.0   | 4.9  | mA   |
|                                                                                                                                       |        |           |                            | $V_{\text{DD}} = 5.0 \text{ V}$             |           | Resonator connection    |      | 3.2   | 5.0  |      |
|                                                                                                                                       |        |           |                            | $f_{MX} = 20 \ MHz^{Note 2},$               |           | Square wave input       |      | 3.0   | 4.9  | mA   |
|                                                                                                                                       |        |           |                            | $V_{\text{DD}} = 3.0 \text{ V}$             |           | Resonator connection    |      | 3.2   | 5.0  |      |
|                                                                                                                                       |        |           |                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |           | Square wave input       |      | 1.9   | 2.9  | mA   |
|                                                                                                                                       |        |           |                            | $V_{\text{DD}} = 5.0 \text{ V}$             |           | Resonator connection    |      | 1.9   | 2.9  |      |
|                                                                                                                                       |        |           |                            | $f_{MX} = 10 \text{ MHz}^{Note 2},$         |           | Square wave input       |      | 1.9   | 2.9  | mA   |
|                                                                                                                                       |        |           |                            | $V_{\text{DD}} = 3.0 \text{ V}$             |           | Resonator connection    |      | 1.9   | 2.9  |      |

Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.

- 2. When high-speed on-chip oscillator clock is stopped.
- 3. When high-speed system clock is stopped
- 4. Relationship between operation voltage width, operation frequency of CPU and operation mode is as follows.

HS(High speed main) mode: VDD = 2.7 V to 5.5 V @1 MHz to 24 MHz VDD = 2.4 V to 5.5 V @1 MHz to 16 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: high-speed on-chip oscillator clock frequency
  - **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ .



#### (3) Peripheral functions (Common to all products)

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Parameter                                               | Symbol                 | Conditions         |                                                                                                     | MIN. | TYP. | MAX.  | Unit |
|---------------------------------------------------------|------------------------|--------------------|-----------------------------------------------------------------------------------------------------|------|------|-------|------|
| Low-speed onchip<br>oscillator operating<br>current     | FIL Note 1             |                    |                                                                                                     |      | 0.20 |       | μA   |
| 12-bit interval timer operating current                 | ITMKA<br>Notes 1, 2, 3 |                    |                                                                                                     |      | 0.02 |       | μΑ   |
| Watchdog timer operating current                        | WDT<br>Notes 1, 2, 4   | fı∟ = 15 kHz       |                                                                                                     |      | 0.22 |       | μA   |
| A/D converter                                           | IADC                   | When conversion    | Normal mode, AV <sub>REFP</sub> = V <sub>DD</sub> = 5.0 V                                           |      | 1.30 | 1.70  | mA   |
| operating current                                       | Notes 1, 5             | at maximum speed   | Low voltage mode,<br>AV <sub>REFP</sub> = V <sub>DD</sub> = 3.0 V                                   |      | 0.50 | 0.70  | mA   |
| A/D converter<br>reference voltage<br>operating current | IADREF<br>Note 1       |                    |                                                                                                     |      | 75.0 |       | μA   |
| Temperature sensor operating current                    | ITMPS<br>Note 1        |                    |                                                                                                     |      | 75.0 |       | μA   |
| LVD operating current                                   | ILVD<br>Notes 1, 6     |                    |                                                                                                     |      | 0.08 |       | μA   |
| Self-programming operating current                      | IFSP<br>Notes 1, 8     |                    |                                                                                                     |      | 2.00 | 12.20 | mA   |
| BGO operating<br>current                                | BGO<br>Notes 1, 7      |                    |                                                                                                     |      | 2.00 | 12.20 | mA   |
| SNOOZE operating IsNoz<br>current Note 1                |                        | ADC operation      | The mode is performed Note 9                                                                        |      | 0.50 | 1.10  | mA   |
|                                                         | Note 1                 |                    | The A/D conversion operations are performed, Low voltage mode, $AV_{REFP} = V_{DD} = 3.0 \text{ V}$ |      | 1.20 | 2.04  | mA   |
|                                                         |                        | CSI/UART operation | <u>ו</u>                                                                                            |      | 0.70 | 1.54  | mA   |

Notes 1. Current flowing to the VDD.

- 2. When high speed on-chip oscillator and high-speed system clock are stopped.
- 3. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and IFIL and ITMKA when the 12-bit interval timer operates.
- 4. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.
- 5. Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- 6. Current flowing only to the LVD circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit operates.
- 7. Current flowing only during data flash rewrite.
- **8.** Current flowing only during self programming.
- 9. For shift time to the SNOOZE mode, see 17.3.3 SNOOZE mode.

Remarks 1. fill: Low-speed on-chip oscillator clock frequency

**2.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$ 



#### TI/TO Timing



#### Interrupt Request Input Timing



#### Key Interrupt Input Timing



### **RESET** Input Timing





| (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp external clock input) |
|-----------------------------------------------------------------------------------------------------------------|
| (T <sub>A</sub> = −40 to +105°C, 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, V <sub>SS</sub> = 0 V)                        |

| Parameter                                       | Symbol        | Conditions                                                                    |                                             | HS (high-spe<br>Mod | Unit     |    |
|-------------------------------------------------|---------------|-------------------------------------------------------------------------------|---------------------------------------------|---------------------|----------|----|
|                                                 |               |                                                                               |                                             |                     |          |    |
| SCKp cycle time Note 1                          | <b>t</b> кСY2 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,$                                        | 20 MHz < fmck $\leq$ 24 MHz                 | <b>24/f</b> мск     |          | ns |
|                                                 |               | $2.7~V \leq V_b \leq 4.0~V$                                                   | 8 MHz < fмск ≤ 20 MHz                       | <b>20/f</b> мск     |          | ns |
|                                                 |               |                                                                               | $4 \text{ MHz} < f_{MCK} \le 8 \text{ MHz}$ | <b>16/f</b> мск     |          | ns |
|                                                 |               |                                                                               | fмск $\leq$ 4 MHz                           | <b>12/</b> fмск     |          | ns |
|                                                 |               | $2.7~V \leq V_{\text{DD}} < 4.0~V,$                                           | 20 MHz < fmck $\leq$ 24 MHz                 | <b>32/</b> fмск     |          | ns |
|                                                 |               | $2.3~V \leq V_b \leq 2.7~V$                                                   | 16 MHz < fмск $\leq$ 20 MHz                 | <b>28/</b> fмск     |          | ns |
|                                                 |               |                                                                               | 8 MHz < fмск $\leq$ 16 MHz                  | 24/fмск             |          | ns |
|                                                 |               |                                                                               | 4 MHz < fмск $\leq$ 8 MHz                   | <b>16/</b> fмск     |          | ns |
|                                                 |               |                                                                               | fмск $\leq$ 4 MHz                           | 12/fмск             |          | ns |
|                                                 |               | $2.4~V \leq V_{\text{DD}} < 3.3~V,$                                           | 20 MHz < fмск $\leq$ 24 MHz                 | 72/fмск             |          | ns |
|                                                 |               | $1.6~V \leq V_b \leq 2.0~V$                                                   | 16 MHz < fмск $\leq$ 20 MHz                 | <b>6</b> 4/fмск     |          | ns |
|                                                 |               |                                                                               | 8 MHz < fмск $\leq$ 16 MHz                  | <b>52/</b> fмск     |          | ns |
|                                                 |               |                                                                               | $4 \text{ MHz} < f_{MCK} \le 8 \text{ MHz}$ | 32/fмск             |          | ns |
|                                                 |               |                                                                               | fмск $\leq$ 4 MHz                           | 20/fмск             |          | ns |
| SCKp high-/low-level                            | tкн2,<br>tкL2 | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2.7$                                    | $7~V \leq V_{b} \leq 4.0~V$                 | tkcy2/2 – 24        |          | ns |
| width                                           |               | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V}$       | $3~V \leq V_b \leq 2.7~V$                   | tkcy2/2 – 36        |          | ns |
|                                                 |               | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 3.3 \text{ V}, 1.0 \text{ V}$       | $6~V \leq V_{b} \leq 2.0~V$                 | tkcy2/2 - 100       |          | ns |
| SIp setup time                                  | tsik2         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2.7$                                    | $7~V \leq V_{\text{DD}} \leq 4.0~V$         | 1/fмск + 40         |          | ns |
| (to SCKp↑) Note 2                               |               | $2.7 \ V \le V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \le V_{\text{b}} \le 2.7 \ V$ |                                             | 1/fмск + 40         |          | ns |
|                                                 |               | $2.4~V \leq V_{\text{DD}} < 3.3~V,~1.6~V \leq V_{\text{DD}} \leq 2.0~V$       |                                             | 1/fмск + 60         |          | ns |
| SIp hold time<br>(from SCKp↑) <sup>№ote 3</sup> | tksi2         |                                                                               |                                             | 1/fмск + 62         |          | ns |
| Delay time from SCKp $\downarrow$ to            | tĸso2         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V,~2.7$                                    | $7 \text{ V} \leq V_b \leq 4.0 \text{ V},$  |                     | 2/fмск + | ns |
| SOp output Note 4                               |               | $C_b = 30 \text{ pF}, \text{ R}_b = 1.4 \text{ km}$                           | 2                                           |                     | 240      |    |
|                                                 |               | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.0 \text{ V}, 2.3 \text{ V}$       | $3 V \leq V_b \leq 2.7 V,$                  |                     | 2/fмск + | ns |
|                                                 |               | $C_b = 30 \text{ pF}, R_b = 2.7 \text{ ks}$                                   | 2                                           |                     | 428      |    |
|                                                 |               | $2.4 \text{ V} \le \text{V}_{\text{DD}}$ < $3.3 \text{ V}$ , $1.0 \text{ C}$  | $6 V \leq V_b \leq 2.0 V,$                  |                     | 2/fмск + | ns |
|                                                 |               | $C_b = 30 \text{ pF}, R_b = 5.5 \text{ kg}$                                   | 2                                           |                     | 1146     |    |

**Notes 1.** Transfer rate in the SNOOZE mode: MAX. 1 Mbps

2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- **4.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- Cautions 1. Select the TTL input buffer for the SIp and SCKp pins and the N-ch open drain output (Vbb tolerance) mode for the SOp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.



## 3.6 Analog Characteristics

### 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

| Input channel                        | Reference Voltage                                                |                                                            |                                                                |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|
|                                      | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = Vss | Reference voltage (+) = VBGR<br>Reference voltage (-) = AVREFM |  |  |  |  |
| ANI0 to ANI3                         | Refer to 29.6.1 (1).                                             | Refer to 29.6.1 (3).                                       | Refer to <b>29.6.1 (4)</b> .                                   |  |  |  |  |
| ANI16 to ANI22                       | Refer to <b>29.6.1 (2)</b> .                                     |                                                            |                                                                |  |  |  |  |
| Internal reference voltage           | Refer to 29.6.1 (1).                                             |                                                            | -                                                              |  |  |  |  |
| Temperature sensor<br>output voltage |                                                                  |                                                            |                                                                |  |  |  |  |

(1) When reference voltage (+) = AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin: ANI2, ANI3, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{AV}_{REFP} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

| Parameter                                  | Symbol | Cor                                                                                              | nditions                                                         | MIN.        | TYP. | MAX.   | Unit |
|--------------------------------------------|--------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------|------|--------|------|
| Resolution                                 | RES    |                                                                                                  |                                                                  |             |      | 10     | bit  |
| Overall error <sup>Note 1</sup>            | AINL   | 10-bit resolution<br>AVREFP = VDD Note 3                                                         |                                                                  |             | 1.2  | ±3.5   | LSB  |
| Conversion time                            | tCONV  | 10-bit resolution                                                                                | $3.6~V \leq V\text{DD} \leq 5.5~V$                               | 2.125       |      | 39     | μS   |
|                                            |        | Target pin: ANI2, ANI3                                                                           | $2.7~V \leq V\text{DD} \leq 5.5~V$                               | 3.1875      |      | 39     | μS   |
|                                            |        |                                                                                                  | $2.4~V \leq V \text{DD} \leq 5.5~V$                              | 17          |      | 39     | μS   |
|                                            |        | 10-bit resolution                                                                                | $3.6~V \leq V\text{DD} \leq 5.5~V$                               | 2.375       |      | 39     | μS   |
|                                            |        | Target pin: Internal                                                                             | $2.7~V \leq V\text{DD} \leq 5.5~V$                               | 3.5625      |      | 39     | μS   |
|                                            |        | reference voltage, and<br>temperature sensor<br>output voltage<br>(HS (high-speed main)<br>mode) | $2.4~V \leq V_{DD} \leq 5.5~V$                                   | 17          |      | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | EZS    | 10-bit resolution<br>AVREFP = VDD Note 3                                                         |                                                                  |             |      | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | EFS    | 10-bit resolution<br>AVREFP = VDD Note 3                                                         |                                                                  |             |      | ±0.25  | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                                                  |             |      | ±2.5   | LSB  |
| Differential linearity error               | DLE    | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                                                  |             |      | ±1.5   | LSB  |
| Analog input voltage                       | VAIN   | ANI2, ANI3                                                                                       |                                                                  | 0           |      | AVREFP | V    |
|                                            |        | Internal reference voltage<br>(HS (high-speed main) mode)                                        |                                                                  | VBGR Note 4 |      |        | V    |
|                                            |        |                                                                                                  | Femperature sensor output voltage<br>(HS (high-speed main) mode) |             |      | l      | V    |

(Notes are listed on the next page.)



### 3.9 Dedicated Flash Memory Programmer Communication (UART)

|               | 0.0    | •, • • • • • • • • • • • • • • • • • • |         |      |           |      |
|---------------|--------|----------------------------------------|---------|------|-----------|------|
| Parameter     | Symbol | Conditions                             | MIN.    | TYP. | MAX.      | Unit |
| Transfer rate |        | During serial programming              | 115,200 |      | 1,000,000 | bps  |

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

### 3.10 Timing of Entry to Flash Memory Programming Modes

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                                                                                       | Symbol  | Conditions                                             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset are released before external release |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                  | tsu     | POR and LVD reset are released before external release | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at the low level after the external reset is released                | tнo     | POR and LVD reset are released before external release | 1    |      |      | ms   |
| (excluding the processing time of the firmware to control the flash memory)                     |         |                                                        |      |      |      |      |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{su:}}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - the: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)



**Revision History** 

# RL78/G12 Data Sheet

|      |              |          | Description                                                                                      |
|------|--------------|----------|--------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page     | Summary                                                                                          |
| 1.00 | Dec 10, 2012 | -        | First Edition issued                                                                             |
| 2.00 | Sep 06, 2013 | 1        | Modification of 1.1 Features                                                                     |
|      |              | 3        | Modification of 1.2 List of Part Numbers                                                         |
|      |              | 4        | Modification of Table 1-1. List of Ordering Part Numbers, Note, and Caution                      |
|      |              | 7 to 9   | Modification of package name in 1.4.1 to 1.4.3                                                   |
|      |              | 14       | Modification of tables in 1.7 Outline of Functions                                               |
|      |              | 17       | Modification of description of table in 2.1 Absolute Maximum Ratings (TA = 25°C)                 |
|      |              | 18       | Modification of table, Note, and Caution in 2.2.1 X1 oscillator characteristics                  |
|      |              | 18<br>19 | Modification of table in 2.2.2 On-chip oscillator characteristics                                |
|      |              | 20       | Modification of Note 3 in 2.3.1 Pin characteristics (1/4)                                        |
|      |              |          | Modification of Note 3 in 2.3.1 Pin characteristics (2/4)                                        |
|      |              | 23       | Modification of Notes 1 and 2 in (1) 20-, 24-pin products (1/2)                                  |
|      |              | 24       | Modification of Notes 1 and 3 in (1) 20-, 24-pin products (2/2)                                  |
|      |              | 25       | Modification of Notes 1 and 2 in (2) 30-pin products (1/2)                                       |
|      |              | 26       | Modification of Notes 1 and 3 in (2) 30-pin products (2/2)                                       |
|      |              | 27       | Modification of (3) Peripheral functions (Common to all products)                                |
|      |              | 28       | Modification of table in 2.4 AC Characteristics                                                  |
|      |              | 29       | Addition of Minimum Instruction Execution Time during Main System Clock Operation                |
|      |              | 30       | Modification of figures of AC Timing Test Point and External Main System Clock Timing            |
|      |              | 31       | Modification of figure of AC Timing Test Point                                                   |
|      |              | 31       | Modification of description and Note 2 in (1) During communication at same potential (UART mode) |
|      |              | 32       | Modification of description in (2) During communication at same potential (CSI mode)             |
|      |              | 33       | Modification of description in (3) During communication at same potential (CSI mode)             |
|      |              | 34       | Modification of description in (4) During communication at same potential (CSI mode)             |
|      |              | 36       | Modification of table and Note 2 in (5) During communication at same potential                   |
|      |              |          | (simplified l <sup>2</sup> C mode)                                                               |
|      |              | 38, 39   | Modification of table and Notes 1 to 9 in (6) Communication at different potential               |
|      |              | 00,00    | (1.8 V, 2.5 V, 3 V) (UART mode)                                                                  |
|      |              | 40       | Modification of Remarks 1 to 3 in (6) Communication at different potential (1.8 V,               |
|      |              | 10       | 2.5 V, 3 V) (UART mode)                                                                          |
|      |              | 41       | Modification of table in (7) Communication at different potential (2.5 V, 3 V) (CSI mode)        |
|      |              | 42       | Modification of Caution in (7) Communication at different potential (2.5 V, 3 V) (CSI mode)      |
|      |              | 43       | Modification of table in (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI       |
|      |              | 40       | mode) (1/3)                                                                                      |
|      |              | 44       | Modification of table and Notes 1 and 2 in (8) Communication at different potential (1.8         |
|      |              | 44       | V, 2.5 V, 3 V) (CSI mode) (2/3)                                                                  |
|      |              | 45       | Modification of table, Note 1, and Caution 1 in (8) Communication at different potential         |
|      |              | 45       | (1.8  V, 2.5  V, 3  V) (CSI mode) (3/3)                                                          |
|      |              | 47       | Modification of table in (9) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI       |
|      |              | 47       | mode)                                                                                            |
|      |              | 50       | Modification of table, Note 1, and Caution 1 in (10) Communication at different potential        |
|      |              | 50       | (1.8  V, 2.5  V, 3  V) (simplified I <sup>2</sup> C mode)                                        |
|      |              | 50       | Modification of Remark in 2.5.2 Serial interface IICA                                            |
|      |              | 52       | Addition of table to 2.6.1 A/D converter characteristics                                         |
|      |              | 53       |                                                                                                  |
|      |              | 53       | Modification of description in 2.6.1 (1)                                                         |
|      |              | 54       | Modification of Notes 3 to 5 in 2.6.1 (1)                                                        |
|      |              | 54       | Modification of description and Notes 2 to 4 in 2.6.1 (2)                                        |

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information

# RENESAS

#### SALES OFFICES

**Renesas Electronics Corporation** 

http://www.renesas.com

California Eastern Laboratories. Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malavsia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141