



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| D-4-11-                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Details                    |                                                                                 |
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 18                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 1.5K x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 24-WFQFN Exposed Pad                                                            |
| Supplier Device Package    | 24-HWQFN (4x4)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f1027aana-w0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G12 1. OUTLINE

Table 1-1. List of Ordering Part Numbers

Pin Package Data flash Part Number count Application R5F1026AASP#V5, R5F10269ASP#V5, R5F10268ASP#V5, R5F10267ASP#V5, 20 20-pin plastic Mounted < R> pins LSSOP R5F10266ASP#V5 R5F1026AASP#X5, R5F10269ASP#X5, R5F10268ASP#X5, R5F10267ASP#X5,  $(4.4 \times 6.5 \text{ mm},$ 0.65 mm pitch) R5F10266ASP#X5 D R5F1026ADSP#V5, R5F10269DSP#V5, R5F10268DSP#V5, R5F10267DSP#V5, R5F10266DSP#V5 R5F1026ADSP#X5, R5F10269DSP#X5, R5F10268DSP#X5, R5F10267DSP#X5, R5F10266DSP#X5 G R5F1026AGSP#V5, R5F10269GSP#V5, R5F10268GSP#V5, R5F10267GSP#V5, R5F10266GSP#V5 R5F1026AGSP#X5, R5F10269GSP#X5, R5F10268GSP#X5, R5F10267GSP#X5, B5F10266GSP#X5 R5F1036AASP#V5, R5F10369ASP#V5, R5F10368ASP#V5, R5F10367ASP#V5, Not mounted R5F10366ASP#V5 R5F1036AASP#X5, R5F10369ASP#X5, R5F10368ASP#X5, R5F10367ASP#X5, R5F10366ASP#X5 D R5F1036ADSP#V5, R5F10369DSP#V5, R5F10368DSP#V5, R5F10367DSP#V5, R5F10366DSP#V5 R5F1036ADSP#X5, R5F10369DSP#X5, R5F10368DSP#X5, R5F10367DSP#X5, R5F10366DSP#X5 24 24-pin plastic Mounted R5F1027AANA#U5, R5F10279ANA#U5, R5F10278ANA#U5, R5F10277ANA#U5 Α <R> **HWQFN** pins R5F1027AANA#W5, R5F10279ANA#W5, R5F10278ANA#W5,  $(4 \times 4 \text{ mm}, 0.5)$ R5F10277ANA#W5 mm pitch) D R5F1027ADNA#U5, R5F10279DNA#U5, R5F10278DNA#U5, R5F10277DNA#U5 R5F1027ADNA#W5, R5F10279DNA#W5, R5F10278DNA#W5, R5F10277DNA#W5 G R5F1027AGNA#U5, R5F10279GNA#U5, R5F10278GNA#U5, R5F10277GNA#U5 R5F1027AGNA#W5, R5F10279GNA#W5, R5F10278GNA#W5, R5F10277GNA#W5 Not mounted Α R5F1037AANA#V5, R5F10379ANA#V5, R5F10378ANA#V5, R5F10377ANA#V5 R5F1037AANA#X5, R5F10379ANA#X5, R5F10378ANA#X5, R5F10377ANA#X5 D R5F1037ADNA#V5, R5F10379DNA#V5, R5F10378DNA#V5, R5F10377DNA#V5 R5F1037ADNA#X5, R5F10379DNA#X5, R5F10378DNA#X5, R5F10377DNA#X5 R5F102AAASP#V0, R5F102A9ASP#V0, R5F102A8ASP#V0, R5F102A7ASP#V0 30 30-pin plastic Mounted Α LSSOP R5F102AAASP#X0, R5F102A9ASP#X0, R5F102A8ASP#X0, R5F102A7ASP#X0 pins (7.62 mm D R5F102AADSP#V0, R5F102A9DSP#V0, R5F102A8DSP#V0, R5F102A7DSP#V0 (300), 0.65 mm R5F102AADSP#X0, R5F102A9DSP#X0, R5F102A8DSP#X0, R5F102A7DSP#X0 pitch ) G R5F102AAGSP#V0. R5F102A9GSP#V0. R5F102A8GSP#V0. R5F102A7GSP#V0 R5F102AAGSP#X0, R5F102A9GSP#X0, R5F102A8GSP#X0, R5F102A7GSP#X0 R5F103AAASP#V0, R5F103A9ASP#V0, R5F103A8ASP#V0, R5F103A7ASP#V0 Not mounted Α R5F103AAASP#X0, R5F103A9ASP#X0, R5F103A8ASP#X0, R5F103A7ASP#X0 R5F103AADSP#V0. R5F103A9DSP#V0. R5F103A8DSP#V0. R5F103A7DSP#V0 D R5F103AADSP#X0, R5F103A9DSP#X0, R5F103A8DSP#X0, R5F103A7DSP#X0

Note For fields of application, see Figure 1-1 Part Number, Memory Size, and Package of RL78/G12.

**Caution** The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.



RL78/G12 1. OUTLINE

#### 1.3 Differences between the R5F102 Products and the R5F103 Products

The following are differences between the R5F102 products and the R5F103 products.

- O Whether the data flash memory is mounted or not
- O High-speed on-chip oscillator oscillation frequency accuracy
- O Number of channels in serial interface
- O Whether the DMA function is mounted or not
- O Whether a part of the safety functions are mounted or not

#### 1.3.1 Data Flash

The data flash memory of 2 KB is mounted on the R5F102 products, but not on the R5F103 products.

| Product                       | Data Flash  |
|-------------------------------|-------------|
| R5F102 products               | 2KB         |
| R5F1026A, R5F1027A, R5F102AA, |             |
| R5F10269, R5F10279, R5F102A9, |             |
| R5F10268, R5F10278, R5F102A8, |             |
| R5F10267, R5F10277, R5F102A7, |             |
| R5F10266 Note                 |             |
| R5F103 products               | Not mounted |
| R5F1036A, R5F1037A, R5F103AA, |             |
| R5F10369, R5F10379, R5F103A9, |             |
| R5F10368, R5F10378 R5F103A8,  |             |
| R5F10367, R5F10377, R5F103A7, |             |
| R5F10366                      |             |

**Note** The RAM in the R5F10266 has capacity as small as 256 bytes. Depending on the customer's program specification, the stack area to execute the data flash library may not be kept and data may not be written to or erased from the data flash memory.

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.

RL78/G12 1. OUTLINE

## 1.6.2 24-pin products



Note Provided only in the R5F102 products.

#### 2.2 Oscillator Characteristics

#### 2.2.1 X1 oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                      | Resonator           | Conditions                      | MIN. | TYP. | MAX. | Unit |
|--------------------------------|---------------------|---------------------------------|------|------|------|------|
| X1 clock oscillation           | Ceramic resonator / | $2.7~V \leq V_{DD} \leq 5.5~V$  | 1.0  |      | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup> | crystal oscillator  | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 1.0  |      | 8.0  |      |

**Note** Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator, refer to 5.4 System Clock Oscillator.

## 2.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters | Conditions      |                                             | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------|------------|-----------------|---------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін        |                 |                                             | 1    |      | 24   | MHz  |
| High-speed on-chip oscillator                            |            | R5F102 products | $T_A = -20 \text{ to } +85^{\circ}\text{C}$ | -1.0 |      | +1.0 | %    |
| clock frequency accuracy                                 |            |                 | $T_A = -40 \text{ to } -20^{\circ}\text{C}$ | -1.5 |      | +1.5 | %    |
|                                                          |            | R5F103 products |                                             | -5.0 |      | +5.0 | %    |
| Low-speed on-chip oscillator clock frequency             | fıL        |                 |                                             |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |            |                 |                                             | -15  |      | +15  | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H) and bits 0 to 2 of HOCODIV register.

2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.

 $(TA = -40 \text{ to } +85^{\circ}C, 1.8 \text{ V} \le VDD \le 5.5 \text{ V}, Vss = 0 \text{ V})$ 

(3/4)

| •                    |                  | , ,                                                                 |                                                                                   |                      |      |                    |          |
|----------------------|------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|------|--------------------|----------|
| Parameter            | Symbol           | Condition                                                           | s                                                                                 | MIN.                 | TYP. | MAX.               | Unit     |
| Input voltage, high  | V <sub>IH1</sub> | Normal input buffer                                                 |                                                                                   | 0.8V <sub>DD</sub>   |      | V <sub>DD</sub>    | ٧        |
|                      |                  | 20-, 24-pin products: P00 to P0<br>P40 to P42                       | 03 <sup>Note 2</sup> , P10 to P14,                                                |                      |      |                    |          |
|                      |                  | 30-pin products: P00, P01, P1<br>P40, P50, P51, P120, P147          | 0 to P17, P30, P31,                                                               |                      |      |                    |          |
|                      | V <sub>IH2</sub> | TTL input buffer                                                    | $4.0~V \leq V_{DD} \leq 5.5~V$                                                    | 2.2                  |      | V <sub>DD</sub>    | ٧        |
|                      |                  | 20-, 24-pin products: P10, P11                                      | $3.3~V \leq V_{DD} < 4.0~V$                                                       | 2.0                  |      | V <sub>DD</sub>    | ٧        |
|                      |                  | 30-pin products: P01, P10,<br>P11, P13 to P17                       | 1.8 V ≤ V <sub>DD</sub> < 3.3 V                                                   | 1.5                  |      | V <sub>DD</sub>    | <b>V</b> |
|                      | VIH3             | P20 to P23                                                          |                                                                                   | 0.7V <sub>DD</sub>   |      | V <sub>DD</sub>    | ٧        |
|                      | V <sub>IH4</sub> | P60, P61                                                            |                                                                                   | 0.7V <sub>DD</sub>   |      | 6.0                | ٧        |
|                      | V <sub>IH5</sub> | P121, P122, P125 <sup>Note 1</sup> , P137, I                        | P121, P122, P125 <sup>Note 1</sup> , P137, EXCLK, RESET                           |                      |      | V <sub>DD</sub>    | ٧        |
| Input voltage, low   | VIL1             | Normal input buffer                                                 |                                                                                   | 0                    |      | 0.2V <sub>DD</sub> | ٧        |
|                      |                  | 20-, 24-pin products: P00 to P0<br>P40 to P42                       |                                                                                   |                      |      |                    |          |
|                      |                  | 30-pin products: P00, P01, P10<br>P40, P50, P51, P120, P147         |                                                                                   |                      |      |                    |          |
|                      | V <sub>IL2</sub> | TTL input buffer                                                    | $4.0~V \leq V_{DD} \leq 5.5~V$                                                    | 0                    |      | 0.8                | >        |
|                      |                  | 20-, 24-pin products: P10, P11                                      | $3.3~V \leq V_{DD} < 4.0~V$                                                       | 0                    |      | 0.5                | ٧        |
|                      |                  | 30-pin products: P01, P10,<br>P11, P13 to P17                       | $1.8 \text{ V} \le \text{V}_{DD} < 3.3 \text{ V}$                                 | 0                    |      | 0.32               | V        |
|                      | V <sub>IL3</sub> | P20 to P23                                                          |                                                                                   | 0                    |      | 0.3V <sub>DD</sub> | ٧        |
|                      | V <sub>IL4</sub> | P60, P61                                                            |                                                                                   | 0                    |      | 0.3V <sub>DD</sub> | ٧        |
|                      | V <sub>IL5</sub> | P121, P122, P125 <sup>Note 1</sup> , P137, I                        | EXCLK, RESET                                                                      | 0                    |      | 0.2V <sub>DD</sub> | ٧        |
| Output voltage, high | V <sub>OH1</sub> | 20-, 24-pin products:<br>P00 to P03 <sup>Note 2</sup> , P10 to P14, | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OH1} = -10.0 \text{ mA}$ | V <sub>DD</sub> -1.5 |      |                    | V        |
|                      |                  | P40 to P42<br>30-pin products:                                      | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OH1} = -3.0 \text{ mA}$  | V <sub>DD</sub> -0.7 |      |                    | V        |
|                      | F                | P00, P01, P10 to P17, P30, P31, P40, P50, P51, P120,                | $2.7~V \leq V_{DD} \leq 5.5~V,$ $I_{OH1} = -2.0~mA$                               | V <sub>DD</sub> -0.6 |      |                    | V        |
|                      |                  | P147                                                                | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$ $I_{OH1} = -1.5 \text{ mA}$  | V <sub>DD</sub> -0.5 |      |                    | V        |
|                      | V <sub>OH2</sub> | P20 to P23                                                          | Іон2 = -100 μΑ                                                                    | V <sub>DD</sub> -0.5 |      |                    | V        |

Notes 1. 20, 24-pin products only.

2. 24-pin products only.

Caution The maximum value of V<sub>IH</sub> of pins P10 to P12 and P41 for 20-pin products, P01, P10 to P12, and P41 for 24-pin products, and P00, P10 to P15, P17, and P50 for 30-pin products is V<sub>DD</sub> even in N-ch open-drain mode. High level is not output in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



# (2) During communication at same potential (CSI mode) (master mode, SCK00... internal clock output, corresponding CSI00 only)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                          | Symbol        | Symbol Conditions              |            | eed main)<br>le | LS (low-sp | Unit |    |
|----------------------------------------------------|---------------|--------------------------------|------------|-----------------|------------|------|----|
|                                                    |               |                                | MIN.       | MAX.            | MIN.       | MAX. |    |
| SCK00 cycle time                                   | tkCY1         | tkcy1 ≥ 2/fclk                 | 83.3       |                 | 250        |      | ns |
| SCK00 high-/low-<br>level width                    | <b>t</b> кн1, | $4.0~V \leq V_{DD} \leq 5.5~V$ | tkcy1/2-7  |                 | tkcy1/2-50 |      | ns |
|                                                    | <b>t</b> KL1  | $2.7~V \leq V_{DD} \leq 5.5~V$ | tkcy1/2-10 |                 | tkcy1/2-50 |      | ns |
| SI00 setup time                                    | tsıĸı         | $4.0~V \leq V_{DD} \leq 5.5~V$ | 23         |                 | 110        |      | ns |
| (to SCK00↑) Note 1                                 |               | $2.7~V \leq V_{DD} \leq 5.5~V$ | 33         |                 | 110        |      | ns |
| SI00 hold time<br>(from SCK00↑) Note2              | tksi1         |                                | 10         |                 | 10         |      | ns |
| Delay time from<br>SCK00↓ to SO00<br>output Note 3 | tkso1         | C = 20 pF Note 4               |            | 10              |            | 10   | ns |

- **Notes 1.** When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1. The SI00 setup time becomes "to  $SCK00\downarrow$ " when DAP00 = 0 and CKP00 = 1, or DAP00 = 1 and CKP00 = 0.
  - 2. When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1. The SI00 hold time becomes "from SCK00 $\downarrow$ " when DAP00 = 0 and CKP00 = 1, or DAP00 = 1 and CKP00 = 0.
  - 3. When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1. The delay time to SO00 output becomes "from SCK00 $\uparrow$ " when DAP00 = 0 and CKP00 = 1, or DAP00 = 1 and CKP00 = 0.
  - 4. C is the load capacitance of the SCK00 and SO00 output lines.

**Caution** Select the normal input buffer for the SI00 pin and the normal output mode for the SO00 and SCK00 pins by using port input mode register 1 (PIM1) and port output mode register 1 (POM1).

Remarks 1. This specification is valid only when CSI00's peripheral I/O redirect function is not used.

 fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register 0 (SPS0) and the CKS00 bit of serial mode register 00 (SMR00).)

# (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) ( $T_A = -40$ to +85°C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Vss = 0 V)

| Parameter                                  | Symbol           | Conditions                                          |                                | ymbol Conditions HS (high-speed main) Mode |      |            | LS (low-spe | Unit |
|--------------------------------------------|------------------|-----------------------------------------------------|--------------------------------|--------------------------------------------|------|------------|-------------|------|
|                                            |                  |                                                     |                                | MIN.                                       | MAX. | MIN.       | MAX.        |      |
| SCKp cycle time                            | tkcy1            | tkcy1 ≥ 4/fcLk                                      | $2.7~V \leq V_{DD} \leq 5.5~V$ | 167                                        |      | 500        |             | ns   |
|                                            |                  |                                                     | $2.4~V \leq V_{DD} \leq 5.5~V$ | 250                                        |      | 500        |             | ns   |
|                                            |                  |                                                     | $1.8~V \leq V_{DD} \leq 5.5~V$ | -                                          |      | 500        |             | ns   |
| SCKp high-/low-level width                 | tкн1,            | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                | tксү1/2-12                                 |      | tkcy1/2-50 |             | ns   |
|                                            | t <sub>KL1</sub> |                                                     |                                | tkcy1/2-18                                 |      | tkcy1/2-50 |             | ns   |
|                                            |                  |                                                     |                                | tkcy1/2-38                                 |      | tkcy1/2-50 |             | ns   |
|                                            |                  | 1.8 V ≤ V <sub>DD</sub> ≤                           | 5.5 V                          | -                                          |      | tkcy1/2-50 |             | ns   |
| SIp setup time (to SCKp↑)                  | tsıĸı            | $4.0~V \leq V_{DD} \leq$                            | 5.5 V                          | 44                                         |      | 110        |             | ns   |
| Note 1                                     |                  | $2.7~V \leq V_{DD} \leq 5.5~V$                      |                                | 44                                         |      | 110        |             | ns   |
|                                            |                  | $2.4~V \leq V_{DD} \leq$                            | 5.5 V                          | 75                                         |      | 110        |             | ns   |
|                                            |                  | $1.8~V \leq V_{DD} \leq$                            | 5.5 V                          | -                                          |      | 110        |             | ns   |
| SIp hold time<br>(from SCKp↑) Note 2       | tksıı            |                                                     |                                | 19                                         |      | 19         |             | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1            | C = 30 pF Note4                                     |                                |                                            | 25   |            | 25          | ns   |

- Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp $\uparrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.

**Caution** Select the normal input buffer for the SIp pin and the normal output mode for the SOp and SCKp pins by using port input mode register 1 (PIM1) and port output mode registers 0, 1, 4 (POM0, POM1, POM4).

- **Remarks 1.** p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products)
  - 2. fmck: Serial array unit operation clock frequency
    (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.))

#### (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter              | Symbol                                                                                                               | nbol Conditions                                                                                                      |                                                                                                                      | ,                   | nigh-speed<br>in) Mode |                     | ow-speed<br>n) Mode | Unit |
|------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|---------------------|---------------------|------|
|                        |                                                                                                                      |                                                                                                                      |                                                                                                                      | MIN.                | MAX.                   | MIN.                | MAX.                |      |
| Transfer<br>rate Note4 |                                                                                                                      | Reception                                                                                                            | $\begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_{b} \leq 4.0 \ V \end{aligned}$               |                     | fMCK/6<br>Note1        |                     | fMCK/6<br>Note1     | bps  |
|                        |                                                                                                                      | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}$                                                   |                                                                                                                      | 4.0                 |                        | 1.3                 | Mbps                |      |
|                        |                                                                                                                      |                                                                                                                      | $\begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_{b} \leq 2.7 \ V \end{split}$                      |                     | fмск/6<br>Note1        |                     | fmck/6<br>Note1     | bps  |
|                        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note3}$                                           |                                                                                                                      | 4.0                                                                                                                  |                     | 1.3                    | Mbps                |                     |      |
|                        |                                                                                                                      | $\begin{aligned} 1.8 \ V &\leq V_{\text{DD}} < 3.3 \ V, \\ 1.6 \ V &\leq V_{\text{b}} \leq 2.0 \ V \end{aligned}$    |                                                                                                                      | fMCK/6<br>Notes1, 2 |                        | fMCK/6<br>Notes1, 2 | bps                 |      |
|                        |                                                                                                                      | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note3}$                                           |                                                                                                                      | 4.0                 |                        | 1.3                 | Mbps                |      |
|                        |                                                                                                                      | Transmission                                                                                                         | $4.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{b} \le 4.0 \text{ V}$           |                     | Note4                  |                     | Note4               | bps  |
|                        |                                                                                                                      |                                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$ |                     | 2.8<br>Note5           |                     | 2.8<br>Note5        | Mbps |
|                        |                                                                                                                      |                                                                                                                      | $\begin{aligned} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_{b} \leq 2.7 \ V, \end{aligned}$                 |                     | Note6                  |                     | Note6               | bps  |
|                        | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ |                                                                                                                      | 1.2<br>Note7                                                                                                         |                     | 1.2<br>Note7           | Mbps                |                     |      |
|                        |                                                                                                                      |                                                                                                                      | $1.8 \ V \le V_{DD} < 3.3 \ V,$ $1.6 \ V \le V_{b} \le 2.0 \ V$                                                      |                     | Notes<br>2, 8          |                     | Notes<br>2, 8       | bps  |
|                        |                                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 5.5 \text{ k}\Omega, V_b = 1.6 \text{ V}$ |                                                                                                                      | 0.43<br>Note9       |                        | 0.43<br>Note9       | Mbps                |      |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

- 2. Use it with  $V_{DD} \ge V_b$ .
- 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

16 MHz (2.4 V 
$$\leq$$
 V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode:  $8 \text{ MHz} (1.8 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V})$ 

**4.** The smaller maximum transfer rate derived by using fmck/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V and 2.7 V  $\leq$  V<sub>b</sub>  $\leq$  4.0 V

$$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\left\{-C_b \times R_b \times \text{ln } (1-\frac{2.2}{V_b})\right\} \times 3} \quad \text{[bps]}$$

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-\text{Cb} \times \text{Rb} \times \text{ln} (1 - \frac{2.2}{\text{Vb}})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

<sup>\*</sup> This value is the theoretical value of the relative difference between the transmission and reception sides.

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                        | Symbol | Conditions                                                                                                                                                  | HS (high-speed main) Mode |      | LS (low-speed main) Mode |      | Unit |
|--------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|--------------------------|------|------|
|                                                  |        |                                                                                                                                                             | MIN.                      | MAX. | MIN.                     | MAX. |      |
| SIp setup time<br>(to SCKp <sup>↑</sup> ) Note 1 | tsıĸı  | $4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V,$ $C_b = 30~pF,~R_b = 1.4~k\Omega$                                                                 | 81                        |      | 479                      |      | ns   |
|                                                  |        | $ 2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, $ $ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $                                        | 177                       |      | 479                      |      | ns   |
|                                                  |        | $ \begin{cases} 1.8 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \\ C_{b} = 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{cases} $ | 479                       |      | 479                      |      | ns   |
| SIp hold time<br>(from SCKp↑) Note 1             | tksi1  | $ 4.0 \; V \leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, $ $ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega $                                     | 19                        |      | 19                       |      | ns   |
|                                                  |        | $ 2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, $ $ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $                                        | 19                        |      | 19                       |      | ns   |
|                                                  |        | $\begin{split} 1.8 \ V & \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$     | 19                        |      | 19                       |      | ns   |
| Delay time from<br>SCKp↓ to<br>SOp output Note 1 | tkso1  | $ 4.0 \; V \leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, $ $ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega $                                     |                           | 100  |                          | 100  | ns   |
|                                                  |        | $2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V,$ $C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega$                                            |                           | 195  |                          | 195  | ns   |
|                                                  |        | $ \begin{aligned} 1.8 \ V &\leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b &= 30 \ pF, \ R_b = 5.5 \ k\Omega \end{aligned} $ |                           | 483  |                          | 483  | ns   |

Notes 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

2. Use it with  $V_{DD} \ge V_b$ .

(Cautions and Remarks are listed on the next page.)



# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                            | Symbol | Conditions                                                                                                                                                        | HS (high-speed main) Mode |      | ,    | /-speed<br>Mode | Unit |
|--------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|------|-----------------|------|
|                                      |        |                                                                                                                                                                   | MIN.                      | MAX. | MIN. | MAX.            |      |
| SIp setup time<br>(to SCKp↓) Note 1  | tsıĸı  | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                                                   | 44                        |      | 110  |                 | ns   |
|                                      |        | $ 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $                                                 | 44                        |      | 110  |                 | ns   |
|                                      |        | $ \begin{aligned} &1.8 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \\ &C_{b} = 30 \ pF, \ R_{b} = 5.5 \ k\Omega \end{aligned} $ | 110                       |      | 110  |                 | ns   |
| SIp hold time<br>(from SCKp↓) Note 1 | tksii  | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                                                   | 19                        |      | 19   |                 | ns   |
|                                      |        | $ 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $                                                 | 19                        |      | 19   |                 | ns   |
|                                      |        | $\begin{split} 1.8 \ V & \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$           | 19                        |      | 19   |                 | ns   |
| Delay time from SCKp↑ to             | tkso1  | $ 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega $                                                   |                           | 25   |      | 25              | ns   |
| SOp output Note 1                    |        | $ 2.7 \; V \leq V_{DD} < 4.0 \; V,  2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega $                                                 |                           | 25   |      | 25              | ns   |
|                                      |        | $\begin{split} 1.8 \ V & \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V^{\text{Note 2}}, \\ C_b & = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$           |                           | 25   |      | 25              | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. Use it with  $V_{DD} \ge V_b$ .
- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** R<sub>b</sub> [ $\Omega$ ]: Communication line (SCKp, SOp) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCKp, SOp) load capacitance, V<sub>b</sub> [V]: Communication line voltage
  - 2. p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

#### CSI mode connection diagram (during communication at different potential)



## 2.6 Analog Characteristics

## 2.6.1 A/D converter characteristics

Classification of A/D converter characteristics

| Input channel                     |                                                                  | Reference Voltage                                          |                                                                |
|-----------------------------------|------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|
|                                   | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = Vss | Reference voltage (+) = VBGR<br>Reference voltage (-) = AVREFM |
| ANI0 to ANI3                      | Refer to 28.6.1 (1).                                             | Refer to 28.6.1 (3).                                       | Refer to 28.6.1 (4).                                           |
| ANI16 to ANI22                    | Refer to 28.6.1 (2).                                             |                                                            |                                                                |
| Internal reference voltage        | Refer to 28.6.1 (1).                                             |                                                            | -                                                              |
| Temperature sensor output voltage |                                                                  |                                                            |                                                                |

(1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2, ANI3, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +85°C, 1.8 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                                  | Symbol         | Cor                                                                              | nditions                               | MIN.   | TYP.           | MAX.                       | Unit |
|--------------------------------------------|----------------|----------------------------------------------------------------------------------|----------------------------------------|--------|----------------|----------------------------|------|
| Resolution                                 | RES            |                                                                                  |                                        | 8      |                | 10                         | bit  |
| Overall error <sup>Note 1</sup>            | AINL           |                                                                                  |                                        |        | 1.2            | ±3.5                       | LSB  |
|                                            |                | AVREFP = VDD Note 3                                                              |                                        |        | 1.2            | ±7.0 Note 4                | LSB  |
| Conversion time                            | tconv          | 10-bit resolution                                                                | $3.6~V \leq V_{DD} \leq 5.5~V$         | 2.125  |                | 39                         | μS   |
|                                            |                | Target pin: ANI2, ANI3                                                           | $2.7~V \leq V_{DD} \leq 5.5~V$         | 3.1875 |                | 39                         | μS   |
|                                            |                |                                                                                  | $1.8~V \leq V_{DD} \leq 5.5~V$         | 17     |                | 39                         | μS   |
|                                            |                |                                                                                  |                                        | 57     |                | 95                         | μS   |
|                                            |                | 10-bit resolution Target pin: Internal reference voltage, and temperature sensor | $3.6~V \leq V_{DD} \leq 5.5~V$         | 2.375  |                | 39                         | μS   |
|                                            |                |                                                                                  | $2.7~V \leq V_{DD} \leq 5.5~V$         | 3.5625 |                | 39                         | μS   |
|                                            |                |                                                                                  | $2.4~V \leq V_{DD} \leq 5.5~V$         | 17     |                | 39                         | μS   |
|                                            | output voltage | output voltage<br>(HS (high-speed main)                                          |                                        |        |                |                            |      |
| Zero-scale error <sup>Notes 1, 2</sup>     | EZS            | 10-bit resolution                                                                |                                        |        |                | ±0.25                      | %FSR |
|                                            |                | AVREFP = VDD Note 3                                                              |                                        |        |                | $\pm 0.50^{\text{Note 4}}$ | %FSR |
| Full-scale errorNotes 1, 2                 | EFS            | 10-bit resolution                                                                |                                        |        |                | ±0.25                      | %FSR |
|                                            |                | $AV_{REFP} = V_{DD}^{Note 3}$                                                    |                                        |        |                | $\pm 0.50^{\text{Note 4}}$ | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE            | 10-bit resolution                                                                |                                        |        |                | ±2.5                       | LSB  |
|                                            |                | AVREFP = VDD Note 3                                                              |                                        |        |                | ±5.0 Note 4                | LSB  |
| Differential linearity error               | DLE            | 10-bit resolution                                                                |                                        |        |                | ±1.5                       | LSB  |
| Note 1                                     |                | AVREFP = VDD Note 3                                                              |                                        |        |                | ±2.0 Note 4                | LSB  |
| Analog input voltage                       | VAIN           | ANI2, ANI3                                                                       |                                        | 0      |                | AVREFP                     | V    |
|                                            |                | Internal reference voltage (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode)      |                                        |        | VBGR Note 5    |                            | V    |
|                                            |                | Temperature sensor outp<br>(2.4 V $\leq$ VDD $\leq$ 5.5 V, HS                    | out voltage<br>(high-speed main) mode) |        | VTMPS25 Note ! | 5                          | V    |

(Notes are listed on the next page.)



## LVD detection voltage of interrupt & reset mode

(T<sub>A</sub> = -40 to +85°C, V<sub>PDR</sub>  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, V<sub>SS</sub> = 0 V)

| Parameter           | Symbol             |                     | Con                          | MIN.                         | TYP. | MAX. | Unit |   |
|---------------------|--------------------|---------------------|------------------------------|------------------------------|------|------|------|---|
| Interrupt and reset | V <sub>LVDB0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 0, 1, fa   | 1.80                         | 1.84 | 1.87 | V    |   |
| mode                | V <sub>LVDB1</sub> |                     | LVIS1, LVIS0 = 1, 0          | Rising reset release voltage | 1.94 | 1.98 | 2.02 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 1.90 | 1.94 | 1.98 | V |
|                     | V <sub>LVDB2</sub> |                     | LVIS1, LVIS0 = 0, 1          | Rising reset release voltage | 2.05 | 2.09 | 2.13 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 2.00 | 2.04 | 2.08 | V |
|                     | V <sub>LVDB3</sub> |                     | LVIS1, LVIS0 = 0, 0          | Rising reset release voltage | 3.07 | 3.13 | 3.19 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 3.00 | 3.06 | 3.12 | V |
|                     | V <sub>LVDC0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC0 = 0, 1, 0, fa   | lling reset voltage          | 2.40 | 2.45 | 2.50 | V |
|                     | VLVDC1             | LVIS1, LVIS0 = 1, 0 | Rising reset release voltage | 2.56                         | 2.61 | 2.66 | V    |   |
|                     |                    |                     |                              | Falling interrupt voltage    | 2.50 | 2.55 | 2.60 | V |
|                     | V <sub>LVDC2</sub> |                     | LVIS1, LVIS0 = 0, 1          | Rising reset release voltage | 2.66 | 2.71 | 2.76 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 2.60 | 2.65 | 2.70 | V |
|                     | V <sub>LVDC3</sub> |                     | LVIS1, LVIS0 = 0, 0          | Rising reset release voltage | 3.68 | 3.75 | 3.82 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 3.60 | 3.67 | 3.74 | V |
|                     | V <sub>LVDD0</sub> | V <sub>POC2</sub> , | VPOC1, VPOC1 = 0, 1, 1, fa   | lling reset voltage          | 2.70 | 2.75 | 2.81 | V |
|                     | V <sub>LVDD1</sub> |                     | LVIS1, LVIS0 = 1, 0          | Rising reset release voltage | 2.86 | 2.92 | 2.97 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V |
|                     | V <sub>LVDD2</sub> |                     | LVIS1, LVIS0 = 0, 1          | Rising reset release voltage | 2.96 | 3.02 | 3.08 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 2.90 | 2.96 | 3.02 | V |
|                     | <b>V</b> LVDD3     |                     | LVIS1, LVIS0 = 0, 0          | Rising reset release voltage | 3.98 | 4.06 | 4.14 | V |
|                     |                    |                     |                              | Falling interrupt voltage    | 3.90 | 3.98 | 4.06 | V |

## 2.6.5 Power supply voltage rising slope characteristics

## $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

**Caution** Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 28.4 AC Characteristics.

#### 3.2 Oscillator Characteristics

#### 3.2.1 X1 oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                      | Resonator           | Conditions                      | MIN. | TYP. | MAX. | Unit |
|--------------------------------|---------------------|---------------------------------|------|------|------|------|
| X1 clock oscillation           | Ceramic resonator / | $2.7~V \leq V_{DD} \leq 5.5~V$  | 1.0  |      | 20.0 | MHz  |
| frequency (fx) <sup>Note</sup> | crystal oscillator  | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 1.0  |      | 8.0  |      |

Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

**Remark** When using the X1 oscillator, refer to **5.4 System Clock Oscillator**.

#### 3.2.2 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Oscillators                                              | Parameters  | Conc            | litions                                     | MIN.    | TYP. | MAX.   | Unit |
|----------------------------------------------------------|-------------|-----------------|---------------------------------------------|---------|------|--------|------|
| Oscillators                                              | i arameters | Conc            | IIIIO113                                    | IVIIIN. | TIF. | IVIAA. | Oill |
| High-speed on-chip oscillator clock frequency Notes 1, 2 | fін         |                 |                                             | 1       |      | 24     | MHz  |
| High-speed on-chip oscillator                            |             | R5F102 products | $T_A = -20 \text{ to } +85^{\circ}\text{C}$ | -1.0    |      | +1.0   | %    |
| clock frequency accuracy                                 |             |                 | T <sub>A</sub> = -40 to -20°C               | -1.5    |      | +1.5   | %    |
|                                                          |             |                 | T <sub>A</sub> = +85 to +105°C              | -2.0    |      | +2.0   | %    |
| Low-speed on-chip oscillator clock frequency             | fiL         |                 |                                             |         | 15   |        | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy    |             |                 |                                             | -15     |      | +15    | %    |

**Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H) and bits 0 to 2 of HOCODIV register.

2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.

## 3.5 Peripheral Functions Characteristics

## **AC Timing Test Point**



## 3.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

|               | 1      | 1          | ,                                                                          | ı                         |         |      |
|---------------|--------|------------|----------------------------------------------------------------------------|---------------------------|---------|------|
| Parameter     | Symbol | Conditions |                                                                            | HS (high-speed main) Mode |         | Unit |
|               |        |            |                                                                            | MIN.                      | MAX.    |      |
| Transfer rate |        |            |                                                                            |                           | fмск/12 | bps  |
| Note 1        |        |            | Theoretical value of the maximum transfer rate $f_{CLK} = f_{MCK}^{Note2}$ |                           | 2.0     | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

**Caution** Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

#### **UART** mode connection diagram (during communication at same potential)



#### **UART** mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 2), g: PIM, POM number (g = 0, 1)

2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{\frac{1}{(\text{Transfer rate})} \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **4.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer.
- 5. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  V<sub>DD</sub> < 4.0 V and 2.3 V  $\leq$  V<sub>b</sub>  $\leq$  2.7 V

$$\label{eq:maximum transfer rate} \text{Maximum transfer rate} = \frac{1}{\{-C_b \times R_b \times \ln{(1-\frac{2.0}{V_b})}\} \times 3} \text{ [bps]}$$

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **6.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 5** above to calculate the maximum transfer rate under conditions of the customer.
- 7. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.4 V  $\leq$  VDD < 3.3 V, 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides.
- **8.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to **Note 7** above to calculate the maximum transfer rate under conditions of the customer.

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.



# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (3/3)

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                | Symbol | Conditions                                                                                                                                     | HS (high-speed | HS (high-speed main) Mode |    |  |
|------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------|----|--|
|                                          |        |                                                                                                                                                | MIN.           | MAX.                      |    |  |
| SIp setup time (to SCKp↓)                | tsıkı  | $ 4.0~V \leq V_{DD} \leq 5.5~V,~2.7~V \leq V_b \leq 4.0~V, $ $C_b = 30~pF,~R_b = 1.4~k\Omega $                                                 | 88             |                           | ns |  |
|                                          |        | $ \label{eq:continuous}                                   $                                                                                    | 88             |                           | ns |  |
|                                          |        | $ \label{eq:continuous}                                   $                                                                                    | 220            |                           | ns |  |
| SIp hold time<br>(from SCKp↓) Note       | tksii  | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 38             |                           | ns |  |
|                                          |        | $ 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, $ $C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega $                                    | 38             |                           | ns |  |
|                                          |        | $ 2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V, $ $ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega $                                   | 38             |                           | ns |  |
| Delay time from SCKp↑ to SOp output Note | tkso1  | $ \begin{aligned} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ |                | 50                        | ns |  |
|                                          |        | $ 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, $ $C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega $                                    |                | 50                        | ns |  |
|                                          |        | $ 2.4 \ V \leq V_{DD} < 3.3 \ V, \ 1.6 \ V \leq V_b \leq 2.0 \ V, $ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega $                                    |                | 50                        | ns |  |

**Note** When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

- Cautions 1. Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For VIH and VIL, see the DC characteristics with TTL input buffer selected.
  - 2. CSI01 and CSI11 cannot communicate at different potential.
- **Remarks 1.** Rb  $[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, Cb [F]: Communication line (SCKp, SOp) load capacitance, Vb [V]: Communication line voltage
  - 2. p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)

#### CSI mode connection diagram (during communication at different potential)



## Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



#### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remarks 1.** Rb  $[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance, Cb [F]: Communication line (SDAr, SCLr) load capacitance, Vb [V]: Communication line voltage
  - **2.** r: IIC Number (r = 00, 20)
  - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number (m = 0,1), n: Channel number (n = 0)

## 3.6.4 LVD circuit characteristics

## LVD Detection Voltage of Reset Mode and Interrupt Mode

(Ta = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter                | Symbol            | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------------------|-------------------|------------------------|------|------|------|------|
| Detection supply voltage | V <sub>LVD0</sub> | Power supply rise time | 3.90 | 4.06 | 4.22 | ٧    |
|                          |                   | Power supply fall time | 3.83 | 3.98 | 4.13 | ٧    |
|                          | V <sub>LVD1</sub> | Power supply rise time | 3.60 | 3.75 | 3.90 | ٧    |
|                          |                   | Power supply fall time | 3.53 | 3.67 | 3.81 | ٧    |
|                          | V <sub>LVD2</sub> | Power supply rise time | 3.01 | 3.13 | 3.25 | ٧    |
|                          |                   | Power supply fall time | 2.94 | 3.06 | 3.18 | ٧    |
|                          | <b>V</b> LVD3     | Power supply rise time | 2.90 | 3.02 | 3.14 | ٧    |
|                          |                   | Power supply fall time | 2.85 | 2.96 | 3.07 | ٧    |
|                          | V <sub>LVD4</sub> | Power supply rise time | 2.81 | 2.92 | 3.03 | ٧    |
|                          |                   | Power supply fall time | 2.75 | 2.86 | 2.97 | ٧    |
|                          | V <sub>LVD5</sub> | Power supply rise time | 2.70 | 2.81 | 2.92 | ٧    |
|                          |                   | Power supply fall time | 2.64 | 2.75 | 2.86 | ٧    |
|                          | V <sub>LVD6</sub> | Power supply rise time | 2.61 | 2.71 | 2.81 | ٧    |
|                          |                   | Power supply fall time | 2.55 | 2.65 | 2.75 | ٧    |
|                          | V <sub>LVD7</sub> | Power supply rise time | 2.51 | 2.61 | 2.71 | ٧    |
|                          |                   | Power supply fall time | 2.45 | 2.55 | 2.65 | ٧    |
| Minimum pulse width      | tuw               |                        | 300  |      |      | μs   |
| Detection delay time     |                   |                        |      |      | 300  | μS   |

## LVD detection voltage of interrupt & reset mode

(TA = -40 to +105°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter           | Symbol             | Conditions |                                                      |                              | MIN. | TYP. | MAX. | Unit |
|---------------------|--------------------|------------|------------------------------------------------------|------------------------------|------|------|------|------|
| Interrupt and reset | V <sub>LVDD0</sub> | VPOC2,     | /POC2, VPOC1, VPOC1 = 0, 1, 1, falling reset voltage |                              |      | 2.75 | 2.86 | V    |
| mode                | V <sub>LVDD1</sub> |            | LVIS1, LVIS0 = 1, 0                                  | Rising reset release voltage | 2.81 | 2.92 | 3.03 | V    |
|                     |                    |            |                                                      | Falling interrupt voltage    | 2.75 | 2.86 | 2.97 | V    |
|                     | V <sub>LVDD2</sub> |            | LVIS1, LVIS0 = 0, 1                                  | Rising reset release voltage | 2.90 | 3.02 | 3.14 | V    |
|                     |                    |            |                                                      | Falling interrupt voltage    | 2.85 | 2.96 | 3.07 | V    |
|                     | V <sub>LVDD3</sub> |            | LVIS1, LVIS0 = 0, 0                                  | Rising reset release voltage | 3.90 | 4.06 | 4.22 | V    |
|                     |                    |            |                                                      | Falling interrupt voltage    | 3.83 | 3.98 | 4.13 | V    |

## 3.6.5 Power supply voltage rising slope characteristics

## $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 29.4 AC Characteristics.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

## Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

California Eastern Laboratories, Inc.

4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141