

# Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

⊡XFI

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 24MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, UART/USART                                               |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 23                                                                              |
| Program Memory Size        | 16KB (16K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 30-LSSOP (0.240", 6.10mm Width)                                                 |
| Supplier Device Package    | 30-LSSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f102aaasp-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3.2 On-chip oscillator characteristics

(1) High-speed on-chip oscillator oscillation frequency of the R5F102 products

| Oscillator             | Condition                       | MIN  | MAX  | Unit |
|------------------------|---------------------------------|------|------|------|
| High-speed on-chip     | T <sub>A</sub> = -20 to +85 °C  | -1.0 | +1.0 | %    |
| oscillator oscillation | T <sub>A</sub> = -40 to -20 °C  | -1.5 | +1.5 |      |
| frequency accuracy     | T <sub>A</sub> = +85 to +105 °C | -2.0 | +2.0 |      |

(2) High-speed on-chip oscillator oscillation frequency of the R5F103 products

| Oscillator             | Condition                       | MIN  | MAX  | Unit |
|------------------------|---------------------------------|------|------|------|
| High-speed on-chip     | T <sub>A</sub> = -40 to + 85 °C | -5.0 | +5.0 | %    |
| oscillator oscillation |                                 |      |      |      |
| frequency accuracy     |                                 |      |      |      |

# 1.3.3 Peripheral Functions

The following are differences in peripheral functions between the R5F102 products and the R5F103 products.

|                  |                             |            | R5F102 product |            | product |  |
|------------------|-----------------------------|------------|----------------|------------|---------|--|
| RL78/G12         |                             | 20, 24 pin | 30 pin product | 20, 24 pin | 30 pin  |  |
|                  |                             | product    |                | product    | product |  |
| Serial interface | UART                        | 1 channel  | 3 channels     | 1 channel  |         |  |
|                  | CSI                         | 2 channels | 3 channels     | 1 channel  |         |  |
|                  | Simplified I <sup>2</sup> C | 2 channels | 3 channels     | None       |         |  |
| DMA function     |                             | 2 channels |                | None       |         |  |
| Safety function  | CRC operation               | Yes        |                | None       |         |  |
|                  | RAM guard                   | Yes        |                | None       |         |  |
|                  | SFR guard                   | Yes        |                | None       |         |  |



# 1.5 Pin Identification

| ANI0 to ANI3,       |                                   | REGC:                   | Regulator Capacitance                     |
|---------------------|-----------------------------------|-------------------------|-------------------------------------------|
| ANI16 to ANI22:     | Analog input                      | RESET:                  | Reset                                     |
| AVREFM:             | Analog Reference Voltage Minus    | RxD0 to RxD2:           | Receive Data                              |
| AVREFP:             | Analog reference voltage plus     | SCK00, SCK01, SCK11,    |                                           |
| EXCLK:              | External Clock Input              | SCK20:                  | Serial Clock Input/Output                 |
|                     | (Main System Clock)               | SCL00, SCL01,           |                                           |
| INTP0 to INTP5      | Interrupt Request From Peripheral | SCL11, SCL20, SCLA0:    | Serial Clock Input/Output                 |
| KR0 to KR9:         | Key Return                        | SDA00, SDA01, SDA11,    |                                           |
| P00 to P03:         | Port 0                            | SDA20, SDAA0:           | Serial Data Input/Output                  |
| P10 to P17:         | Port 1                            | SI00, SI01, SI11, SI20: | Serial Data Input                         |
| P20 to P23:         | Port 2                            | SO00, SO01, SO11,       |                                           |
| P30 to P31:         | Port 3                            | SO20:                   | Serial Data Output                        |
| P40 to P42:         | Port 4                            | TI00 to TI07:           | Timer Input                               |
| P50, P51:           | Port 5                            | TO00 to TO07:           | Timer Output                              |
| P60, P61:           | Port 6                            | TOOL0:                  | Data Input/Output for Tool                |
| P120 to P122, P125: | Port 12                           | TOOLRxD, TOOLTxD:       | Data Input/Output for External            |
| P137:               | Port 13                           |                         | Device                                    |
| P147:               | Port 14                           | TxD0 to TxD2:           | Transmit Data                             |
| PCLBUZ0, PCLBUZ1:   | Programmable Clock Output/        | VDD:                    | Power supply                              |
|                     | Buzzer Output                     | Vss:                    | Ground                                    |
|                     |                                   | X1, X2:                 | Crystal Oscillator (Main System<br>Clock) |
|                     |                                   |                         | Olocky                                    |



# 1.6.3 30-pin products





**Remark** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR).



# 1.7 Outline of Functions

This outline describes the function at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                                    | Item                                   | 20-pin                                                                                                                                                                                                         |                                    | 24                                                                         | -pin                                       | 30-pin         |                                 |  |
|------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------|--------------------------------------------|----------------|---------------------------------|--|
|                                    |                                        | R5F1026x                                                                                                                                                                                                       | R5F1036x                           | R5F1027x                                                                   | R5F1037x                                   | R5F102Ax       | R5F103Ax                        |  |
| Code flas                          | h memory                               | 2 to 16                                                                                                                                                                                                        | KB <sup>Note 1</sup>               |                                                                            | 4 to 1                                     | 16 KB          | •                               |  |
| Data flash                         | n memory                               | 2 KB                                                                                                                                                                                                           | -                                  | 2 KB                                                                       | -                                          | 2 KB           | -                               |  |
| RAM                                |                                        | 256 B to                                                                                                                                                                                                       | o 1.5 KB                           | 512 B to                                                                   | o 1.5 KB                                   | 512 B          | to 2KB                          |  |
| Address s                          | space                                  |                                                                                                                                                                                                                |                                    | 11                                                                         | MB                                         |                |                                 |  |
| Main<br>system<br>clock            | High-speed system clock                | HS (High-spee<br>HS (High-spee                                                                                                                                                                                 | ed main) mode :<br>ed main) mode : | n, external main s<br>1 to 20 MHz (Vc<br>1 to 16 MHz (Vc<br>1 to 8 MHz (Vc | D = 2.7  to  5.5  V<br>D = 2.4  to  5.5  V | ,              |                                 |  |
|                                    | High-speed on-chip<br>oscillator clock | HS (High-speed main) mode : 1 to 24 MHz ( $V_{DD} = 2.7$ to 5.5 V),<br>HS (High-speed main) mode : 1 to 16 MHz ( $V_{DD} = 2.4$ to 5.5 V),<br>LS (Low-speed main) mode : 1 to 8 MHz ( $V_{DD} = 1.8$ to 5.5 V) |                                    |                                                                            |                                            |                |                                 |  |
| Low-spee                           | d on-chip oscillator clock             | 15 kHz (TYP)                                                                                                                                                                                                   |                                    |                                                                            |                                            |                |                                 |  |
| General-p                          | ourpose register                       | (8-bit register $\times$ 8) $\times$ 4 banks                                                                                                                                                                   |                                    |                                                                            |                                            |                |                                 |  |
| Minimum instruction execution time |                                        | 0.04167 $\mu$ s (High-speed on-chip oscillator clock: fi $\mu$ = 24 MHz operation)                                                                                                                             |                                    |                                                                            |                                            |                |                                 |  |
|                                    |                                        | 0.05 $\mu$ s (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                     |                                    |                                                                            |                                            |                |                                 |  |
| Instruction                        | n set                                  | Data transfer (8/16 bits)                                                                                                                                                                                      |                                    |                                                                            |                                            |                |                                 |  |
|                                    |                                        | Adder and subtractor/logical operation (8/16 bits)                                                                                                                                                             |                                    |                                                                            |                                            |                |                                 |  |
|                                    |                                        | <ul> <li>Multiplication</li> </ul>                                                                                                                                                                             | n (8 bits × 8 bits)                | )                                                                          |                                            |                |                                 |  |
|                                    | 1                                      | Rotate, barre                                                                                                                                                                                                  | el shift, and bit n                | nanipulation (set                                                          | , reset, test, and                         | Boolean operat | ion), etc.                      |  |
| I/O port                           | Total                                  | 1                                                                                                                                                                                                              | 8                                  | 2                                                                          | 2                                          | 2              | 6                               |  |
|                                    | CMOS I/O                               | (N-ch C                                                                                                                                                                                                        | 2<br>D.D. I/O<br>nd voltage]: 4)   | (N-ch C                                                                    | 6<br>D.D. I/O<br>id voltage]: 5)           |                | 1<br>D.D. I/O<br>d voltage]: 9) |  |
|                                    | CMOS input                             |                                                                                                                                                                                                                | 4                                  |                                                                            | 4                                          | ;              | 3                               |  |
|                                    | N-ch open-drain I/O<br>(6 V tolerance) | 2                                                                                                                                                                                                              |                                    |                                                                            |                                            |                |                                 |  |
| Timer                              | 16-bit timer                           | 4 channels 8 channels                                                                                                                                                                                          |                                    |                                                                            |                                            |                |                                 |  |
|                                    | Watchdog timer                         | 1 channel                                                                                                                                                                                                      |                                    |                                                                            |                                            |                |                                 |  |
|                                    | 12-bit Interval timer                  |                                                                                                                                                                                                                |                                    | 1 cha                                                                      | annel                                      |                |                                 |  |
|                                    | Timer output                           | 4 channels<br>(PWM outputs: 3 <sup>Note 3</sup> )                                                                                                                                                              |                                    | 8 cha<br>(PWM outpu                                                        |                                            |                |                                 |  |

**Notes 1.** The self-programming function cannot be used in the R5F10266 and R5F10366.

2. The maximum number of channels when PIOR0 is set to 1.

**3.** The number of PWM outputs varies depending on the setting of channels in use (the number of masters and slaves). (See **6.9.3 Operation as multiple PWM output function**.)

**Caution** When the flash memory is rewritten via a user program, the code flash area and RAM area are used because each library is used. When using the library, refer to RL78 Family Flash Self Programming Library Type01 User's Manual and RL78 Family Data Flash Library Type04 User's Manual.



# 2.5 Peripheral Functions Characteristics

### **AC Timing Test Point**



# 2.5.1 Serial array unit

#### (1) During communication at same potential (UART mode) ( $T_A = -40$ to $+85^{\circ}$ C, 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

| Parameter     | Symbol | Conditions                                                                                        |      | h-speed<br>Mode | •    | /-speed<br>Mode | Unit |  |
|---------------|--------|---------------------------------------------------------------------------------------------------|------|-----------------|------|-----------------|------|--|
|               |        |                                                                                                   | MIN. | MAX.            | MIN. | MAX.            |      |  |
| Transfer rate |        |                                                                                                   |      | fмск/6          |      | fмск/6          | bps  |  |
| Note 1        |        | Theoretical value of the maximum transfer rate $f_{\text{CLK}} = f_{\text{MCK}}{}^{\text{Note2}}$ |      | 4.0             |      | 1.3             | Mbps |  |

**Notes 1.** Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fcLK) are: HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V 
$$\leq$$
 VDD  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V 
$$\leq$$
 VDD  $\leq$  5.5 V)

**Caution** Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

### UART mode connection diagram (during communication at same potential)



### UART mode bit width (during communication at same potential) (reference)



**Remarks 1.** q: UART number (q = 0 to 2), g: PIM, POM number (g = 0, 1)

2. fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00 to 03, 10, 11))



- **Remarks 1.** p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3: "1, 3" is only for the R5F102 products.))

| (5)         | During communication at same potential (simplified I <sup>2</sup> C mode) |
|-------------|---------------------------------------------------------------------------|
| <b>(T</b> ₄ | x = -40 to +85°C. 1.8 V < Vpp < 5.5 V. Vss = 0 V)                         |

| Parameter                     | Symbol  | Conditions                                                   | HS (high-speed      | HS (high-speed main) Mode |     |  |
|-------------------------------|---------|--------------------------------------------------------------|---------------------|---------------------------|-----|--|
|                               |         |                                                              | LS (low-speed       |                           |     |  |
|                               |         |                                                              | MIN.                | MAX.                      |     |  |
| SCLr clock frequency          | fsc∟    | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                       |                     | 400 Note 1                | kHz |  |
|                               |         | $C_{b} = 100 \text{ pF},  \text{R}_{b} = 3  \text{k} \Omega$ |                     |                           |     |  |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                          |                     | 300 Note 1                | kHz |  |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                         |                     |                           |     |  |
| Hold time when SCLr = "L"     | t∟ow    | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                       | 1150                |                           | ns  |  |
|                               |         | $C_{b}=100 \text{ pF},  \text{R}_{b}=3  \text{k}\Omega$      |                     |                           |     |  |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                          | 1550                |                           | ns  |  |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                         |                     |                           |     |  |
| Hold time when SCLr = "H"     | tнıgн   | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                       | 1150                |                           | ns  |  |
|                               |         | $C_{b}=100 \text{ pF},  \text{R}_{b}=3  \text{k}\Omega$      |                     |                           |     |  |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                          | 1550                |                           | ns  |  |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                         |                     |                           |     |  |
| Data setup time (reception)   | tsu:dat | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                       | 1/fмск + 145 Note 2 |                           | ns  |  |
|                               |         | $C_b = 100 \text{ pF},  \text{R}_b = 3  \text{k} \Omega$     |                     |                           |     |  |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                          | 1/fмск + 230 Note 2 |                           | ns  |  |
|                               |         | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                         |                     |                           |     |  |
| Data hold time (transmission) | thd:dat | $1.8~V \leq V_{\text{DD}} \leq 5.5~V,$                       | 0                   | 355                       | ns  |  |
|                               |         | $C_{b}=100 \text{ pF},  \text{R}_{b}=3  \text{k}\Omega$      |                     |                           |     |  |
|                               |         | $1.8~V \leq V_{\text{DD}} < 2.7~V,$                          | 0                   | 405                       | ns  |  |
|                               |         | $C_b = 100 \text{ pF}, \text{R}_b = 5 \text{ k}\Omega$       |                     |                           |     |  |

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

2. Set tsu:DAT so that it will not exceed the hold time when SCLr = "L" or SCLr = "H".

Caution Select the N-ch open drain output (VDD tolerance) mode for SDAr by using port output mode register h (POMh).

(Remarks are listed on the next page.)



- 5. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 4 above to calculate the maximum transfer rate under conditions of the customer.
- 6. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  V\_DD < 4.0 V and 2.3 V  $\leq$  V\_b  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{\{-Cb \times Rb \times ln (1 - \frac{2.0}{Vb})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =

 $\begin{array}{c} \displaystyle \frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \\ \hline \\ \displaystyle (\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits} \end{array} \times 100 \ [\%]$ \* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 7. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 6 above to calculate the maximum transfer rate under conditions of the customer.
- 8. The smaller maximum transfer rate derived by using fMCK/6 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 1.8 V  $\leq$  V\_DD < 3.3 V, 1.6 V  $\leq$  V\_b  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) =

$$\frac{1}{\text{ransfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\}$$

$$\frac{1}{(1 - \frac{1.5}{V_b})} \times 100 \,[\%]$$
Transfer rate

\* This value is the theoretical value of the relative difference between the transmission and reception sides.

- 9. This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 8 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDg pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.



(8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (2/3)

| Parameter                                                        | Symbol | Conditions                                                                                                                                                                                    | HS (high-speed main) Mode |      | LS (low-speed main) Mode |      | Unit |
|------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|--------------------------|------|------|
|                                                                  |        |                                                                                                                                                                                               | MIN.                      | MAX. | MIN.                     | MAX. |      |
| SIp setup time ts⊪<br>(to SCKp↑) <sup>Note 1</sup>               | tsıkı  | $\begin{array}{l} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{array}$                                                     | 81                        |      | 479                      |      | ns   |
|                                                                  |        | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                         | 177                       |      | 479                      |      | ns   |
|                                                                  |        |                                                                                                                                                                                               | 479                       |      | 479                      |      | ns   |
| SIp hold time<br>(from SCKp↑) <sup>Note 1</sup>                  | tksii  |                                                                                                                                                                                               | 19                        |      | 19                       |      | ns   |
|                                                                  |        | $\label{eq:VDD} \begin{array}{l} 2.7 \; V \leq V_{DD} < 4.0 \; V, \; 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 30 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                 | 19                        |      | 19                       |      | ns   |
|                                                                  |        | $\label{eq:VD} \begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \\ C_{b} = 30 \ \text{pF}, \ R_{b} = 5.5 \ \text{k}\Omega \end{split}$  | 19                        |      | 19                       |      | ns   |
| Delay time from tkso<br>SCKp↓ to<br>SOp output <sup>Note 1</sup> | tkso1  | $\begin{array}{l} 4.0 \; V \leq V_{DD} \leq 5.5 \; V, \; 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$                                             |                           | 100  |                          | 100  | ns   |
|                                                                  |        | $\label{eq:VDD} \begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                         |                           | 195  |                          | 195  | ns   |
|                                                                  |        | $\label{eq:VDD} \begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V^{\text{Note 2}}, \\ C_{b} = 30 \ \text{pF}, \ R_{b} = 5.5 \ \text{k}\Omega \end{split}$ |                           | 483  |                          | 483  | ns   |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

**2.** Use it with  $V_{DD} \ge V_b$ .

(Cautions and Remarks are listed on the next page.)



| (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I <sup>2</sup> C mode)                | ) |
|-----------------------------------------------------------------------------------------------------------------|---|
| $(T_{1} = 40 \text{ to } 185 \text{ C} 18 \text{ V} < \text{V}_{22} < \text{EEV} \text{ V}_{22} = 0 \text{ V})$ |   |

| Parameter                        | Symbol  | Conditions                                                                                                                                                                             | HS (high-speed main) Mode           |                      | LS (low-speed main) Mode            |                      | Unit |
|----------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|-------------------------------------|----------------------|------|
|                                  |         |                                                                                                                                                                                        | MIN.                                | MAX.                 | MIN.                                | MAX.                 |      |
| SCLr clock frequency             | fsc∟    | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{b} \leq 4.0 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 2.8 \ k\Omega \end{array}$                                |                                     | 400 <sup>Note1</sup> |                                     | 300 <sup>Note1</sup> | kHz  |
|                                  |         | $\label{eq:VD} \begin{split} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 2.7 \ k\Omega \end{split}$                        |                                     | 400 <sup>Note1</sup> |                                     | 300 <sup>Note1</sup> | kHz  |
|                                  |         | $\label{eq:VDD} \begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V, \\ V_{b} = 100 \ \text{pF}, \ R_{b} = 5.5 \ \text{k}\Omega \end{split}$         |                                     | 300 <sup>Note1</sup> |                                     | 300 <sup>Note1</sup> | kHz  |
| Hold time when SCLr = "L"        | t∟ow    | $\begin{array}{l} 4.0 \; V \leq V_{\text{DD}} \leq 5.5 \; V,  2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$                          | 1150                                |                      | 1550                                |                      | ns   |
|                                  |         | $\label{eq:VD} \begin{split} 2.7 \ V &\leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ C_{b} &= 100 \ pF, \ R_{b} = 2.7 \ k\Omega \end{split}$                      | 1150                                |                      | 1550                                |                      | ns   |
|                                  |         | $\begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V, \label{eq:DD} \\ C_{b} = 100 \ pF, \ R_{b} = 5.5 \ k\Omega \end{split}$                        | 1550                                |                      | 1550                                |                      | ns   |
| Hold time when SCLr = "H"        | tніgн   | $\begin{array}{l} 4.0 \; V \leq V_{\text{DD}} \leq 5.5 \; V,  2.7 \; V \leq V_{b} \leq 4.0 \; V, \\ C_{b} = 100 \; pF, \; R_{b} = 2.8 \; k\Omega \end{array}$                          | 675                                 |                      | 610                                 |                      | ns   |
|                                  |         | $\label{eq:VD} \begin{split} 2.7 \ V &\leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{\text{b}} \leq 2.7 \ V, \\ C_{\text{b}} &= 100 \ pF, \ R_{\text{b}} = 2.7 \ k\Omega \end{split}$ | 600                                 |                      | 610                                 |                      | ns   |
|                                  |         | $\begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V, \label{eq:DD} \\ C_{b} = 100 \ pF, \ R_{b} = 5.5 \ k\Omega \end{split}$                        | 610                                 |                      | 610                                 |                      | ns   |
| Data setup time (reception)      | tsu:dat | $\begin{array}{l} 4.0 \ V \leq V_{\text{DD}} \leq 5.5 \ V, \ 2.7 \ V \leq V_{b} \leq 4.0 \ V, \\ C_{b} = 100 \ p\text{F}, \ R_{b} = 2.8 \ k\Omega \end{array}$                         | 1/fмск<br>+ 190<br><sub>Note3</sub> |                      | 1/fмск<br>+ 190<br><sub>Note3</sub> |                      | ns   |
|                                  |         | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                | 1/fмск<br>+ 190<br><sub>Note3</sub> |                      | 1/fмск<br>+ 190<br><sub>Note3</sub> |                      | ns   |
|                                  |         | $\label{eq:VDD} \begin{array}{l} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V, \\ \\ C_{b} = 100 \ p\text{F}, \ R_{b} = 5.5 \ k\Omega \end{array}$          | 1/fмск<br>+ 190<br><sub>Note3</sub> |                      | 1/fмск<br>+ 190<br><sub>Note3</sub> |                      | ns   |
| Data hold time<br>(transmission) | thd:dat |                                                                                                                                                                                        | 0                                   | 355                  | 0                                   | 355                  | ns   |
|                                  |         | $\label{eq:VDD} \begin{array}{l} 2.7 \ V \leq V_{\text{DD}} < 4.0 \ V, \ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \\ C_{b} = 100 \ pF, \ R_{b} = 2.7 \ k\Omega \end{array}$                    | 0                                   | 355                  | 0                                   | 355                  | ns   |
|                                  |         | $\label{eq:VDD} \begin{split} 1.8 \ V \leq V_{\text{DD}} < 3.3 \ V, \ 1.6 \ V \leq V_{b} \leq 2.0 \ V, \\ C_{b} = 100 \ p\text{F}, \ R_{b} = 5.5 \ k\Omega \end{split}$                | 0                                   | 405                  | 0                                   | 405                  | ns   |

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

- $\textbf{2.} \quad Use \text{ it with } V_{\text{DD}} \geq V_{\text{b}}.$
- 3. Set  $t_{SU:DAT}$  so that it will not exceed the hold time when SCLr = "L" or SCLr = "H".
- **Cautions 1.** Select the TTL input buffer and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SDAr pin and the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SCLr pin by using port input mode register 1 (PIM1) and port output mode register 1 (POM1). For V<sub>IH</sub> and V<sub>IL</sub>, see the DC characteristics with TTL input buffer selected.
  - 2. IIC01 and IIC11 cannot communicate at different potential.

(Remarks are listed on the next page.)



| LVD detection voltage of interrupt & reset n                     | node  |
|------------------------------------------------------------------|-------|
| $(T_{4} - 10 t_{0} + 85^{\circ}C)$ Van $< Van < 5.5 V$ Van $= ($ | N 1/1 |

| Parameter           | Symbol         |        | Con                                           | MIN.                         | TYP. | MAX. | Unit |   |
|---------------------|----------------|--------|-----------------------------------------------|------------------------------|------|------|------|---|
| Interrupt and reset | VLVDB0         | VPOC2, | VPOC1, VPOC0 = 0, 0, 1, fa                    | 1.80                         | 1.84 | 1.87 | V    |   |
| mode                | VLVDB1         |        | LVIS1, LVIS0 = 1, 0                           | Rising reset release voltage | 1.94 | 1.98 | 2.02 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 1.90 | 1.94 | 1.98 | V |
|                     | VLVDB2         |        | LVIS1, LVIS0 = 0, 1                           | Rising reset release voltage | 2.05 | 2.09 | 2.13 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 2.00 | 2.04 | 2.08 | V |
|                     | VLVDB3         |        | LVIS1, LVIS0 = 0, 0                           | Rising reset release voltage | 3.07 | 3.13 | 3.19 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 3.00 | 3.06 | 3.12 | V |
|                     | VLVDC0         | VPOC2, | VPOC1, VPOC0 = 0, 1, 0, falling reset voltage |                              | 2.40 | 2.45 | 2.50 | V |
|                     | VLVDC1         |        | LVIS1, LVIS0 = 1, 0                           | Rising reset release voltage | 2.56 | 2.61 | 2.66 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 2.50 | 2.55 | 2.60 | V |
|                     | VLVDC2         |        | LVIS1, LVIS0 = 0, 1                           | Rising reset release voltage | 2.66 | 2.71 | 2.76 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 2.60 | 2.65 | 2.70 | V |
|                     | VLVDC3         |        | LVIS1, LVIS0 = 0, 0                           | Rising reset release voltage | 3.68 | 3.75 | 3.82 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 3.60 | 3.67 | 3.74 | V |
|                     | VLVDD0         | VPOC2, | VPOC1, VPOC1 = 0, 1, 1, fa                    | ling reset voltage           | 2.70 | 2.75 | 2.81 | V |
|                     | VLVDD1         |        | LVIS1, LVIS0 = 1, 0                           | Rising reset release voltage | 2.86 | 2.92 | 2.97 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 2.80 | 2.86 | 2.91 | V |
|                     | VLVDD2         |        | LVIS1, LVIS0 = 0, 1                           | Rising reset release voltage | 2.96 | 3.02 | 3.08 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 2.90 | 2.96 | 3.02 | V |
|                     | <b>V</b> LVDD3 |        | LVIS1, LVIS0 = 0, 0                           | Rising reset release voltage | 3.98 | 4.06 | 4.14 | V |
|                     |                |        |                                               | Falling interrupt voltage    | 3.90 | 3.98 | 4.06 | V |

# 2.6.5 Power supply voltage rising slope characteristics

# $(T_A = -40 \text{ to } +85^{\circ}C, \text{ Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

**Caution** Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 28.4 AC Characteristics.



#### <R> 2.7 Data Memory STOP Mode Low Supply Voltage Data Retention Characteristics

| $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = 0 \text{ V})$ |        |            |                      |      |      |      |  |  |  |
|---------------------------------------------------------------------|--------|------------|----------------------|------|------|------|--|--|--|
| Parameter                                                           | Symbol | Conditions | MIN.                 | TYP. | MAX. | Unit |  |  |  |
| Data retention supply voltage                                       | Vdddr  |            | 1.46 <sup>Note</sup> |      | 5.5  | V    |  |  |  |

<R> Note This depends on the POR detection voltage. For a falling voltage, data in RAM are retained until the voltage reaches the level that triggers a POR reset but not once it reaches the level at which a POR reset is generated.



# 2.8 Flash Memory Programming Characteristics

| <r></r> | Parameter                          | Symbol | Conditions            | MIN.    | TYP.      | MAX. | Unit  |
|---------|------------------------------------|--------|-----------------------|---------|-----------|------|-------|
|         | System clock frequency             | fclĸ   |                       | 1       |           | 24   | MHz   |
|         | Code flash memory rewritable times | Cerwr  | Retained for 20 years | 1,000   |           |      | Times |
|         | Notes 1, 2, 3                      |        | $T_A = 85^{\circ}C$   |         |           |      |       |
|         | Data flash memory rewritable times |        | Retained for 1 year   |         | 1,000,000 |      |       |
|         | Notes 1, 2, 3                      |        | $T_A = 25^{\circ}C$   |         |           |      |       |
|         |                                    |        | Retained for 5 years  | 100,000 |           |      |       |
|         |                                    |        | $T_A = 85^{\circ}C$   |         |           |      |       |
|         |                                    |        | Retained for 20 years | 10,000  |           |      |       |
|         |                                    |        | $T_A = 85^{\circ}C$   |         |           |      |       |

Notes 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

- 2. When using flash memory programmer and Renesas Electronics self programming library
- 3. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.



# 3.3 DC Characteristics

# 3.3.1 Pin characteristics

| Γ <sub>A</sub> = –40 to +105°C,        | 2.4 V ≤ | $V_{DD} \leq 5.5 V, V_{SS} = 0 V$                                                                                                                                                             |                                       |      |      |                | (1/4) |
|----------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|------|----------------|-------|
| Parameter                              | Symbol  | Conditions                                                                                                                                                                                    |                                       | MIN. | TYP. | MAX.           | Unit  |
| Output current, high <sup>№ote 1</sup> | Іонı    | 20-, 24-pin products:<br>Per pin for P00 to P03 <sup>Note 4</sup> ,<br>P10 to P14, P40 to P42<br>30-pin products:<br>Per pin for P00, P01, P10 to P17, P30,<br>P31, P40, P50, P51, P120, P147 |                                       |      |      | -3.0<br>Note 2 | mA    |
|                                        |         | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |      |      | -9.0           | mA    |
|                                        |         | Total of P40 to P42                                                                                                                                                                           | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |      |      | -6.0           | mA    |
|                                        |         | 30-pin products:<br>Total of P00, P01, P40, P120<br>(When duty $\leq 70\%^{\text{Note 3}}$ )                                                                                                  | $2.4~V \leq V_{DD} < 2.7~V$           |      |      | -4.5           | mA    |
|                                        |         | 20-, 24-pin products:                                                                                                                                                                         | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |      |      | -27.0          | mA    |
|                                        |         | Total of P00 to P03 <sup>Note 4</sup> , P10 to P14                                                                                                                                            | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |      |      | -18.0          | mA    |
|                                        |         | 30-pin products:<br>Total of P10 to P17, P30, P31,<br>P50, P51, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                             | $2.4~V \leq V_{\text{DD}} < 2.7~V$    |      |      | -10.0          | mA    |
|                                        |         | Total of all pins (When duty $\leq 70\%^{Note 3}$ )                                                                                                                                           |                                       |      |      | -36.0          | mA    |
|                                        | Іон2    | Per pin for P20 to P23                                                                                                                                                                        |                                       |      |      | -0.1           | mA    |
|                                        |         | Total of all pins                                                                                                                                                                             |                                       |      |      | -0.4           | mA    |

Notes 1. value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin.

- 2. However, do not exceed the total current value.
- 3. The output current value under conditions where the duty factor  $\leq$  70%. If duty factor > 70%: The output current value can be calculated with the following expression (where n represents the duty factor as a percentage).
  - Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and  $I_{OH} = -10.0$  mA
    - Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- 4. 24-pin products only.
- Caution P10 to P12 and P41 for 20-pin products, P01, P10 to P12, and P41 for 24-pin products, and P00, P10 to P15, P17, and P50 for 30-pin products do not output high level in N-ch open-drain mode.
- **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



### TI/TO Timing



#### Interrupt Request Input Timing



#### Key Interrupt Input Timing



# **RESET** Input Timing







# CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remarks 1. p: CSI number (p = 00, 01, 11, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3)
  2. fMCK: Serial array unit operation clock frequency
  - (Operation clock to be set by the serial clock select register m (SPSm) and the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 1, 3))



| Parameter Symbol                  |  |                                                                                                                      |                                                                                                                                      | speed main)<br>Iode | Unit              |      |
|-----------------------------------|--|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|------|
|                                   |  |                                                                                                                      |                                                                                                                                      | MIN.                | MAX.              |      |
| Transfer<br>rate <sup>Note4</sup> |  | Reception                                                                                                            |                                                                                                                                      |                     | fмск/12<br>Note 1 | bps  |
|                                   |  |                                                                                                                      | Theoretical value of the maximum transfer rate<br>$f_{MCK} = f_{CLK}^{Note 2}$                                                       |                     | 2.0               | Mbps |
|                                   |  |                                                                                                                      | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                       |                     | fмск/12<br>Note 1 | bps  |
|                                   |  | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} ^{Note \ 2}$                                       |                                                                                                                                      | 2.0                 | Mbps              |      |
|                                   |  |                                                                                                                      | $\begin{array}{l} 2.4 \ V \leq V_{DD} < 3.3 \ V, \\ 1.6 \ V \leq V_{b} \leq 2.0 \ V \end{array}$                                     |                     | fмск/12<br>Note 1 | bps  |
|                                   |  | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$                                          |                                                                                                                                      | 2.0                 | Mbps              |      |
|                                   |  | Transmission                                                                                                         |                                                                                                                                      |                     | Note 3            | bps  |
|                                   |  |                                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 1.4 \text{ k}\Omega, V_b = 2.7 \text{ V}$                 |                     | 2.0<br>Note 4     | Mbps |
|                                   |  |                                                                                                                      | $\begin{array}{l} 2.7 \ V \leq V_{DD} < 4.0 \ V, \\ \\ 2.3 \ V \leq V_{b} \leq 2.7 \ V, \end{array}$                                 |                     | Note 5            | bps  |
|                                   |  | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega, V_b = 2.3 \text{ V}$ |                                                                                                                                      | 1.2<br>Note 6       | Mbps              |      |
|                                   |  |                                                                                                                      | $2.4 \text{ V} \le \text{V}_{\text{DD}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$               |                     | Notes<br>2, 7     | bps  |
|                                   |  |                                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF}, \text{ R}_b = 5.5 \text{ k}\Omega, \text{ V}_b = 1.6 \text{ V}$ |                     | 0.43<br>Note 8    | Mbps |

# (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

 $(T_A = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 24 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V) 16 MHz (2.4 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

**3.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  V\_{DD}  $\leq$  5.5 V and 2.7 V  $\leq$  V\_b  $\leq$  4.0 V

Maximum transfer rate =

$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
 [bps]





# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)

**Remark** p: CSI number (p = 00, 20), m: Unit number (m = 0, 1), n: Channel number (n = 0)



# 3.6 Analog Characteristics

# 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

| Input channel                        |                                                                  | Reference Voltage                                          |                                                                |  |  |  |  |  |
|--------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|
|                                      | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = Vss | Reference voltage (+) = VBGR<br>Reference voltage (-) = AVREFM |  |  |  |  |  |
| ANI0 to ANI3                         | Refer to 29.6.1 (1).                                             | Refer to 29.6.1 (3).                                       | Refer to 29.6.1 (4).                                           |  |  |  |  |  |
| ANI16 to ANI22                       | Refer to <b>29.6.1 (2)</b> .                                     |                                                            |                                                                |  |  |  |  |  |
| Internal reference voltage           | Refer to 29.6.1 (1).                                             |                                                            | -                                                              |  |  |  |  |  |
| Temperature sensor<br>output voltage |                                                                  |                                                            |                                                                |  |  |  |  |  |

(1) When reference voltage (+) = AV<sub>REFP</sub>/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AV<sub>REFM</sub>/ANI1 (ADREFM = 1), target pin: ANI2, ANI3, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{AV}_{REFP} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Reference voltage (+)} = \text{AV}_{REFP}, \text{Reference voltage (-)} = \text{AV}_{REFM} = 0 \text{ V})$ 

| Parameter                                  | Symbol        | Cor                                                                                              | MIN.                                                           | TYP.                   | MAX. | Unit   |      |
|--------------------------------------------|---------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------|------|--------|------|
| Resolution                                 | RES           |                                                                                                  | 8                                                              |                        | 10   | bit    |      |
| Overall error <sup>Note 1</sup>            | AINL          | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                                                |                        | 1.2  | ±3.5   | LSB  |
| Conversion time                            | <b>t</b> CONV | 10-bit resolution                                                                                | $3.6~V \leq V \text{DD} \leq 5.5~V$                            | 2.125                  |      | 39     | μS   |
|                                            |               | Target pin: ANI2, ANI3                                                                           | $2.7~V \leq V \text{DD} \leq 5.5~V$                            | 3.1875                 |      | 39     | μS   |
|                                            |               |                                                                                                  | $2.4~V \leq V \text{DD} \leq 5.5~V$                            | 17                     |      | 39     | μS   |
|                                            |               | 10-bit resolution                                                                                | $3.6~V \leq V \text{DD} \leq 5.5~V$                            | 2.375                  |      | 39     | μS   |
|                                            |               | Target pin: Internal                                                                             | $2.7~V \leq V \text{DD} \leq 5.5~V$                            | 3.5625                 |      | 39     | μS   |
|                                            |               | reference voltage, and<br>temperature sensor<br>output voltage<br>(HS (high-speed main)<br>mode) | $2.4~V \leq V_{DD} \leq 5.5~V$                                 | 17                     |      | 39     | μs   |
| Zero-scale error <sup>Notes 1, 2</sup>     | EZS           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                                                |                        |      | ±0.25  | %FSR |
| Full-scale error <sup>Notes 1, 2</sup>     | EFS           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                                                |                        |      | ±0.25  | %FSR |
| Integral linearity error <sup>Note 1</sup> | ILE           | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>                      |                                                                |                        |      | ±2.5   | LSB  |
| Differential linearity error               | DLE           | 10-bit resolution<br>AVREFP = VDD Note 3                                                         |                                                                |                        |      | ±1.5   | LSB  |
| Analog input voltage                       | VAIN          | ANI2, ANI3                                                                                       |                                                                | 0                      |      | AVREFP | V    |
|                                            |               | Internal reference voltage<br>(HS (high-speed main) m                                            |                                                                | VBGR <sup>Note 4</sup> |      |        | V    |
|                                            |               |                                                                                                  | emperature sensor output voltage<br>IS (high-speed main) mode) |                        |      | l      | V    |

(Notes are listed on the next page.)



# 3.6.4 LVD circuit characteristics

# LVD Detection Voltage of Reset Mode and Interrupt Mode (T<sub>A</sub> = -40 to +105°C, V<sub>PDR</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

| Parameter                | Symbol            | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------------------|-------------------|------------------------|------|------|------|------|
| Detection supply voltage | VLVDO             | Power supply rise time | 3.90 | 4.06 | 4.22 | V    |
|                          |                   | Power supply fall time | 3.83 | 3.98 | 4.13 | V    |
|                          | VLVD1             | Power supply rise time | 3.60 | 3.75 | 3.90 | V    |
|                          |                   | Power supply fall time | 3.53 | 3.67 | 3.81 | V    |
|                          | VLVD2             | Power supply rise time | 3.01 | 3.13 | 3.25 | V    |
|                          |                   | Power supply fall time | 2.94 | 3.06 | 3.18 | V    |
|                          | V <sub>LVD3</sub> | Power supply rise time | 2.90 | 3.02 | 3.14 | V    |
|                          |                   | Power supply fall time | 2.85 | 2.96 | 3.07 | V    |
|                          | VLVD4             | Power supply rise time | 2.81 | 2.92 | 3.03 | V    |
|                          |                   | Power supply fall time | 2.75 | 2.86 | 2.97 | V    |
|                          | VLVD5             | Power supply rise time | 2.70 | 2.81 | 2.92 | V    |
|                          |                   | Power supply fall time | 2.64 | 2.75 | 2.86 | V    |
|                          | VLVD6             | Power supply rise time | 2.61 | 2.71 | 2.81 | V    |
|                          |                   | Power supply fall time | 2.55 | 2.65 | 2.75 | V    |
|                          | VLVD7             | Power supply rise time | 2.51 | 2.61 | 2.71 | V    |
|                          |                   | Power supply fall time | 2.45 | 2.55 | 2.65 | V    |
| Minimum pulse width      | tıw               |                        | 300  |      |      | μs   |
| Detection delay time     |                   |                        |      |      | 300  | μs   |



Rising reset release voltage

Falling interrupt voltage

MAX.

2.86

3.03

2.97

3.14

3.07

4.22

4.13

3.90

3.83

4.06

3.98

Unit

v

V

V

v

V

V

٧

# LVD detection voltage of interrupt & reset mode

| $(T_A = -40 \text{ to } +105^{\circ}\text{C}, V_{PDR} \le V_{DD} \le 5.5 \text{ V}, V_{SS} = 0 \text{ V})$ |        |        |                             |                              |                                                                                                    |      |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------|--------|--------|-----------------------------|------------------------------|----------------------------------------------------------------------------------------------------|------|--|--|--|--|--|
| Parameter                                                                                                  | Symbol |        | Cone                        | ditions                      | MIN.                                                                                               | TYP. |  |  |  |  |  |
| Interrupt and reset                                                                                        | VLVDD0 | VPOC2, | VPOC1, VPOC1 = 0, 1, 1, fal | ling reset voltage           | 2.64                                                                                               | 2.75 |  |  |  |  |  |
| mode                                                                                                       | VLVDD1 |        | LVIS1, LVIS0 = 1, 0         | Rising reset release voltage | t voltage2.642.7reset release voltage2.812.8g interrupt voltage2.752.8reset release voltage2.903.0 | 2.92 |  |  |  |  |  |
|                                                                                                            |        |        |                             | Falling interrupt voltage    | 2.75                                                                                               | 2.86 |  |  |  |  |  |
|                                                                                                            | VLVDD2 |        | LVIS1, LVIS0 = 0, 1         | Rising reset release voltage | 2.90                                                                                               | 3.02 |  |  |  |  |  |
|                                                                                                            |        |        |                             | Falling interrupt voltage    | 2.85                                                                                               | 2.96 |  |  |  |  |  |

LVIS1, LVIS0 = 0, 0

# 3.6.5 Power supply voltage rising slope characteristics

#### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

VLVDD3

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |

**Caution** Make sure to keep the internal reset state by the LVD circuit or an external reset until V<sub>DD</sub> reaches the operating voltage range shown in 29.4 AC Characteristics.



# 3.9 Dedicated Flash Memory Programmer Communication (UART)

| 14 - 40 to 1100 0, 2.4 $7 - 2$ 7.6 $- 2$ 0.0 $7$ , 7.33 - 0 $7$ |  |                           |         |      |           |      |  |  |
|-----------------------------------------------------------------|--|---------------------------|---------|------|-----------|------|--|--|
| Parameter Symbol                                                |  | Conditions                | MIN.    | TYP. | MAX.      | Unit |  |  |
| Transfer rate                                                   |  | During serial programming | 115,200 |      | 1,000,000 | bps  |  |  |

# $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

# 3.10 Timing of Entry to Flash Memory Programming Modes

### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                                                                                       | Symbol  | Conditions                                             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------|------|------|------|------|
| Time to complete the communication for the initial setting after the external reset is released | tsuinit | POR and LVD reset are released before external release |      |      | 100  | ms   |
| Time to release the external reset after the TOOL0 pin is set to the low level                  | tsu     | POR and LVD reset are released before external release | 10   |      |      | μS   |
| Time to hold the TOOL0 pin at the low level after the external reset is released                | tно     | POR and LVD reset are released before external release | 1    |      |      | ms   |
| (excluding the processing time of the firmware to control the flash memory)                     |         |                                                        |      |      |      |      |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset is released (POR and LVD reset must be released before the external reset is released.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.
- **Remark** tsuinit: Communication for the initial setting must be completed within 100 ms after the external reset is released during this period.
  - $t_{\text{su:}}$  Time to release the external reset after the TOOL0 pin is set to the low level
  - the: Time to hold the TOOL0 pin at the low level after the external reset is released (excluding the processing time of the firmware to control the flash memory)

